# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.25GHz                                                                |
| Co-Processors/DSP               | Security; SEC                                                          |
| RAM Controllers                 | DDR2, DDR3                                                             |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | SATA 3Gbps (1)                                                         |
| USB                             | USB 2.0 (2)                                                            |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 90°C (TA)                                                        |
| Security Features               | Cryptography                                                           |
| Package / Case                  | 783-BBGA, FCBGA                                                        |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/ppc8535eavtath |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

**Pin Assignments and Reset States** 

### 1.1 Pin Map

See Table 1 for the MPC8535E pinout, which is a subset of the MPC8536E.



MPC8535E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5

### **Pin Assignments and Reset States**

|              | DETAIL D         |                  |                     |                                |                        |                             |                             |                     |                     |                             | 7                           | 2                   |                     |                      |    |
|--------------|------------------|------------------|---------------------|--------------------------------|------------------------|-----------------------------|-----------------------------|---------------------|---------------------|-----------------------------|-----------------------------|---------------------|---------------------|----------------------|----|
|              | GND              | VDD_<br>CORE     | GND                 | SENSE-<br>VDD_<br>CORE         | CLK_<br>OUT            | PCI1_REQ<br>[3]/GPIO<br>[0] | PCI1_GNT<br>[3]/GPIO<br>[2] | PCI1_<br>AD<br>[31] | PCI1_<br>AD<br>[28] | GND                         | PCI1_REQ<br>[4]/GPIO<br>[1] | RTC                 | HRESET_<br>REQ      | IIC2_<br>SCL         | 15 |
|              | VDD_<br>CORE     | GND              | VDD_<br>CORE        | SENSE-<br>VSS                  | PCI1_<br>REQ<br>[1]    | PCI1_<br>GNT<br>[1]         | PCI1_<br>REQ<br>[0]         | OV <sub>DD</sub>    | PCI1_<br>AD<br>[26] | OV <sub>DD</sub>            | PCI1_<br>IDSEL              | IRQ<br>[5]          | HRESET              | AVDD_<br>CORE        | 16 |
|              | GND              | VDD_<br>PLAT     | GND                 | VDD_<br>PLAT                   | SENSE-<br>VDD_<br>PLAT | PCI1_<br>AD<br>[30]         | PCI1_<br>AD<br>[29]         | PCI1_<br>AD<br>[27] |                     | PCI1_<br>AD<br>[24]         | PCI1_<br>AD<br>[23]         | IRQ<br>[1]          | IRQ<br>[4]          | CKSTP_<br>OUT        | 17 |
|              | VDD_<br>PLAT     | GND              | VDD_<br>PLAT        | GND                            | PCI1_<br>GNT<br>[0]    | OV <sub>DD</sub>            | PCI1_<br>AD<br>[25]         | PCI1_<br>AD<br>[22] | OV <sub>DD</sub>    | PCI1_<br><u>C_BE</u><br>[3] | PCI1_<br>AD<br>[20]         | PCI1_<br>AD<br>[18] | CKSTP_<br>IN        | AVDD_<br>PLAT        | 18 |
|              | GND              | VDD_<br>PLAT     | GND                 | TRIG_<br>OUT/READY<br>/QUIESCE | TRIG_IN                | IRQ<br>[7]                  | GND                         | PCI1_<br>AD<br>[21] | PCI1_<br>AD<br>[19] | GND                         | PCI1_<br>AD<br>[17]         | IRQ<br>[3]          | SRESET              | AVDD_<br>DDR         | 19 |
|              | SD1_TX<br>[3]    | xv <sub>DD</sub> | SD1_TX<br>[4]       | XGND                           | SD1_TX<br>[6]          | xv <sub>DD</sub>            | L2_<br>TSTCLK               | PCI1_<br>IRDY       | PCI1_<br>AD<br>[16] | PCI1_<br>C_BE<br>[2]        | PCI1_<br>FRAME              | OV <sub>DD</sub>    | ASLEEP              | AVDD_<br>PCI1        | 20 |
|              | SD1_TX<br>[3]    | XGND             | SD1_TX<br>[4]       | xv <sub>DD</sub>               | SD1_TX<br>[6]          | XGND                        | L1_<br>TSTCLK               | PCI1_<br>PERR       | PCI1_<br>DEVSEL     | PCI1_<br>STOP               | GND                         | PCI1_<br>TRDY       | IIC1_<br>SCL        | TRST                 | 21 |
|              | XV <sub>DD</sub> | Rsvd             | XGND                | SD1_TX<br>[5]                  | XV <sub>DD</sub>       | SD1_TX<br>[7]               | IRQ<br>[6]                  | IRQ<br>[8]          | PCI1_<br>PAR        | PCI1_<br>C_BE<br>[1]        | OV <sub>DD</sub>            | PCI1_<br>SERR       | IRQ<br>[0]          | IIC1_<br>SDA         | 22 |
|              | XGND             | Rsvd             | xv <sub>DD</sub>    | SD1_TX<br>[5]                  | XGND                   | SD1_TX<br>[7]               | xv <sub>DD</sub>            | IRQ<br>[2]          | PCI1_<br>AD<br>[13] | GND                         | PCI1_<br>AD<br>[14]         | PCI1_<br>AD<br>[15] | GND                 | PCI1_<br>AD<br>[11]  | 23 |
|              | sv <sub>DD</sub> | sv <sub>DD</sub> | SGND                | SGND                           | SV <sub>DD</sub>       | sv <sub>DD</sub>            | SGND                        | SGND                | PCI1_<br>AD<br>[5]  | PCI1_<br>AD<br>[7]          | PCI1_<br>AD<br>[9]          | OV <sub>DD</sub>    | PCI1_<br>AD<br>[10] | PCI1_<br>AD<br>[12]  | 24 |
|              | SGND             | SD1_RX<br>[3]    | sv <sub>DD</sub>    | NC                             | SGND                   | SD1_RX<br>[4]               | SV <sub>DD</sub>            | SD1_RX<br>[6]       | LSSD_<br>MODE       | OV <sub>DD</sub>            | PCI1_<br>AD<br>[1]          | PCI1_<br>AD<br>[4]  | PCI1_<br>AD<br>[8]  | PCI1_<br>C_BE<br>[0] | 25 |
|              | sv <sub>DD</sub> | SD1_RX<br>[3]    | SGND                | SD1_<br>PLL_<br>TPA            | sv <sub>DD</sub>       | SD1_RX<br>[4]               | SGND                        | SD1_RX<br>[6]       | POWER_<br>OK        | PCI1_<br>AD<br>[0]          | GND                         | PCI1_<br>AD<br>[2]  | PCI1_<br>AD<br>[3]  | PCI1_<br>CLK         | 26 |
|              | SD1_RX<br>[2]    | sv <sub>DD</sub> | SD1_<br>REF_<br>CLK | AGND_<br>SRDS                  | NC                     | sv <sub>DD</sub>            | SD1_RX<br>[5]               | SGND                | SD1_RX<br>[7]       | SV <sub>DD</sub>            | POWER_<br>EN                | OV <sub>DD</sub>    | PCI1_<br>AD<br>[6]  | TMS                  | 27 |
| N            | SD1_RX<br>[2]    | SGND             | SD1_<br>REF_<br>CLK | SD1_<br>PLL_<br>TPD            | AVDD_<br>SRDS          | SGND                        | SD1_RX<br>[5]               | SV <sub>DD</sub>    | SD1_RX<br>[7]       | SGND                        | SD1_<br>IMP_CAL<br>_TX      | TDO                 | тск                 | TDI                  | 28 |
| ' <i>\</i> _ | R                | Т                | U                   | V                              | W                      | Y                           | AA                          | AB                  | AC                  | AD                          | AE                          | AF                  | AG                  | AH                   | -  |

Figure 6. Chip Pin Map Detail D

### **Pin Assignments and Reset States**

### Table 1. Pinout Listing (continued)

| Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes |
|--------|-------------|--------------------|----------|-----------------|-------|
|--------|-------------|--------------------|----------|-----------------|-------|

### Notes:

- 1. All multiplexed signals may be listed only once and may not re-occur.
- 2. Recommend a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 3. This pin must always be pulled-high.
- 4. This pin is an open drain signal.
- 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed.
- 6. Treat these pins as no connects (NC) unless using debug address functionality.
- The value of LA[28:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 22.2, "CCB/SYSCLK PLL Ratio."
- 8. The value of LALE, LGPL2 and LBCTL at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the Section 22.3, "e500 Core PLL Ratio."
- 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan.
- 10.For proper state of these signals during reset, UART\_SOUT[1] must be pulled down to GND through a resistor. UART\_SOUT[0] can be pulled up or left without a resistor. However, if there is any device on the net which might pull down the value of the net at reset, then a pullup is needed on UART\_SOUT[0].
- 11. This output is actively driven during reset rather than being three-stated during reset.
- 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 13. These pins are connected to the V<sub>DD\_CORE</sub>/V<sub>DD\_PLAT</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation.
- 15. These pins have other manufacturing or debug test functions. It's recommended to add both pull-up resistor pads to OVDD and pull-down resistor pads to GND on board to support future debug testing when needed.
- 16. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset.
- 17. This pin is only an output in FIFO mode when used as Rx Flow Control.
- 18. Do not connect.
- 19.These must be pulled up (100  $\Omega$  1 k $\Omega$ ) to OVDD.
- 20. Independent supplies derived from board VDD.
- 21. Recommend a pull-up resistor (1 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 22. The following pins must NOT be pulled down during power-on reset: MDVAL, UART\_SOUT[0], EC\_MDC, TSEC1\_TXD[3], TSEC3\_TXD[7], HRESET\_REQ, TRIG\_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP.
- 23. This pin requires an external 4.7-kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.
- 24. General-Purpose POR configuration of user system.

# 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

Table 2. Absolute Maximum Ratings<sup>1</sup>

|                                                                                             | Characteristic                                                                                     | Symbol                                                 | Max Value                                                            | Unit             | Notes |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|------------------|-------|
| Core supply voltag                                                                          | e                                                                                                  | V <sub>DD_CORE</sub>                                   | -0.3 to 1.21                                                         | V                | —     |
| Platform supply vo                                                                          | Itage                                                                                              | V <sub>DD_PLAT</sub>                                   | -0.3 to 1.1                                                          | V                | —     |
| PLL core supply vo                                                                          | oltage                                                                                             | AV <sub>DD_CORE</sub>                                  | -0.3 to 1.21                                                         | V                | —     |
| PLL other supply v                                                                          | oltage                                                                                             | AV <sub>DD</sub>                                       | -0.3 to 1.1                                                          | V                | —     |
| Core power supply                                                                           | for SerDes transceivers                                                                            | $\mathrm{SV}_\mathrm{DD}$ , $\mathrm{S2V}_\mathrm{DD}$ | -0.3 to 1.1                                                          | V                | —     |
| Pad power supply                                                                            | for SerDes transceivers and PCI Express                                                            | XV <sub>DD,</sub> X2V <sub>DD</sub>                    | -0.3 to 1.1                                                          | V                |       |
| DDR SDRAM DDR2 SDRAM Interface                                                              |                                                                                                    | GV <sub>DD</sub>                                       | –0.3 to 1.98                                                         | V                | —     |
| Controller I/O<br>supply voltage DDR3 SDRAM Interface                                       |                                                                                                    |                                                        | -0.3 to 1.65                                                         |                  |       |
| Three-speed Ether                                                                           | net I/O                                                                                            | LV <sub>DD</sub> (eTSEC1)                              | -0.3 to 3.63<br>-0.3 to 2.75                                         | V                | 2     |
|                                                                                             |                                                                                                    | TV <sub>DD</sub> (eTSEC3)                              | -0.3 to 3.63<br>-0.3 to 2.75                                         | V                | 2     |
| PCI, DUART, syste<br>eSDHC, eSPI and                                                        | m control and power management, I <sup>2</sup> C, USB,<br>JTAG I/O voltage, MII management voltage | OV <sub>DD</sub>                                       | -0.3 to 3.63                                                         | V                |       |
| Local bus I/O volta                                                                         | ge                                                                                                 | BV <sub>DD</sub>                                       | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98                         | V                | _     |
| Input voltage                                                                               | DDR2/DDR3 DRAM signals                                                                             | MV <sub>IN</sub>                                       | -0.3 to (GV <sub>DD</sub> + 0.3)                                     | V                | 3     |
|                                                                                             | DDR2/DDR3 DRAM reference                                                                           | MV <sub>REF</sub>                                      | -0.3 to (GV <sub>DD</sub> + 0.3)                                     | V                |       |
| Three-speed Ethernet signals                                                                |                                                                                                    | LV <sub>IN</sub><br>TV <sub>IN</sub>                   | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V                | 3     |
| Local bus signals                                                                           |                                                                                                    | BV <sub>IN</sub>                                       | -0.3 to (BV <sub>DD</sub> + 0.3)                                     | —                | —     |
| PCI, DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals |                                                                                                    | OV <sub>IN</sub>                                       | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V                | 3     |
| Storage temperatu                                                                           | re range                                                                                           | T <sub>STG</sub>                                       | -55 to 150                                                           | 0 <sup>0</sup> C | —     |

Notes:

1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect chip reliability or cause permanent damage to the chip.

The 3.63-V maximum is only supported when the port is configured in GMII, MII, RMII or TBI modes; otherwise the 2.75V maximum applies. See Section 2.9.2, "FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications," for details on the recommended operating conditions per protocol.

3. (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7.

### 2.1.2 Recommended Operating Conditions

This table provides the recommended operating conditions for this chip. Note that the values in this table are the recommended and tested operating conditions. Proper chip operation outside these conditions is not guaranteed.

# 2.1.3 Output Driver Characteristics

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                           | Programmable<br>Output Impedance<br>(Ω) | Supply<br>Voltage                                                                | Notes |
|---------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|-------|
| Local bus interface utilities signals | 25<br>35                                | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V                             | 1     |
|                                       | 45(default)<br>45(default)<br>125       | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V<br>BV <sub>DD</sub> = 1.8 V |       |
| PCI signals                           | 25<br>42 (default)                      | OV <sub>DD</sub> = 3.3 V                                                         | 2     |
| DDR2 signal                           | 16<br>32 (half strength mode)           | GV <sub>DD</sub> = 1.8 V                                                         | 3     |
| DDR3 signal                           | 20<br>40 (half strength mode)           | GV <sub>DD</sub> = 1.5 V                                                         | 2     |
| TSEC signals                          | 42                                      | LV <sub>DD</sub> = 2.5/3.3 V                                                     | _     |
| DUART, system control, JTAG           | 42                                      | OV <sub>DD</sub> = 3.3 V                                                         | —     |
| l <sup>2</sup> C                      | 150                                     | OV <sub>DD</sub> = 3.3 V                                                         | —     |

### Table 4. Output Drive Capability

Notes:

1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR.

2. The drive strength of the PCI interface is determined by the setting of the PCI1\_GNT1 signal at reset.

3. The drive strength of the DDR2 or DDR3 interface in half-strength mode is at T<sub>i</sub> = 105°C and at GV<sub>DD</sub> (min)

# 2.2 Power Sequencing

The chip requires its power rails to be applied in a specific sequence in order to ensure proper chip operation. These requirements are as follows for power up:

- 1. V<sub>DD\_PLAT</sub>, V<sub>DD\_CORE</sub> (if POWER\_EN is not used to control V<sub>DD\_CORE</sub>), AV<sub>DD</sub>, BV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, SV<sub>DD</sub>, SV<sub>DD</sub>, TV<sub>DD</sub>, XV<sub>DD</sub> and X2V<sub>DD</sub>
- 2. [Wait for POWER\_EN to assert], then V<sub>DD CORE</sub> (if POWER\_EN is used to control V<sub>DD CORE</sub>)
- 3. GV<sub>DD</sub>

All supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

In order to guarantee MCKE low during power-up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, then the sequencing for  $GV_{DD}$  is not required.

From a system standpoint, if any of the I/O power supplies ramp prior to the VDD platform supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the chip.

During the Deep Sleep state, the VDD core supply is removed. But all other power supplies remain applied. Therefore, there is no requirement to apply the VDD core supply before any other power rails when the silicon waking from Deep Sleep.

This figure provides the AC test load for the DDR bus.



Figure 11. DDR AC Test Load

# 2.7 eSPI

This section describes the DC and AC electrical specifications for the eSPI of the chip.

# 2.7.1 eSPI DC Electrical Characteristics

This table provides the DC electrical characteristics for the chip eSPI.

| Table 20. | . SPI DO | C Electrical | Characteristics |
|-----------|----------|--------------|-----------------|
|-----------|----------|--------------|-----------------|

| Characteristic      | Symbol          | Condition                                                          | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA                                          | 2.4  |                        | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA                                           | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA                                           | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                                                                  | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | VIL             | —                                                                  | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}}$ | _    | ±10                    | μA   |

### 2.7.2 eSPI AC Timing Specifications

This table and provide the eSPI input and output AC timing specifications.

Table 21. SPI AC Timing Specifications<sup>1</sup>

| Characteristic                        | Symbol <sup>2</sup>  | Min | Мах | Unit | Note |
|---------------------------------------|----------------------|-----|-----|------|------|
| SPI_MOSI output—Master data hold time | t <sub>NIKHOX</sub>  | 0.5 |     |      | 3    |
|                                       | t <sub>NIKHOX</sub>  | 4.0 | _   | ns   | 4    |
| SPI_MOSI output—Master data delay     | t <sub>NIKHOV</sub>  |     | 6.0 |      | 3    |
|                                       | t <sub>NIKHOV</sub>  |     | 7.4 | ns   | 4    |
| SPI_CS outputs—Master data hold time  | t <sub>NIKHOX2</sub> | 0   | —   | ns   | —    |

| Parameters                                                                                       | Symbol                             | Min       | Мах                     | Unit | Notes  |
|--------------------------------------------------------------------------------------------------|------------------------------------|-----------|-------------------------|------|--------|
| Supply voltage 2.5 V                                                                             | LV <sub>DD</sub> /TV <sub>DD</sub> | 2.37      | 2.63                    | V    | 1,2    |
| Output high voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, IOH = -1.0 mA)                 | V <sub>OH</sub>                    | 2.00      | $LV_{DD}/TV_{DD} + 0.3$ | V    | —      |
| Output low voltage<br>(LV <sub>DD</sub> <u>/TV<sub>DD</sub></u> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub>                    | GND – 0.3 | 0.40                    | V    | —      |
| Input high voltage                                                                               | V <sub>IH</sub>                    | 1.70      | $LV_{DD}/TV_{DD} + 0.3$ | V    | —      |
| Input low voltage                                                                                | V <sub>IL</sub>                    | -0.3      | 0.70                    | V    | —      |
| Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$                                        | IIH                                | —         | 10                      | μΑ   | 1, 2,3 |
| Input low current<br>(V <sub>IN</sub> = GND)                                                     | IIL                                | -15       | —                       | μΑ   | 3      |

### Table 25. RGMII, RTBI, and FIFO DC Electrical Characteristics

Note:

<sup>1</sup> LV<sub>DD</sub> supports eTSECs 1.

 $^2~~{\rm TV}_{\rm DD}$  supports eTSECs 3.

<sup>3</sup> Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1 and Table 2.

### 2.9.2 FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications

The AC timing specifications for FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI are presented in this section.

### 2.9.2.1 FIFO AC Specifications

The basis for the AC specifications for the eTSEC's FIFO modes is the double data rate RGMII and RTBI specifications, since they have similar performance and are described in a source-synchronous fashion like FIFO modes. However, the FIFO interface provides deliberate skew between the transmitted data and source clock in GMII fashion.

When the eTSEC is configured for FIFO modes, all clocks are supplied from external sources to the relevant eTSEC interface. That is, the transmit clock must be applied to the eTSEC*n*'s TSEC*n*\_TX\_CLK, while the receive clock must be applied to pin TSEC*n*\_RX\_CLK. The eTSEC internally uses the transmit clock to synchronously generate transmit data and outputs an echoed copy of the transmit clock back out onto the TSEC*n*\_GTX\_CLK pin (while transmit data appears on TSEC*n*\_TXD[7:0], for example). It is intended that external receivers capture eTSEC transmit data using the clock on TSEC*n*\_GTX\_CLK as a source-synchronous timing reference. Typically, the clock edge that launched the data can be used, since the clock is delayed by the eTSEC to allow acceptable set-up margin at the receiver. Note that there is relationship between the maximum FIFO speed and the platform speed. For more information see Section 2.4.6, "Platform to FIFO Restrictions."

A summary of the FIFO AC specifications appears in the following tables.

### Table 26. FIFO Mode Transmit AC Timing Specification

| Parameter/Condition                       | Symbol            | Min | Тур | Max | Unit |
|-------------------------------------------|-------------------|-----|-----|-----|------|
| TX_CLK, GTX_CLK clock period <sup>2</sup> | t <sub>FIT</sub>  | 6.0 | 8.0 | 100 | ns   |
| TX_CLK, GTX_CLK duty cycle                | t <sub>FITH</sub> | 45  | 50  | 55  | %    |
| TX_CLK, GTX_CLK peak-to-peak jitter       | t <sub>FITJ</sub> | —   | —   | 250 | ps   |

### 2.9.3.4.2 SGMII Receive AC Timing Specifications

This table provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported. Clock is recovered from the data. Figure 31 shows the SGMII Receiver Input Compliance Mask eye diagram.

### Table 42. SGMII Receive AC Timing Specifications

At recommended operating conditions with X2V<sub>DD</sub> = 1.0V  $\pm$  5%.

| Parameter                                          | Symbol          | Min    | Тур | Мах               | Unit   | Notes |
|----------------------------------------------------|-----------------|--------|-----|-------------------|--------|-------|
| Deterministic Jitter Tolerance                     | JD              | 0.37   | —   | —                 | UI p-p | 1     |
| Combined Deterministic and Random Jitter Tolerance | JDR             | 0.55   | —   | —                 | UI p-p | 1     |
| Sinusoidal Jitter Tolerance                        | JSIN            | 0.1    | —   | —                 | UI p-p | 1     |
| Total Jitter Tolerance                             | JT              | 0.65   | —   | —                 | UI p-p | 1     |
| Bit Error Ratio                                    | BER             | _      | —   | 10 <sup>-12</sup> |        | _     |
| Unit Interval                                      | UI              | 799.92 | 800 | 800.08            | ps     | 2     |
| AC Coupling Capacitor                              | C <sub>TX</sub> | 5      | _   | 200               | nF     | 3     |

Notes:

1. Measured at receiver.

2. Each UI is 800 ps ± 100 ppm.

3. The external AC coupling capacitor is required. It is recommended to be placed near the chip transmitter outputs.



Figure 31. SGMII Receiver Input Compliance Mask

| Parameter                                                          | Configuration | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|--------------------------------------------------------------------|---------------|----------------------|-----|-----|------|-------|
| Output hold from local bus clock for LAD/LDP                       | —             | t <sub>LBKHOX2</sub> | 0.8 | _   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE) | —             | t <sub>LBKHOZ1</sub> | _   | 2.6 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP               | —             | t <sub>LBKHOZ2</sub> |     | 2.6 | ns   | 5     |

### Table 52. Local Bus General Timing Parameters (BV<sub>DD</sub> = 2.5 V DC) (continued)

Note:

The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.

- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 2.5-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. tLBOTOT is guaranteed with LBCR[AHD] = 0.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BVDD/2.

This table describes the general timing parameters of the local bus interface at  $BV_{DD} = 1.8 \text{ V DC}$ .

| Parameter                                                                       | Configuration | Symbol <sup>1</sup>                 | Min | Мах | Unit | Notes |
|---------------------------------------------------------------------------------|---------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                            | —             | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                            | —             | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    |       |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                            | —             | <b>t</b> LBKSKEW                    |     | 150 | ps   | 7     |
| Input setup to local bus clock (except LUPWAIT)                                 | —             | t <sub>LBIVKH1</sub>                | 2.4 |     | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                                          | —             | t <sub>LBIVKH2</sub>                | 1.9 | _   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)                                | —             | t <sub>LBIXKH1</sub>                | 1.1 |     | ns   | 3, 4  |
| LUPWAIT input hold from local bus clock                                         | —             | t <sub>LBIXKH2</sub>                | 1.1 |     | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH setup and hold time) | _             | t <sub>lbotot</sub>                 | 1.2 | Ι   | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)                       | —             | t <sub>LBKHOV1</sub>                | _   | 3.2 | ns   | _     |
| Local bus clock to data valid for LAD/LDP                                       | —             | t <sub>LBKHOV2</sub>                |     | 3.2 | ns   | 3     |
| Local bus clock to address valid for LAD                                        | —             | t <sub>LBKHOV3</sub>                | —   | 3.2 | ns   | 3     |
| Local bus clock to LALE assertion                                               | _             | t <sub>LBKHOV4</sub>                | _   | 3.2 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)                      | —             | t <sub>LBKHOX1</sub>                | 0.9 | _   | ns   | 3     |

Table 53. Local Bus General Timing Parameters (BV<sub>DD</sub> = 1.8 V DC)

# 2.16.2 Differential Transmitter (TX) Output Characteristics

This table provides the differential transmitter (TX) output characteristics for the SATA interface.

| Symbol                     | Min                                                                                                                                                                                                                                             | Typical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Мах                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Units                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Notes                                                  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| <sup>t</sup> CH_SPEED      | _                                                                                                                                                                                                                                               | 1.5<br>3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Gbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                      |
| T <sub>UI</sub>            | 666.4333<br>333.2167                                                                                                                                                                                                                            | 666.4333<br>333.3333                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 670.2333<br>335.1167                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                      |
| V <sub>dc_cm</sub>         | 200                                                                                                                                                                                                                                             | 250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 450                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3                                                      |
| V <sub>SATA_TXDIFF</sub>   | 400<br>400                                                                                                                                                                                                                                      | 500<br>—                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 600<br>700                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                                                      |
| t <sub>SATA_20-80TX</sub>  | 100<br>67                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 273<br>136                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                                                      |
| t <sub>SATA_TXSKEW</sub>   | _                                                                                                                                                                                                                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                      |
| Z <sub>SATA_TXDIFFIM</sub> | 85                                                                                                                                                                                                                                              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ohm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                      |
| Z <sub>SATA_TXSEIM</sub>   | 40                                                                                                                                                                                                                                              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ohm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | —                                                      |
| V <sub>SATA_TXCMMOD</sub>  |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —<br>50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                                                      |
| V <sub>SATA_OOBvdoff</sub> | —                                                                                                                                                                                                                                               | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                      |
| V <sub>SATA_OOBcm</sub>    | _                                                                                                                                                                                                                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                      |
| T <sub>SATA_TXR/Fbal</sub> | _                                                                                                                                                                                                                                               | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | %                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | —                                                      |
| T <sub>SATA_TXampbal</sub> | —                                                                                                                                                                                                                                               | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | %                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | —                                                      |
| RL <sub>SATA_TXDD11</sub>  |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14<br>8<br>6<br>3<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1, 2                                                   |
|                            | Symbol<br>tch_SPEED<br>TUI<br>Vdc_cm<br>VSATA_TXDIFF<br>tSATA_20-80TX<br>tSATA_TXSKEW<br>ZSATA_TXSKEW<br>ZSATA_TXDIFFIM<br>ZSATA_TXSEIM<br>VSATA_OOBvdoff<br>VSATA_OOBvdoff<br>VSATA_OOBcm<br>TSATA_TXR/Fbal<br>TSATA_TXAmpbal<br>RLSATA_TXDD11 | Symbol         Min           tch_SPEED            Tui         6666.4333<br>333.2167           Vdc_cm         200           VSATA_TXDIFF         400<br>400           tsATA_20-80TX         100<br>67           tsATA_20-80TX         100<br>67           tsATA_TXSKEW            ZSATA_TXDIFFIM         85           ZSATA_TXDIFFIM         85           ZSATA_TXSEIM         40           VSATA_OOBvdoff            VSATA_OOBcm            TSATA_TXAIFbal            RLSATA_TXDD11            RLSATA_TXDD11 | Symbol         Min         Typical           t <sub>CH_SPEED</sub> 1.5<br>3.0           T <sub>UI</sub> 666.4333<br>333.2167         666.4333<br>333.3333           V <sub>dc_cm</sub> 200         250           V <sub>SATA_TXDIFF</sub> 400<br>400         500<br>t <sub>SATA_TXDIFF</sub> 400<br>400         500<br>t <sub>SATA_TXDIFF</sub> 400<br>67            t <sub>SATA_TXSKEW</sub> Z <sub>SATA_TXDIFFIM</sub> 85            Z <sub>SATA_TXSEIM</sub> 40            V <sub>SATA_OOBvdoff</sub> V <sub>SATA_OOBvdoff</sub> T <sub>SATA_TXA</sub> Pbal             R <sub>LSATA_TXDD11</sub> RL <sub>SATA_TXDD11</sub> | Symbol         Min         Typical         Max $t_{CH\_SPEED}$ 1.5<br>3.0 $T_{UI}$ 666.4333<br>333.2167         666.4333<br>333.3333         670.2333<br>335.1167 $V_{dc\_cm}$ 200         250         450 $V_{SATA\_TXDIFF}$ 400<br>400         500<br>-         600<br>700 $t_{SATA\_20.80TX}$ 100<br>67         -         273<br>136 $t_{SATA\_TXSKEW}$ -         -         20 $Z_{SATA\_TXSKEW}$ -         -         20 $Z_{SATA\_TXSKEW}$ -         -         20 $Z_{SATA\_TXSKEW}$ -         -         - $V_{SATA\_00BTX}$ 40         -         - $V_{SATA\_TXSEIM}$ 40         -         - $V_{SATA\_ODBrodoff}$ -         -         50 $V_{SATA\_OOBcom}$ -         -         20 $T_{SATA\_TXR/Fbal}$ -         -         10 $R_{LSATA\_TXDD11}$ -         -         10 $R_{LSATA\_TXDD11}$ -         -         6<br>3         6 | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ |

### Table 60. Differential Transmitter (TX) Output Characteristics

| Parameter             | Symbol                    | Min | Typical | Мах  | Units | Notes |
|-----------------------|---------------------------|-----|---------|------|-------|-------|
| TX Common Mode Return |                           |     |         |      |       |       |
| loss                  |                           |     |         |      |       |       |
| 150 MHz - 300 MHz     |                           | —   | —       | 5    |       |       |
| 300 MHz - 600 MHz     |                           | —   | —       | 5    |       | 1, 2  |
| 600 MHz - 1.2 GHz     | RL <sub>SATA_TXCC11</sub> | —   | —       | 2    | dB    |       |
| 1.2 GHz - 2.4 GHz     |                           |     |         |      |       |       |
| 2.4 GHz - 3.0 GHz     |                           | —   | —       | 2    |       |       |
| 3.0 GHz - 5.0 GHz     |                           | —   | —       | 1    |       |       |
|                       |                           | —   | —       | 1    |       |       |
| TX Impedance Balance  |                           |     |         |      |       |       |
| 150 MHz - 300 MHz     |                           |     |         | 30   |       |       |
| 300 MHz - 600 MHz     |                           |     |         | 20   |       | 12    |
| 600 MHz - 1 2 GHz     |                           | _   | _       | 10   | dB    | 1, 2  |
|                       | RLSATA TYDC11             |     |         |      |       |       |
| 1.2 GHz - 2.4 GHz     | SAIA_INDOTI               |     |         |      |       |       |
| 2.4 GHz - 3.0 GHz     |                           | —   | —       | 10   |       |       |
| 3.0 GHz - 5.0 GHz     |                           | —   | —       | 4    |       |       |
|                       |                           | —   | —       | 4    |       |       |
| Deterministic jitter  |                           |     |         |      |       | _     |
| 1.5G                  | U <sub>SATA TXDJ</sub>    | —   | —       | 0.18 | UI    |       |
| 3.0G                  |                           |     |         | 0.14 |       |       |
| Total Jitter          |                           |     |         |      |       | —     |
| 1.5G                  | U <sub>SATA_TXTJ</sub>    | —   | —       | 0.42 | UI    |       |
| 3.0G                  |                           |     |         | 0.32 |       |       |

### Table 60. Differential Transmitter (TX) Output Characteristics (continued)

Notes:

1. Only applies when operating in 3.0Gb data rate mode.

2. The max value stated for 3.0 GHz - 5.0 GHz range only applies to Gen2i mode and not to Gen2m mode.

3. Only applies to Gen1i mode.

# 2.18 GPIO

This section describes the DC and AC electrical specifications for the GPIO interface of the chip.

# 2.18.1 GPIO DC Electrical Characteristics

This table provides the DC electrical characteristics for the GPIO interface.

### Table 65. GPIO DC Electrical Characteristics

| Parameter                                                                      | Symbol          | Min   | Max                    | Unit |
|--------------------------------------------------------------------------------|-----------------|-------|------------------------|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2     | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | - 0.3 | 0.8                    | V    |
| Input current<br>$(V_{IN}^{1} = 0 V \text{ or } V_{IN} = V_{DD})$              | I <sub>IN</sub> | _     | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4   | —                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | _     | 0.4                    | V    |

### Note:

1. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 2.18.2 GPIO AC Electrical Specifications

This table provides the GPIO input and output AC timing specifications.

### Table 66. GPIO Input and Output AC Timing Specifications<sup>1</sup>

| Characteristic                   | Symbol <sup>2</sup> | Min | Unit | Notes |
|----------------------------------|---------------------|-----|------|-------|
| GPIO inputs—minimum pulse width  | t <sub>PIWID</sub>  | 7.5 | ns   | 3     |
| GPIO outputs—minimum pulse width | t <sub>GTOWID</sub> | 12  | ns   | —     |

Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.
- 3. The minimum pulse width is a function of the MPX/Platform clock. The minimum pulse width must be greater than or equal to 4 times the MPX/Platform clock period.

This figure provides the AC test load for the GPIO.



Figure 53. GPIO AC Test Load

#### 2.20.2.2 DC Level Requirement for SerDes Reference Clocks

The DC level requirement for the chip's SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

- **Differential Mode** 
  - The input amplitude of the differential clock must be between 400mV and 1600mV differential peak-peak (or between 200mV and 800mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800mV and greater than 200mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
  - For external DC-coupled connection, as described in Section 2.20.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 59 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
  - For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SnGND. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SnGND). Figure 60 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- **Single-ended Mode** 
  - The reference clock can also be single-ended. The SDn REF CLK input amplitude (single-ended swing) must be between 400mV and 800mV peak-peak (from Vmin to Vmax) with SDn REF CLK either left unconnected or tied to ground.
  - The SDn\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 61 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SDn\_REF\_CLK) through the same source impedance as the clock input (SDn\_REF\_CLK) in use.



SDn\_REF\_CLK

 $Vmin \ge 0 V$ 

Figure 59. Differential Reference Clock Input DC Requirements (External DC-Coupled)

| Symbol                                       | Parameter                                                                                    | Min   | Nom  | Max  | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------|----------------------------------------------------------------------------------------------|-------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TX-DE-RATIO</sub>                     | De- Emphasized<br>Differential Output<br>Voltage (Ratio)                                     | -3.0  | -3.5 | -4.0 | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>TX-EYE</sub>                          | Minimum TX Eye<br>Width                                                                      | 0.70  | _    | _    | UI    | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI.<br>See Notes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from the<br>median. | _     | _    | 0.15 | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub>  | D+/D- TX Output<br>Rise/Fall Time                                                            | 0.125 | _    | _    | UI    | See Notes 2 and 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>TX-CM-ACp</sub>                       | RMS AC Peak<br>Common Mode<br>Output Voltage                                                 | _     | _    | 20   | mV    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VTX-CM-DC-ACTIVE-<br>IDLE-DELTA              | Absolute Delta of<br>DC Common<br>Mode Voltage<br>During L0 and<br>Electrical Idle           | 0     |      | 100  | mV    | $eq:logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_lo$ |
| V <sub>TX-CM-DC-LINE-DELTA</sub>             | Absolute Delta of<br>DC Common<br>Mode between D+<br>and D-                                  | 0     | _    | 25   | mV    | $\begin{split} & V_{TX-CM-DC-D+} - V_{TX-CM-DC-D-}  <= 25 \text{ mV} \\ &V_{TX-CM-DC-D+} = DC_{(avg)} \text{ of }  V_{TX-D+}  \\ &V_{TX-CM-DC-D-} = DC_{(avg)} \text{ of }  V_{TX-D-}  \\ &\text{See Note 2.} \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>TX-IDLE</sub> -DIFFp                  | Electrical Idle<br>differential Peak<br>Output Voltage                                       | 0     | _    | 20   | mV    | $V_{TX-IDLE-DIFFp} =  V_{TX-IDLE-D+} - V_{TX-IDLE-D-}  \le 20 \text{ mV}$<br>See Note 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>TX-RCV</sub> -DETECT                  | The amount of<br>voltage change<br>allowed during<br>Receiver Detection                      | _     | _    | 600  | mV    | The total amount of voltage change that a transmitter<br>can apply to sense whether a low impedance<br>Receiver is present. See Note 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>TX-DC-CM</sub>                        | The TX DC<br>Common Mode<br>Voltage                                                          | 0     | _    | 3.6  | V     | The allowed DC Common Mode voltage under any conditions. See Note 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| I <sub>TX-SHORT</sub>                        | TX Short Circuit<br>Current Limit                                                            | _     | _    | 90   | mA    | The total current the Transmitter can provide when shorted to its ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| T <sub>TX-IDLE-MIN</sub>                     | Minimum time<br>spent in Electrical<br>Idle                                                  | 50    | _    |      | UI    | Minimum time a Transmitter must be in Electrical Idle<br>Utilized by the Receiver to start looking for an<br>Electrical Idle Exit after successfully receiving an<br>Electrical Idle ordered set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### Table 71. Differential Transmitter (TX) Output Specifications (continued)

### 2.21.4.2 Transmitter Compliance Eye Diagrams

The TX eye diagram in Figure 69 is specified using the passive compliance/test measurement load (see Figure 71) in place of any real PCI Express interconnect + RX component.

There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams will differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit will always be relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### NOTE

It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits).



Figure 69. Minimum Transmitter Timing and Voltage Output Compliance Specifications

Please note that the DDR PLL reference clock input, DDRCLK, is only required in asynchronous mode.

The DDRCLKDR configuration register in the Global Utilities block allows the DDR controller to be run in a divided down mode where the DDR bus clock is half the speed of the default configuration. Changing of these defaults must be completed prior to initialization of the DDR controller.

| Functional Signals                             | Reset Configuration<br>Name | Value (Binary) | DDR:DDRCLK Ratio |  |
|------------------------------------------------|-----------------------------|----------------|------------------|--|
|                                                |                             | 000            | 3:1              |  |
| TSEC_1588_TRIG_OUT[0:1],<br>TSEC1_1588_CLK_OUT |                             | 001            | 4:1              |  |
|                                                | 010<br>011                  | 010            | 6:1              |  |
|                                                |                             | 011            | 8:1              |  |
|                                                | cig_ddi_phi[0.2]            | 100 10:1       |                  |  |
|                                                | 101<br>110                  | 12:1           |                  |  |
|                                                |                             | 110            | Reserved         |  |
|                                                |                             | 111            | Synchronous mode |  |

| Table 77. DDR Clock Ratio | able 7 | 7. DDR | Clock | Ratic |
|---------------------------|--------|--------|-------|-------|
|---------------------------|--------|--------|-------|-------|

### 2.23.5 PCI Clocks

The integrated PCI controller in this chip supports PCI input clock frequency in the range of 33–66 MHz. The PCI input clock can be applied from SYSCLK in synchronous mode or PCI1\_CLK in asynchronous mode. For specifications on the PCI1\_CLK, refer to the PCI 2.2 Specification.

The use of PCI1\_CLK is optional if SYSCLK is in the range of 33–66 MHz. If SYSCLK is outside this range then use of PCI1\_CLK is required as a separate PCI clock source, asynchronous with respect to SYSCLK.

### Hardware Design Considerations

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 77). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_p$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_p$  then becomes the resistance of the pull-up devices.  $R_p$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_p + R_N)/2$ .



Figure 77. Driver Impedance Measurement

This table summarizes the signal impedance targets. The driver impedances are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet, DUART,<br>Control, Configuration, Power<br>Management | PCI                                                      | DDR DRAM                                                         | Symbol         | Unit |
|----------------|----------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------|----------------|------|
| R <sub>N</sub> | 45 Target                                                                  | 45 Target (cfg_pci_impd=1)<br>25 Target (cfg_pci_impd=0) | 18 Target (full strength mode)<br>36 Target (full strength mode) | Z <sub>0</sub> | Ω    |
| R <sub>P</sub> | 45 Target                                                                  | 45 Target (cfg_pci_impd=1)<br>25 Target (cfg_pci_impd=0) | 18 Target (full strength mode)<br>36 Target (full strength mode) | Z <sub>0</sub> | Ω    |

**Table 81. Impedance Characteristics** 

Note: Nominal supply voltages. See Table 1.

# 3.9 Configuration Pin Muxing

The chip provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While  $\overline{\text{HRESET}}$  is asserted however, these pins are treated as inputs. The value presented on these pins while  $\overline{\text{HRESET}}$  is asserted, is latched when  $\overline{\text{HRESET}}$  deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately 20 k $\Omega$ . This value should permit the 4.7-k $\Omega$  resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during  $\overline{\text{HRESET}}$  (and for platform /system clocks after  $\overline{\text{HRESET}}$  deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the chip into the default state and external resistors are needed only when non-default settings are required by the user.

### **Ordering Information**

The following pins must be connected to XGND if not used:

- SD1\_RX[7:4]
- SD1\_RX[7:4]
- SD1\_REF\_CLK
- SD1\_REF\_CLK

# 3.11.3 SerDes 2 Interface Entirely Unused

If the high-speed SerDes 2 interface (SGMII/SATA) is not used at all, the unused pin should be terminated as described in this section. There are several Reserved pins that need to be either left floating or connected to X2GND. See SerDes2 in Table 1 Table 1 for details.

The following pins must be left unconnected (float):

- SD2\_TX[0]
- <u>SD2\_TX[0]</u>
- Reserved pins L8, L9

The following pins must be connected to X2GND:

- SD2\_RX[0]
- SD2\_RX[0]
- SD2\_REF\_CLK
- SD2\_REF\_CLK

The POR configuration pin cfg\_srds2\_prtcl[0:2] on TSEC1\_TXD[2], TSEC3\_TXD[2], TSEC\_1588\_PUSLE\_OUT1 can be used to power down SerDes 2 block for power saving. Note that both S2VDD and X2VDD must remain powered.

# 4 Ordering Information

Ordering information for the parts fully covered by this specification document is provided in Section 4.1, "Part Numbers Fully Addressed by this Document."

**Ordering Information** 

# 4.1 Part Numbers Fully Addressed by this Document

This table shows the part numbering nomenclature.

| MPC             | nnnn               | E                                       | С                                                                                                                                                                                                                                                                  | VT                                                                                     | AA                                                                                                                                                 | X                                                                | R                                                                                                                                                                                                                                                                            |
|-----------------|--------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product<br>Code | Part<br>Identifier | Security<br>Engine                      | Tiers and Temperature<br>Range                                                                                                                                                                                                                                     | Package <sup>1</sup>                                                                   | Processor<br>Frequency <sup>2</sup>                                                                                                                | DDR<br>Frequency <sup>3</sup>                                    | Revision Level                                                                                                                                                                                                                                                               |
| MPC             | 8536<br>8535       | E = included<br>Blank = not<br>included | <ul> <li>A = Commercial tier<br/>standard temperature<br/>range (0° to 90°C)</li> <li>B or Blank = industrial<br/>tier standard<br/>temperature range (0°<br/>to 105°C)</li> <li>C = Industrial tier<br/>extended temperature<br/>range (-40° to 105°C)</li> </ul> | <ul> <li>VT = FC-PBGA</li> <li>(Pb-free)</li> <li>PX = plastic<br/>standard</li> </ul> | <ul> <li>AK = 600 MHz</li> <li>AN = 800 MHz</li> <li>AQ = 1000 MHz</li> <li>AT = 1250 MHz</li> <li>AU = 1333 MHz</li> <li>AV = 1500 MHz</li> </ul> | • G = 400 MHz<br>• H = 500 MHz<br>• J = 533 MHz<br>• L = 667 MHz | <ul> <li>Blank = Ver.<br/>1.0 or 1.1<br/>(SVR =<br/>0x803F0190,<br/>0x803F0191)</li> <li>A = Ver. 1.2<br/>(SVR =<br/>0x803F0192)</li> <li>Blank = Ver.<br/>1.0 or 1.1<br/>(SVR =<br/>0x80370190,<br/>0x80370191)</li> <li>A = Ver. 1.2<br/>(SVR =<br/>0x80370192)</li> </ul> |

### Table 82. Part Numbering Nomenclature

Notes:

1. See Section 5, "Package Information," for more information on available package types.

2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

3. See Table 84 for the corresponding maximum platform frequency.

Package Information

# 5.2 Mechanical Dimensions of the FC-PBGA

The mechanical dimensions and bottom surface nomenclature of the 783 FC-PBGA package are shown in the following figure.



Figure 81. Mechanical Dimensions and Bottom Surface Nomenclature of the FC-PBGA

### NOTES for Figure 81

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.