Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 16 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 512 x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 9x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-TSSOP (0.173", 4.40mm Width) | | Supplier Device Package | 20-TSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l011f3p6tr | STM32L011x3/4 Contents # **Contents** | 1 | Intro | uction | 9 | |---|-------|----------------------------------------------------------|----| | 2 | Desc | iption | 10 | | | 2.1 | Device overview | 11 | | | 2.2 | Ultra-low-power device continuum | 13 | | 3 | Fund | ional overview | 14 | | | 3.1 | Low-power modes | 14 | | | 3.2 | Interconnect matrix | 18 | | | 3.3 | ARM® Cortex®-M0+ core | 19 | | | 3.4 | Reset and supply management | 20 | | | | 3.4.1 Power supply schemes | 20 | | | | 3.4.2 Power supply supervisor | 20 | | | | 3.4.3 Voltage regulator | 21 | | | | 3.4.4 Boot modes | 21 | | | 3.5 | Clock management | 22 | | | 3.6 | Low-power real-time clock and backup registers | 24 | | | 3.7 | General-purpose inputs/outputs (GPIOs) | 24 | | | 3.8 | Memories | 25 | | | 3.9 | Direct memory access (DMA) | 25 | | | 3.10 | Analog-to-digital converter (ADC) | 26 | | | 3.11 | Temperature sensor | | | | | 3.11.1 Internal voltage reference (V <sub>REFINT</sub> ) | | | | 3.12 | Ultra-low-power comparators and reference voltage | | | | 3.13 | System configuration controller | | | | 3.14 | Timers and watchdogs | | | | 0.11 | 3.14.1 General-purpose timers (TIM2, TIM21) | | | | | 3.14.2 Low-power Timer (LPTIM) | | | | | 3.14.3 SysTick timer | | | | | 3.14.4 Independent watchdog (IWDG) | | | | | 3.14.5 Window watchdog (WWDG) | | | | 3.15 | Communication interfaces | 29 | | | | | | Functional overview STM32L011x3/4 ### 3.14.4 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 37 kHz internal RC and, as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode. ### 3.14.5 Window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. ### 3.15 Communication interfaces ## 3.15.1 I<sup>2</sup>C bus One $I^2C$ interface (I2C1) can operate in multimaster or slave modes. The $I^2C$ interface can support Standard mode (Sm, up to 100 kbit/s), Fast mode (Fm, up to 400 kbit/s) and Fast Mode Plus (Fm+, up to 1 Mbit/s) with 20 mA output drive on some I/Os. The I<sup>2</sup>C interface supports 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. | Table 8. Comparison of I2C analog and digital filters In addition, I2C1 provides hardware support for SMBus 2.0 and PMBus 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. The I2C interface can be served by the DMA controller. Refer to *Table 9* for the supported modes and features of I2C interface. STM32L011x3/4 Functional overview Table 9. STM32L011x3/4 I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | |--------------------------------------------------------------|------------------| | 7-bit addressing mode | Х | | 10-bit addressing mode | Х | | Standard mode (up to 100 kbit/s) | Х | | Fast mode (up to 400 kbit/s) | Х | | Fast Mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | X <sup>(2)</sup> | | Independent clock | Х | | SMBus | Х | | Wakeup from STOP | Х | <sup>1.</sup> X = supported. # 3.15.2 Universal synchronous/asynchronous receiver transmitter (USART) The USART interface (USART2) is able to communicate at speeds of up to 4 Mbit/s. It provides hardware management of the CTS, RTS and RS485 driver enable (DE) signals, multiprocessor communication mode and single-wire half-duplex communication mode. USART2 also supports Smartcard communication (ISO 7816, T=0 protocol) and IrDA SIR ENDEC. USART2 interface can be served by the DMA controller. Table 10 for the supported modes and features of USART interface. Table 10. USART implementation | USART modes/features <sup>(1)</sup> | USART2 | |---------------------------------------------|--------| | Hardware flow control for modem | X | | Continuous communication using DMA | X | | Multiprocessor communication | Х | | Synchronous mode | - | | Smartcard mode | X | | Single-wire half-duplex communication | X | | IrDA SIR ENDEC block | Х | | LIN mode | - | | Dual clock domain and wakeup from Stop mode | - | | Receiver timeout interrupt | - | | Modbus communication | - | | Auto baud rate detection (4 modes) | - | | Driver Enable | Х | <sup>1.</sup> X = supported. <sup>2.</sup> See Table 13: Pin definitions on page 37 for the list of I/Os that feature Fast Mode Plus capability Pin descriptions STM32L011x3/4 Table 13. Pin definitions (continued) | | | Pin | num | ber | | | Table 13. Fill | | | ` | Pin functions | | | |---------|----------|---------|----------|--------|-------------------------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------|-------------------------|--| | TSSOP14 | UFQFPN20 | TSSOP20 | UFQFPN28 | LQFP32 | UFQFPN32 <sup>(1)</sup> | WLCSP25 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | | 12 | 15 | 18 | 20 | 20 | 20 | C2 | PA10 | I/O | FTf | - | TIM21_CH1, I2C1_SDA, RTC_REFIN, USART2_RX, TIM2_CH3, COMP1_OUT | - | | | - | - | - | - | 21 | 21 | - | PA11 | I/O | FT | - | SPI1_MISO,<br>LPTIM1_OUT,<br>EVENTOUT,<br>USART2_CTS,<br>TIM21_CH2,<br>COMP1_OUT | - | | | - | - | 1 | - | 22 | 22 | - | PA12 | I/O | FT | - | SPI1_MOSI,<br>EVENTOUT,<br>USART2_RTS,<br>COMP2_OUT | - | | | 13 | 16 | 19 | 21 | 23 | 23 | A1 | PA13 | I/O | FTf | - | SWDIO, LPTIM1_ETR, I2C1_SDA, SPI1_SCK, LPUART1_RX, COMP1_OUT | - | | | 14 | 17 | 20 | 22 | 24 | 24 | A2 | PA14 | I/O | FT | - | SWCLK, LPTIM1_OUT, I2C1_SMBA, USART2_TX, SPI1_MISO, LPUART1_TX, COMP2_OUT | - | | | - | - | - | 23 | 25 | 25 | - | PA15 | I/O | FT | - | SPI1_NSS,<br>TIM2_ETR,<br>EVENTOUT,<br>USART2_RX,<br>TIM2_CH1 | - | | | - | - | - | 24 | 26 | 26 | B2 | PB3 | I/O | FT | - | SPI1_SCK,<br>TIM2_CH2,<br>EVENTOUT | COMP2_INM | | | - | - | - | 25 | 27 | 27 | - | PB4 | I/O | FT | - | SPI1_MISO,<br>EVENTOUT | COMP2_INP | | STM32L011x3/4 Pin descriptions Table 13. Pin definitions (continued) | | | Pin | num | ber | | | | | | | Pin fur | nctions | |---------|----------|---------|----------|--------|-------------------------|---------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------|-------------------------------| | TSSOP14 | UFQFPN20 | TSSOP20 | UFQFPN28 | LQFP32 | UFQFPN32 <sup>(1)</sup> | WLCSP25 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | 26 | 28 | 28 | - | PB5 | I/O | FT | - | SPI1_MOSI,<br>LPTIM1_IN1,<br>I2C1_SMBA,<br>TIM21_CH1 | COMP2_INP | | - | 18 | - | 27 | 29 | 29 | A3 | PB6 | I/O | FTf | 1 | USART2_TX, I2C1_SCL, LPTIM1_ETR, TIM2_CH3, LPUART1_TX | COMP2_INP | | - | 19 | - | 28 | 30 | 30 | A4 | PB7 | I/O | FTf | - | USART2_RX,<br>I2C1_SDA,<br>LPTIM1_IN2,<br>TIM2_CH4,<br>LPUART1_RX | COMP2_INP,<br>VREF_PVD_IN | | 1 | 20 | 1 | 1 | 31 | 31 | A5 | PB9-BOOT0 | I | В | - | - | BOOT0 (Boot memory selection) | | - | - | - | - | - | 32 | - | PB8 | I/O | FTf | - | USART2_TX,<br>EVENTOUT,<br>I2C1_SCL,<br>SPI1_NSS | - | | _ | - | _ | - | 32 | - | - | VSS | S | - | (5) | - | - | | - | - | - | - | 1 | 1 | - | VDD | S | - | (6) | - | - | <sup>1.</sup> $V_{SS}$ pins are connected to the exposed pad (see Figure 36: UFQFPN32, 5 x 5 mm, 32-pin package outline). <sup>2.</sup> Device reset input/internal reset output (active low). <sup>3.</sup> Analog power supply. <sup>4.</sup> On TSSOP14 package, $V_{\rm DDA}$ is internally connected to $V_{\rm DD}$ . <sup>5.</sup> Digital and analog ground. <sup>6.</sup> Digital power supply. - 4. Guaranteed by design, not tested in production. - 5. Shortest sampling time can be determined in the application by multiple iterations. - 6. To guarantee less than 1% VREF\_OUT deviation. ### 6.3.4 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 14: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code if not specified otherwise. The current consumption values are derived from the tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 18: General operating conditions* unless otherwise specified. The MCU is placed under the following conditions: - All I/O pins are configured in analog input mode - All peripherals are disabled except when explicitly mentioned - The Flash memory access time and prefetch is adjusted depending on f<sub>HCLK</sub> frequency and voltage range to provide the best CPU performance unless otherwise specified. - When the peripherals are enabled f<sub>APB1</sub> = f<sub>APB2</sub> = f<sub>APB</sub> - When PLL is ON, the PLL inputs are equal to HSI = 16 MHz (if internal clock is used) or HSE = 16 MHz (if HSE bypass mode is used) - The HSE user clock is applied to CK\_IN. It follows the characteristic specified in Table 35: High-speed external user clock characteristics - For maximum current consumption $V_{DD} = V_{DDA} = 3.6 \text{ V}$ is applied to all supply pins - For typical current consumption V<sub>DD</sub> = V<sub>DDA</sub> = 3.0 V is applied to all supply pins if not specified otherwise | Table 29. Typical and maximum current consumption | ns ir | n Stop mode | |---------------------------------------------------|-------|-------------| |---------------------------------------------------|-------|-------------| | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |------------------------|-----------|------------------------|------|--------------------|------| | | | $T_A = -40$ °C to 25°C | 0.34 | 0.99 | | | | | T <sub>A</sub> = 55°C | 0.43 | 1.9 | μA | | I <sub>DD</sub> (Stop) | | T <sub>A</sub> = 85°C | 0.94 | 4.2 | | | | | T <sub>A</sub> = 105°C | 2.0 | 9 | | | | | T <sub>A</sub> = 125°C | 4.9 | 19 | | <sup>1.</sup> Guaranteed by characterization results at 125 °C, not tested in production, unless otherwise specified. Figure 18. $I_{DD}$ vs $V_{DD}$ , at $T_A$ = -40/25/55/ 85/105/125 °C, Stop mode with RTC enabled and running on LSE Low drive Figure 19. $I_{DD}$ vs $V_{DD}$ , at $T_A$ = -40/25/55/85/105/125 °C, Stop mode with RTC disabled, all clocks OFF ### Low-speed external user clock generated from an external source The characteristics given in the following table result from tests performed using a low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 18*. Table 36. Low-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|---------------------------------------|--------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User external clock source frequency | | - | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(LSE)</sub> | OSC32_IN high or low time | | 465 | - | - | ns | | $\begin{matrix} t_{r(LSE)} \\ t_{f(LSE)} \end{matrix}$ | OSC32_IN rise or fall time | | - | - | 10 | 113 | | C <sub>IN(LSE)</sub> | OSC32_IN input capacitance | - | - | 0.6 | - | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | - | 45 | - | 55 | % | | IL | OSC32_IN Input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production Figure 21. Low-speed external clock source AC timing diagram ### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization # Low-speed internal (LSI) RC oscillator Table 39. LSI oscillator characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(1)</sup> | LSI frequency | 26 | 38 | 56 | kHz | | D <sub>LSI</sub> <sup>(2)</sup> | LSI oscillator frequency drift<br>0°C ≤ T <sub>A</sub> ≤ 85°C | -10 | - | 4 | % | | t <sub>su(LSI)</sub> <sup>(3)</sup> | LSI oscillator startup time | - | - | 200 | μs | | I <sub>DD(LSI)</sub> (3) | LSI oscillator power consumption | - | 400 | 510 | nA | - 1. Guaranteed by test in production. - 2. This is a deviation for an individual part, once the initial frequency has been measured. - 3. Guaranteed by design, not tested in production. # Multi-speed internal (MSI) RC oscillator Table 40. MSI oscillator characteristics | Symbol | Parameter | Condition | Тур | Max | Unit | | |---------------------------------------|---------------------------------------------------------------------------------------------------|-------------|------|-----|-------|--| | | | MSI range 0 | 65.5 | - | | | | | | MSI range 1 | 131 | - | kHz | | | | | MSI range 2 | 262 | - | KI IZ | | | f <sub>MSI</sub> | Frequency after factory calibration, done at $V_{DD}$ = 3.3 V and $T_A$ = 25 °C | MSI range 3 | 524 | - | | | | | DB 11 1 A 1 | MSI range 4 | 1.05 | - | | | | | | MSI range 5 | 2.1 | - | MHz | | | | | MSI range 6 | 4.2 | - | | | | ACC <sub>MSI</sub> | Frequency error after factory calibration | - | ±0.5 | - | % | | | D <sub>TEMP(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift $0 \text{ °C} \le T_A \le 85 \text{ °C}$ | - | ±3 | - | % | | | D <sub>VOLT(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift 1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, T <sub>A</sub> = 25 °C | - | - | 2.5 | %/V | | | | | MSI range 0 | 0.75 | - | | | | | | MSI range 1 | 1 | - | | | | | | MSI range 2 | 1.5 | - | μΑ | | | I <sub>DD(MSI)</sub> <sup>(2)</sup> | MSI oscillator power consumption | MSI range 3 | 2.5 | - | | | | | | MSI range 4 | 4.5 | - | | | | | | MSI range 5 | 8 | - | | | | | | MSI range 6 | 15 | - | | | To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). ### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. | Symbol | Parameter | Conditions | Monitored frequency band | Max vs. frequency range (32 MHz voltage Range 1) | Unit | |-----------------------------|----------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------|------| | | | V <sub>DD</sub> = 3.3 V, | 0.1 to 30 MHz | -22 | | | S <sub>EMI</sub> Peak level | T <sub>A</sub> = 25 °C,<br>LQFP32 package<br>compliant with IEC<br>61967-2 | 30 to 130 MHz | -7 | dΒμV | | | | | 130 MHz to 1GHz | -12 | | | | | | SAE EMI Level | 1 | - | | Table 46. EMI characteristics # 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/JEDEC standard. | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------------------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C,<br>conforming to<br>ANSI/JEDEC JS-001 | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25 ^{\circ}\text{C},$ conforming to ANSI/ESD STM5.3.1. | C4 | 500 | V | Table 47. ESD absolute maximum ratings #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. <sup>1.</sup> Guaranteed by characterization results, not tested in production. Figure 26. I/O AC characteristics definition # 6.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub>, except when it is internally driven low (see *Table 53*). Unless otherwise specified, the parameters given in *Table 53* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 18*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-------------------------------------------------|--------------------------------------------------------------|-------------------------------|-----------------------------------|--------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST input low level voltage | - | - | - | 0.3V <sub>DD</sub> | | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST input high level voltage | - | 0.39V <sub>DD</sub> +<br>0.59 | - | - | | | V (1) | NRST output low level voltage | I <sub>OL</sub> = 2 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | - | - | 0.4 | V | | V <sub>OL(NRST)</sub> <sup>(1)</sup> | TNRST output low level voltage | I <sub>OL</sub> = 1.5 mA<br>1.65 V < V <sub>DD</sub> < 2.7 V | - | - | 0.4 | | | V <sub>hys(NRST)</sub> <sup>(1)</sup> | NRST Schmitt trigger voltage hysteresis | - | - | 10%V <sub>DD</sub> <sup>(2)</sup> | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(3)</sup> | $V_{IN} = V_{SS}$ | 30 | 45 | 60 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST input filtered pulse | - | - | - | 50 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST input not filtered pulse | - | 350 | - | - | ns | Table 53. NRST pin characteristics <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2. 200</sup> mV minimum value The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is around 10%. #### 6.3.19 Communications interfaces #### I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I<sup>2</sup>C timing requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to the reference manual for details) and when the I2CCLK frequency is greater than the minimum given in Table 63. The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement (refer to Section 6.3.13: I/O port characteristics for the I2C I/Os characteristics). All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter (see *Table 62* for the analog filter characteristics). **Parameter** Min Max Unit Maximum pulse width of spikes $50^{(2)}$ 100<sup>(3)</sup> ns Table 62. I2C analog filter characteristics<sup>(1)</sup> filter that are suppressed by the analog 1. Guaranteed by design, not tested in production. **Symbol** $t_{AF}$ - 2. Spikes with widths below t<sub>AF(min)</sub> are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered Table 63. I2C frequency in all I2C modes | Symbol | Parameter | Co | Min | Unit | | |---------------------|---------------------|-------------------------------------------|------------------------------|------|-----| | | | Standard-mode | | 2 | | | | | Fast-mode | | 8 | | | f <sub>I2CCLK</sub> | I2C clock frequency | Fast made Dive | Analog filter ON,<br>DNF = 0 | 18 | MHz | | | | Fast-mode Plus Analog filter OFF, DNF = 1 | 16 | | | Table 66. SPI characteristics in voltage Range 2 (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|-----------------------------------|----------------------------------------------------------|---------|-------|------------------|------| | | | Master mode | | | 8 | | | f <sub>SCK</sub> | SPI clock frequency | Slave mode Transmitter<br>1.65 <v<sub>DD&lt;3.6V</v<sub> | _ | - | 8 | MHz | | 1/t <sub>c(SCK)</sub> | | Slave mode Transmitter 2.7 <v<sub>DD&lt;3.6V</v<sub> | | | 8 <sup>(2)</sup> | | | Duty <sub>(SCK)</sub> | Duty cycle of SPI clock frequency | Slave mode | 30 | 50 | 70 | % | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI presc = 2 | 4Tpclk | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI presc = 2 | 2Tpclk | - | - | | | $t_{w(SCKH)} \ t_{w(SCKL)}$ | SCK high and low time | Master mode | Tpclk-2 | Tpclk | Tpclk+2 | | | t <sub>su(MI)</sub> | Data input actus time | Master mode | 3 | - | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 3 | - | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 6 | - | - | | | t <sub>h(SI)</sub> | Data input noid time | Slave mode | 2 | - | - | ns | | t <sub>a(SO</sub> | Data output access time | Slave mode | 18 | - | 52 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 12 | - | 42 | | | | Data output valid time | Slave mode | - | 16 | 33 | | | t <sub>v(SO)</sub> | Sala output valid tillo | Master mode | - | 4 | 6 | | | t <sub>v(MO)</sub> | Data output hold time | Slave mode | 11 | - | - | | | t <sub>h(SO)</sub> | Data output hold time | Master mode | 3 | - | - | | <sup>1.</sup> Guaranteed by characterization results, not tested in production. <sup>2.</sup> The maximum SPI clock frequency in slave transmitter mode is determined by the sum of $t_{v(SO)}$ and $t_{su(MI)}$ which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $t_{su(MI)} = 0$ while Duty<sub>(SCK)</sub> = 50%. Table 67. SPI characteristics in voltage Range 3 (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------------------|---------------------------|------------------|-------|------------------|-------| | f <sub>SCK</sub> | CDI plack fraguency | Master mode | | | 2 | MHz | | 1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave mode | | - | 2 <sup>(2)</sup> | IVITZ | | Duty <sub>(SCK)</sub> | Duty cycle of SPI clock frequency | Slave mode | Slave mode 30 50 | | 70 | % | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI presc = 2 | 4Tpclk | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI presc = 2 | 2Tpclk | - | - | | | t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time | Master mode | Tpclk-2 | Tpclk | Tpclk+2 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 3 | - | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 3 | - | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 16 | - | - | | | t <sub>h(SI)</sub> | Data input noid time | Slave mode | 14 | - | - | ns | | t <sub>a(SO</sub> | Data output access time | Slave mode | 30 | - | 70 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 40 | - | 80 | | | t (00) | Data output valid time | Slave mode | - | 26.5 | 47 | | | t <sub>v(SO)</sub> | Bata output valid time | Master mode | - | 4 | 6 | | | t <sub>v(MO)</sub> | Data output hold time | Slave mode | 20 | - | - | | | t <sub>h(SO)</sub> | Data output hold time | Master mode | 3 | - | - | | <sup>1.</sup> Guaranteed by characterization results, not tested in production. Figure 30. SPI timing diagram - slave mode and CPHA = 0 NSS input tsu(NSS) $t_{\text{c}(\text{SCK})}$ th(NSS) -CPHA=0 CPOL=0 tw(SCKH) CPHA=0 CPOL=1 tw(SCKL) tr(SCK) tr(SCK) th(SO) tdis(SO) ta(SO) MISO MSB OUT **BIT6 OUT** LSB OUT OUTPUT tsu(SI) MOSI MSB IN BIT1 IN LSB IN INPUT th(SI) ai14134c 577 The maximum SPI clock frequency in slave transmitter mode is determined by the sum of t<sub>v(SO)</sub> and t<sub>su(MI)</sub> which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having t<sub>su(MI)</sub> = 0 while Duty<sub>(SCK)</sub> = 50%. ### **Device marking** The following figure gives an example of topside marking versus ball A1 position identifier location. Figure 41. Example of WLCSP25 marking (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. Package information STM32L011x3/4 # 7.5 UFQFPN20 package information Figure 45. UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline 1. Drawing is not to scale. Package information STM32L011x3/4 Table 74. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package mechanical data (continued) | Symbol | | millimeters | | | inches <sup>(1)</sup> | | |--------|------|-------------|-------|------|-----------------------|--------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | k | 0° | - | 8° | 0° | - | 8° | | aaa | - | - | 0.100 | - | - | 0.0039 | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Figure 49. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package footprint 1. Dimensions are expressed in millimeters. Package information STM32L011x3/4 # 7.7 TSSOP14 package information Figure 51.TSSOP14 – 14-lead thin shrink small outline, 5.0 x 4.4 mm, 0.65 mm pitch, package outline 1. Drawing is not to scale. Table 75. TSSOP14 – 14-lead thin shrink small outline, 5.0 x 4.4 mm, 0.65 mm pitch, package mechanical data | Symbol | millimeters | | | | inches | | |--------|-------------|-------|-------|--------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.200 | - | - | 0.0472 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 0.800 | 1.000 | 1.050 | 0.0315 | 0.0394 | 0.0413 | | b | 0.190 | - | 0.300 | 0.0075 | - | 0.0118 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | CP | - | - | 0.100 | - | - | 0.0039 | | D | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | е | - | 0.650 | - | - | 0.0256 | - | | E | 6.200 | 6.400 | 6.600 | 0.2441 | 0.2520 | 0.2598 | | E1 | 4.300 | 4.400 | 4.500 | 0.1693 | 0.1732 | 0.1772 | | L | 0.500 | 0.600 | 0.750 | 0.0197 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | а | 0° | - | 8° | 0° | - | 8° | STM32L011x3/4 Part numbering # 8 Part numbering Table 77. STM32L011x3/4 ordering information scheme TR = tape and reel No character = tray or tube For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2016 STMicroelectronics - All rights reserved