# E·XFL



Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

#### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application charific microcontrollars are analyzared to

#### Details

| Details                 |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Active                                                                       |
| Applications            | RKE, Security Systems                                                        |
| Core Processor          | PIC                                                                          |
| Program Memory Type     | FLASH (1.75kB)                                                               |
| Controller Series       | rfPIC™                                                                       |
| RAM Size                | 64 x 8                                                                       |
| Interface               | -                                                                            |
| Number of I/O           | 6                                                                            |
| Voltage - Supply        | 2V ~ 5.5V                                                                    |
| Operating Temperature   | -40°C ~ 85°C                                                                 |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 20-SSOP (0.209", 5.30mm Width)                                               |
| Supplier Device Package | 20-SSOP                                                                      |
| Purchase URL            | https://www.e-xfl.com/product-detail/microchip-technology/rfpic12f675ht-i-ss |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains:

- the arithmetic status of the ALU
- · the RESET status
- the bank select bits for data memory (SRAM)

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any STATUS bits. For other instructions not affecting any STATUS bits, see the "Instruction Set Summary".

- Note 1: Bits IRP and RP1 (STATUS<7:6>) are not used by the rfPIC12F675 and should be maintained as clear. Use of these bits is not recommended, since this may affect upward compatibility with future products.
  - 2: The <u>C</u> and <u>DC</u> bits operate as a Borrow and <u>Digit</u> Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

|       | Reserved                                                  | Reserved                                                        | R/W-0                       | R-1            | R-1           | R/W-x                                        | R/W-x       | R/W-x |
|-------|-----------------------------------------------------------|-----------------------------------------------------------------|-----------------------------|----------------|---------------|----------------------------------------------|-------------|-------|
|       | IRP                                                       | RP1                                                             | RP0                         | TO             | PD            | Z                                            | DC          | С     |
|       | bit 7                                                     |                                                                 |                             |                |               |                                              |             | bit 0 |
|       |                                                           |                                                                 |                             |                |               |                                              |             |       |
| bit 7 | IRP: This bit is reserved and should be maintained as '0' |                                                                 |                             |                |               |                                              |             |       |
| bit 6 | RP1: This                                                 | bit is reserve                                                  | ed and shou                 | ld be mainta   | ained as '0'  |                                              |             |       |
| bit 5 | 1 = Bank 1                                                | ster Bank Se<br>(80h - FFh)<br>(00h - 7Fh)                      | elect bit (use              | d for direct   | addressing)   |                                              |             |       |
| bit 4 |                                                           | out bit<br>ower-up, CL<br>time-out oc                           |                             | ction, or SLE  | EEP instructi | on                                           |             |       |
| bit 3 | -                                                         | -down bit<br>ower-up or b<br>cution of the                      | -                           |                | n             |                                              |             |       |
| bit 2 |                                                           | sult of an ari<br>sult of an ari                                |                             | • •            |               | D                                            |             |       |
| bit 1 | For borrow<br>1 = A carry                                 | arry/borrow<br>, the polarity<br>-out from the<br>ry-out from t | is reversed<br>e 4th low or | der bit of the | e result occu | instructions)<br>Irred                       |             |       |
| bit 0 | 1 = A carry                                               | orrow bit (AD<br>-out from the<br>ry-out from t                 | e Most Sign                 | ificant bit of | the result of | ccurred                                      |             |       |
|       | Note:                                                     | complemen                                                       | t of the sec                | ond operan     | d. For rotate | on is execut<br>e (RRF, RLF)<br>e source reg | instruction | •     |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

| ISTER 5-1: | T1CON — TIMER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 CONTROI                                                                                                                                    | REGISTE            | R (ADDRES      | SS: 10h)  |              |              |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|-----------|--------------|--------------|--|
|            | U-0 R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W-0                                                                                                                                        | R/W-0              | R/W-0          | R/W-0     | R/W-0        | R/W-0        |  |
|            | — TMR1G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | E T1CKPS1                                                                                                                                    | T1CKPS0            | T1OSCEN        | T1SYNC    | TMR1CS       | TMR1ON       |  |
|            | bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                              |                    |                |           |              | bit 0        |  |
| bit 7      | Unimplemented: F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Read as '0'                                                                                                                                  |                    |                |           |              |              |  |
| bit 6      | <u>If TMR1ON = 0:</u><br>This bit is ignored<br><u>If TMR1ON = 1:</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>TMR1GE:</b> Timer1 Gate Enable bitIf TMR1ON = 0:This bit is ignoredIf TMR1ON = 1:1 = Timer1 is on if T1G pin is low                       |                    |                |           |              |              |  |
| bit 5-4    | <b>T1CKPS1:T1CKPS</b><br>11 = 1:8 Prescale \<br>10 = 1:4 Prescale \<br>01 = 1:2 Prescale \<br>00 = 1:1 Prescale \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | /alue<br>/alue<br>/alue                                                                                                                      | ut Clock Pre       | scale Select I | bits      |              |              |  |
| bit 3      | <b>T1OSCEN:</b> LP Osc<br>If INTOSC without (<br>1 = LP oscillator is (<br>0 = LP oscillator is (<br><u>Else:</u><br>This bit is ignored                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CLKOUT oscil<br>enabled for Ti                                                                                                               | lator is active    | <u>e:</u>      |           |              |              |  |
| bit 2      | <b>T1SYNC:</b> Timer1 E<br><u>TMR1CS = 1:</u><br>1 = Do not synchron $0 = Synchronize extra transformed to the synchronize of the synchron$ | nize external o<br>ternal clock in                                                                                                           | clock input<br>put |                | ntrol bit |              |              |  |
| bit 1      | 1 = External clock f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>TMR1CS:</b> Timer1 Clock Source Select bit<br>1 = External clock from T1OSO/T1CKI pin (on the rising edge)<br>0 = Internal clock (Fosc/4) |                    |                |           |              |              |  |
| bit 0      | TMR1ON: Timer1 On bit<br>1 = Enables Timer1<br>0 = Stops Timer1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                              |                    |                |           |              |              |  |
|            | Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                              |                    |                |           |              |              |  |
|            | R = Readable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | W =                                                                                                                                          | Writable bit       | U = Unim       | plemented | bit, read as | '0'          |  |
|            | - n = Value at POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '1' =                                                                                                                                        | Bit is set         | '0' = Bit is   | s cleared | x = Bit is ι | un lun ou un |  |

### REGISTER 5-1: T1CON — TIMER1 CONTROL REGISTER (ADDRESS: 10h)

#### 5.4 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC (T1CON<2>) is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during SLEEP and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (Section 5.4.1).

| Note: | The ANSEL (9Fh) and CMCON (19h)               |
|-------|-----------------------------------------------|
|       | registers must be initialized to configure an |
|       | analog channel as a digital input. Pins       |
|       | configured as analog inputs will read '0'.    |

## 5.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L, while the timer is running from an external asynchronous clock, will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the timer register.

Reading the 16-bit value requires some care. Examples 12-2 and 12-3 in the *PIC Mid-Range MCU Family Reference Manual* (DS33023) show how to read and write Timer1 when it is running in Asynchronous mode.

## 5.5 Timer1 Oscillator

A crystal oscillator circuit is built-in between pins OSC1 (input) and OSC2 (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator rated up to 37 kHz. It will continue to run during SLEEP. It is primarily intended for a 32 kHz crystal. Table 10-2 shows the capacitor selection for the Timer1 oscillator.

The Timer1 oscillator is shared with the system LP oscillator. Thus, Timer1 can use this mode only when the system clock is derived from the internal oscillator. As with the system LP oscillator, the user must provide a software time delay to ensure proper oscillator start-up.

While enabled, TRISIO4 and TRISIO5 are set. GP4 and GP5 read '0' and TRISIO4 and TRISIO5 are read '1'.

| Note: | The oscillator requires a start-up and   |
|-------|------------------------------------------|
|       | stabilization time before use. Thus,     |
|       | T1OSCEN should be set and a suitable     |
|       | delay observed prior to enabling Timer1. |

### 5.6 Timer1 Operation During SLEEP

Timer1 can only operate during SLEEP when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To setup the timer to wake the device:

- Timer1 must be on (T1CON<0>)
- TMR1IE bit (PIE1<0>) must be set
- PEIE bit (INTCON<6>) must be set

The device will wake-up on an overflow. If the GIE bit (INTCON<7>) is set, the device will wake-up and jump to the Interrupt Service Routine on an overflow.

| IADLL . | ABLE 5-1. REGISTERS ASSOCIATED WITH TIMERT AS A TIMER/COUNTER |         |              |              |               |             |            |             |        |                   |     |      |                      |
|---------|---------------------------------------------------------------|---------|--------------|--------------|---------------|-------------|------------|-------------|--------|-------------------|-----|------|----------------------|
| Address | Name                                                          | Bit 7   | Bit 6        | Bit 5        | Bit 4         | Bit 3       | Bit 2      | Bit 1       | Bit 0  | Value o<br>POR, B |     |      | e on<br>other<br>ETS |
| 0Bh/8Bh | INTCON                                                        | GIE     | PEIE         | TOIE         | INTE          | GPIE        | T0IF       | INTF        | GPIF   | 0000 0            | 000 | 0000 | 000u                 |
| 0Ch     | PIR1                                                          | EEIF    | ADIF         | _            | —             | CMIF        | _          | —           | TMR1IF | 00 0              | 0   | 00   | 00                   |
| 0Eh     | TMR1L                                                         | Holding | g Register f | or the Least | t Significant | Byte of the | 16-bit TM  | R1 Registe  | r      | XXXX X            | xxx | uuuu | uuuu                 |
| 0Fh     | TMR1H                                                         | Holding | g Register f | or the Most  | Significant   | Byte of the | 16-bit TMR | R1 Register |        | XXXX X            | xxx | uuuu | uuuu                 |
| 10h     | T1CON                                                         |         | TMR1GE       | T1CKPS1      | T1CKPS0       | T1OSCEN     | T1SYNC     | TMR1CS      | TMR10N | -000 0            | 000 | -uuu | uuuu                 |
| 8Ch     | PIE1                                                          | EEIE    | ADIE         |              | _             | CMIE        | _          | _           | TMR1IE | 00 0              | 0   | 00   | 00                   |
|         |                                                               |         |              |              |               |             |            |             |        |                   |     |      |                      |

 TABLE 5-1:
 REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

 $\label{eq:logarder} \mbox{Legend:} \quad x = \mbox{unknown}, u = \mbox{unchanged}, - = \mbox{unimplemented}, \mbox{read as '0'}. \mbox{Shaded cells are not used by the Timer1 module}.$ 

### 6.0 COMPARATOR MODULE

The rfPIC12F675 devices have one analog comparator. The inputs to the comparator are multiplexed with the GP0 and GP1 pins. There is an on-chip Comparator Voltage Reference that can also

be applied to an input of the comparator. In addition, GP2 can be configured as the comparator output. The Comparator Control Register (CMCON), shown in Register 6-1, contains the bits to control the comparator.

#### REGISTER 6-1: CMCON — COMPARATOR CONTROL REGISTER (ADDRESS: 19h)

|         | U-0                           | R-0          | U-0          | R/W-0       | R/W-0       | R/W-0       | R/W-0          | R/W-0  |
|---------|-------------------------------|--------------|--------------|-------------|-------------|-------------|----------------|--------|
|         | —                             | COUT         | —            | CINV        | CIS         | CM2         | CM1            | CM0    |
|         | bit 7                         |              |              |             |             |             |                | bit 0  |
|         |                               |              |              |             |             |             |                |        |
| bit 7   | Unimplem                      | ented: Read  | d as '0'     |             |             |             |                |        |
| bit 6   | COUT: Cor                     | mparator Ou  | tput bit     |             |             |             |                |        |
|         | When CIN                      |              |              |             |             |             |                |        |
|         | 1 = VIN+ >                    |              |              |             |             |             |                |        |
|         | 0 = VIN + <                   |              |              |             |             |             |                |        |
|         | <u>When CIN</u><br>1 = VIN+ < |              |              |             |             |             |                |        |
|         | 1 = VIN + < $0 = VIN + >$     |              |              |             |             |             |                |        |
| bit 5   | Unimplem                      | ented: Read  | d as '0'     |             |             |             |                |        |
| bit 4   | •                             |              | put Inversio | n bit       |             |             |                |        |
|         | 1 = Output                    | •            |              |             |             |             |                |        |
|         | 0 = Output                    | not inverted | 1            |             |             |             |                |        |
| bit 3   | CIS: Comp                     | arator Input | Switch bit   |             |             |             |                |        |
|         |                               | 2:CM0 = 110  |              |             |             |             |                |        |
|         |                               | nnects to Cl |              |             |             |             |                |        |
|         |                               | nnects to Cl |              |             |             |             |                |        |
| bit 2-0 |                               | Comparato    |              |             |             | :           |                |        |
|         | Figure 6-2                    | snows the C  | Comparator I | nodes and v |             | it settings |                |        |
|         | · ·                           |              |              |             |             |             |                |        |
|         | Legend:                       |              |              |             |             |             |                |        |
|         | R = Reada                     | ble bit      | W = W        | ritable bit | U = Unin    | nplemented  | bit, read as ' | 0'     |
|         | - n = Value                   | at POR       | '1' = B      | it is set   | '0' = Bit i | s cleared   | x = Bit is u   | nknown |

### 6.2 Comparator Configuration

There are eight modes of operation for the comparator. The CMCON register, shown in Register 6-1, is used to select the mode. Figure 6-2 shows the eight possible modes. The TRISIO register controls the data direction of the comparator pins for each mode. If the Comparator mode is changed, the comparator output level may not be valid for a specified period of time. Refer to the specifications in Section 13.0.

**Note:** Comparator interrupts should be disabled during a Comparator mode change. Otherwise, a false interrupt may occur.

### FIGURE 6-2: COMPARATOR I/O OPERATING MODES



#### 6.5 Comparator Reference

The comparator module also allows the selection of an internally generated voltage reference for one of the comparator inputs. The internal reference signal is used for four of the eight Comparator modes. The VRCON register, Register 6-2, controls the voltage reference module shown in Figure 6-5.

## 6.5.1 CONFIGURING THE VOLTAGE REFERENCE

The voltage reference can output 32 distinct voltage levels, 16 in a high range and 16 in a low range.

The following equations determine the output voltages:

VRR = 1 (low range): CVREF = (VR3:VR0 / 24) x VDD VRR = 0 (high range): CVREF = (VDD / 4) + (VR3:VR0 x VDD / 32)

#### 6.5.2 VOLTAGE REFERENCE ACCURACY/ERROR

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 6-5) keep CVREF from approaching VSS or VDD. The Voltage Reference is VDD derived and therefore, the CVREF output changes with fluctuations in VDD. The tested absolute accuracy of the Comparator Voltage Reference can be found in Section 13.0.





#### 6.6 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output is ensured to have a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise, the maximum delay of the comparators should be used (Table 13-7).

### 6.7 Operation During SLEEP

Both the comparator and voltage reference, if enabled before entering SLEEP mode, remain active during SLEEP. This results in higher SLEEP currents than shown in the power-down specifications. The additional current consumed by the comparator and the voltage reference is shown separately in the specifications. To minimize power consumption while in SLEEP mode, turn off the comparator, CM2:CM0 = 111, and voltage reference, VRCON<7> = 0. While the comparator is enabled during SLEEP, an interrupt will wake-up the device. If the device wakes up from SLEEP, the contents of the CMCON and VRCON registers are not affected.

#### 6.8 Effects of a RESET

A device RESET forces the CMCON and VRCON registers to their RESET states. This forces the comparator module to be in the Comparator Reset mode, CM2:CM0 = 000 and the voltage reference to its off state. Thus, all potential inputs are analog inputs with the comparator and voltage reference disabled to consume the smallest current possible.

© 2003-2013 Microchip Technology Inc.

|         | R/W-0                                                           | R/W-0               | U-0          | U-0          | R/W-0           | R/W-0      | R/W-0                            | R/W-0    |
|---------|-----------------------------------------------------------------|---------------------|--------------|--------------|-----------------|------------|----------------------------------|----------|
|         | ADFM                                                            | VCFG                |              |              | CHS1            | CHS0       | GO/DONE                          | ADON     |
|         | bit 7                                                           | •                   |              | •            | •               |            |                                  | bit 0    |
|         |                                                                 |                     |              |              |                 |            |                                  |          |
| bit 7   |                                                                 | D Result For        | med Select   | bit          |                 |            |                                  |          |
|         | 1 = Right ju                                                    |                     |              |              |                 |            |                                  |          |
|         | 0 = Left jus                                                    |                     |              |              |                 |            |                                  |          |
| bit 6   | 1 = VREF p                                                      | tage Refere         | nce bit      |              |                 |            |                                  |          |
|         | 1 = VREF p<br>0 = VDD                                           | 111                 |              |              |                 |            |                                  |          |
| bit 5-4 | Unimplem                                                        | ented: Rea          | d as zero    |              |                 |            |                                  |          |
| bit 3-2 | CHS1:CHS                                                        | <b>50:</b> Analog ( | Channel Sel  | ect bits     |                 |            |                                  |          |
|         |                                                                 | nel 00 (AN0         |              |              |                 |            |                                  |          |
|         |                                                                 | nel 01 (AN1         | ·            |              |                 |            |                                  |          |
|         |                                                                 | nel 02 (AN2         |              |              |                 |            |                                  |          |
|         |                                                                 | nel 03 (AN3         |              |              |                 |            |                                  |          |
| bit 1   |                                                                 | : A/D Conve         |              |              | this hit starts |            |                                  | _        |
|         |                                                                 | •                   |              | •            |                 |            | nversion cycle<br>rsion has corr |          |
|         |                                                                 | nversion cor        | •            | •            |                 |            |                                  | ipicicu. |
| bit 0   |                                                                 | O Conversio         | •            |              |                 |            |                                  |          |
|         | 1 = A/D co                                                      | nverter mod         | ule is opera | iting        |                 |            |                                  |          |
|         | 0 = A/D converter is shut-off and consumes no operating current |                     |              |              |                 |            |                                  |          |
|         |                                                                 |                     |              |              |                 |            |                                  |          |
|         | Legend:                                                         |                     |              |              |                 |            |                                  |          |
|         | R = Reada                                                       | ble bit             | W = W        | Vritable bit | U = Unir        | mplemented | l bit, read as '                 | 0'       |
|         | - n = Value                                                     | at POR              | '1' = B      | Bit is set   | '0' = Bit       | is cleared | x = Bit is u                     | nknown   |

## REGISTER 7-1: ADCON0 — A/D CONTROL REGISTER (ADDRESS: 1Fh)

#### 8.7 DATA EEPROM OPERATION DURING CODE PROTECT

Data memory can be code protected by programming the CPD bit to '0'.

When the data memory is code protected, the CPU is able to read and write data to the Data EEPROM. It is recommended to code protect the program memory when code protecting data memory. This prevents anyone from programming zeroes over the existing code (which will execute as NOPS) to reach an added routine, programmed in unused program memory, which outputs the contents of data memory. Programming unused locations to '0' will also help prevent data memory code protection from becoming breached.

| Address | Name                  | Bit 7  | Bit 6                    | Bit 5     | Bit 4    | Bit 3 | Bit 2 | Bit 1 | Bit 0  | Value on<br>POR, BOD | Value on all<br>other<br>RESETS |
|---------|-----------------------|--------|--------------------------|-----------|----------|-------|-------|-------|--------|----------------------|---------------------------------|
| 0Ch     | PIR1                  | EEIF   | ADIF                     | _         |          | CMIF  |       | _     | TMR1IF | 00 00                | 000-0                           |
| 9Ah     | EEDATA                | EEPROM | I Data Reg               | gister    |          |       |       |       |        | 0000 0000            | 0000 0000                       |
| 9Bh     | EEADR                 | _      | EEPRON                   | 1 Address | Register |       |       |       |        | -000 0000            | 0 -000 0000                     |
| 9Ch     | EECON1                | _      | _                        | _         | —        | WRERR | WREN  | WR    | RD     | x000                 | ) d000                          |
| 9Dh     | EECON2 <sup>(1)</sup> | EEPROM | EPROM Control Register 2 |           |          |       |       |       |        |                      |                                 |

#### TABLE 8-1: REGISTERS/BITS ASSOCIATED WITH DATA EEPROM

 $\label{eq:logarder} \mbox{Legend: $x$ = unknown, $u$ = unchanged, $-$ = unimplemented read as '0', $q$ = value depends upon condition. Shaded cells are not used by Data EEPROM module.}$ 

**Note 1:** EECON2 is not a physical register.





#### FIGURE 9-6: TYPICAL FSK TRANSMITTER SCHEMATIC



## 11.0 INSTRUCTION SET SUMMARY

The rfPIC12F675 instruction set is highly orthogonal and is comprised of three basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal and control operations

Each rfPIC12F675 instruction is a 14-bit word divided into an **opcode**, which specifies the instruction type, and one or more **operands**, which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 11-1, while the various opcode fields are summarized in Table 11-1.

Table 11-2 lists the instructions recognized by the MPASM<sup>TM</sup> assembler. A complete description of each instruction is also available in the PIC *Mid-Range Reference Manual* (DS33023).

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator, which selects the bit affected by the operation, while 'f' represents the address of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8-bit or 11-bit constant, or literal value.

One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a normal instruction execution time of 1  $\mu$ s. All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second cycle executed as a NOP.

| Note: | To maintain upward compatibility with  |
|-------|----------------------------------------|
|       | future products, do not use the OPTION |
|       | and TRISIO instructions.               |

All instruction examples use the format `0xhh' to represent a hexadecimal number, where `h' signifies a hexadecimal digit.

#### 11.1 READ-MODIFY-WRITE OPERATIONS

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register. For example, a CLRF GPIO instruction will read GPIO, clear all the data bits, then write the result back to GPIO. This example would have the unintended result that the condition that sets the GPIF flag would be cleared.

# TABLE 11-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                            |
| W     | Working register (accumulator)                                                                                                                                                  |
| b     | Bit address within an 8-bit file register                                                                                                                                       |
| k     | Literal field, constant data or label                                                                                                                                           |
| x     | Don't care location (= 0 or 1).<br>The assembler will generate code with $x = 0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |
| d     | Destination select; $d = 0$ : store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                |
| PC    | Program Counter                                                                                                                                                                 |
| ТО    | Time-out bit                                                                                                                                                                    |
| PD    | Power-down bit                                                                                                                                                                  |

## FIGURE 11-1: GENERAL FORMAT FOR INSTRUCTIONS



| CALL             | Call Subroutine                                                                                                                                                                                                                               |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                       |  |  |  |  |
| Operands:        | $0 \le k \le 2047$                                                                                                                                                                                                                            |  |  |  |  |
| Operation:       | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<4:3>) → PC<12:11>                                                                                                                                                                                   |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                          |  |  |  |  |
| Description:     | Call Subroutine. First, return<br>address (PC+1) is pushed onto<br>the stack. The eleven-bit immedi-<br>ate address is loaded into PC bits<br><10:0>. The upper bits of the PC<br>are loaded from PCLATH. CALL is<br>a two-cycle instruction. |  |  |  |  |

| CLRWDT                         | Clear Watchdog Timer                                                                                                                                                                 |  |  |  |  |  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                        | [label] CLRWDT                                                                                                                                                                       |  |  |  |  |  |
| Operands:                      | None                                                                                                                                                                                 |  |  |  |  |  |
| Operation:<br>Status Affected: | $\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \ prescaler, \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow \overline{PD} \\ \overline{TO}, \ \overline{PD} \end{array}$ |  |  |  |  |  |
| Description:                   | CLRWDT instruction resets the<br>Watchdog Timer. It also resets<br>the prescaler of the WDT.<br>STATUS bits TO and PD are set.                                                       |  |  |  |  |  |

| CLRF             | Clear f                                                               |  |  |  |  |
|------------------|-----------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] CLRF f                                               |  |  |  |  |
| Operands:        | $0 \leq f \leq 127$                                                   |  |  |  |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |  |  |  |  |
| Status Affected: | Z                                                                     |  |  |  |  |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |  |  |  |  |

| COMF             | Complement f                                                                                                                                            |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] COMF f,d                                                                                                                                        |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                      |  |  |  |  |  |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                              |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                       |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is 0, the<br>result is stored in W. If 'd' is 1, the<br>result is stored back in register 'f'. |  |  |  |  |  |

| CLRW             | Clear W                                                                                    |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] CLRW                                                                               |  |  |  |  |  |
| Operands:        | None                                                                                       |  |  |  |  |  |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow (\text{W}) \\ 1 \rightarrow \text{Z} \end{array}$ |  |  |  |  |  |
| Status Affected: | Z                                                                                          |  |  |  |  |  |
| Description:     | W register is cleared. Zero bit (Z) is set.                                                |  |  |  |  |  |

| DECF             | Decrement f                                                                                                                                   |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] DECF f,d                                                                                                                     |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                             |  |  |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                           |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                             |  |  |  |  |  |
| Description:     | Decrement register 'f'. If 'd' is 0,<br>the result is stored in the W<br>register. If 'd' is 1, the result is<br>stored back in register 'f'. |  |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                              |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                              |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                |  |  |  |  |  |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                        |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                           |  |  |  |  |  |
| Description:     | The upper and lower nibbles of<br>register 'f' are exchanged. If 'd' is<br>0, the result is placed in the W<br>register. If 'd' is 1, the result is<br>placed in register 'f'. |  |  |  |  |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                       |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                  |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in$ [0,1]                                                                                                                                          |  |  |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                   |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                           |  |  |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. |  |  |  |  |  |  |

| XORLW            | Exclusive OR Literal with W                                                                                                |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                   |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                          |  |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                              |  |  |  |  |  |
| Status Affected: | Z                                                                                                                          |  |  |  |  |  |
| Description:     | The contents of the W register<br>are XOR'ed with the eight-bit<br>literal 'k'. The result is placed in<br>the W register. |  |  |  |  |  |





## FIGURE 13-2: rfPIC12F675 WITH A/D ENABLED VOLTAGE-FREQUENCY GRAPH, -40°C $\leq$ Ta $\leq$ +125°C



DS70091B-page 88

## 13.1 DC Characteristics: rfPIC12F675-I (Industrial), rfPIC12F675-E (Extended)

| DC CHARACTERISTICS                       |       |                                                                  |                                 | $\begin{array}{l} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}\mbox{C} \leq T\mbox{A} \leq +85^{\circ}\mbox{C for industrial} \\ & -40^{\circ}\mbox{C} \leq T\mbox{A} \leq +125^{\circ}\mbox{C for extended} \end{array}$ |                                 |                  |                                                                                                                                                                               |  |  |
|------------------------------------------|-------|------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No.                             | Sym   | Characteristic                                                   | Min Typ† Max Units Conditions   |                                                                                                                                                                                                                                                                                           |                                 |                  |                                                                                                                                                                               |  |  |
| D001<br>D001A<br>D001B<br>D001C<br>D001D | Vdd   | Supply Voltage                                                   | 2.0<br>2.2<br>2.5<br>3.0<br>4.5 |                                                                                                                                                                                                                                                                                           | 5.5<br>5.5<br>5.5<br>5.5<br>5.5 | V<br>V<br>V<br>V | Fosc < = 4 MHz:<br>rfPIC12F675 with A/D off<br>rfPIC12F675 with A/D on, 0°C to +125°C<br>rfPIC12F675 with A/D on, -40°C to +125°C<br>4 MHz < Fosc < = 10 MHz<br>Fosc > 10 MHz |  |  |
| D002                                     | Vdr   | RAM Data Retention<br>Voltage <sup>(1)</sup>                     | 1.5*                            | —                                                                                                                                                                                                                                                                                         |                                 | V                | Device in SLEEP mode                                                                                                                                                          |  |  |
| D003                                     | VPOR  | VDD Start Voltage to<br>ensure internal Power-on<br>Reset signal |                                 | Vss                                                                                                                                                                                                                                                                                       |                                 | V                | See section on Power-on Reset for details                                                                                                                                     |  |  |
| D004                                     | SVDD  | VDD Rise Rate to ensure<br>internal Power-on Reset<br>signal     | 0.05*                           | _                                                                                                                                                                                                                                                                                         | _                               | V/ms             | See section on Power-on Reset for details                                                                                                                                     |  |  |
| D005                                     | VBOD  |                                                                  | _                               | 2.1                                                                                                                                                                                                                                                                                       |                                 | V                |                                                                                                                                                                               |  |  |
| D006<br>D006A<br>D006B<br>D006C          | VDDRF | RF Transmitter Supply<br>Voltage                                 | 2.0<br>3.0<br>4.0<br>5.0        |                                                                                                                                                                                                                                                                                           | 5.5<br>5.5<br>5.5<br>5.5        | V<br>V<br>V<br>V | Output Power = 4 dBm<br>Output Power = 7.5 dBm<br>Output Power = 8.5 dBm<br>Output Power = 9 dBm                                                                              |  |  |
| D007                                     | Vlvd  | RF Low Voltage Disable                                           | 1.8                             | 1.85                                                                                                                                                                                                                                                                                      | 1.9                             | V                | TA =+23°C, RFEN = VDDRF                                                                                                                                                       |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

## TABLE 13-4:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER,<br/>AND BROWN-OUT DETECT REQUIREMENTS

| Param<br>No. | Sym   | Characteristic                                            | Min        | Тур†      | Max         | Units    | Conditions                                       |
|--------------|-------|-----------------------------------------------------------|------------|-----------|-------------|----------|--------------------------------------------------|
| 30           | ТмсL  | MCLR Pulse Width (low)                                    | 2<br>TBD   | —<br>TBD  | —<br>TBD    | μs<br>ms | VDD = 5V, -40°C to +85°C<br>Extended temperature |
| 31           | Twdt  | Watchdog Timer Time-out<br>Period<br>(No Prescaler)       | 10<br>10   | 17<br>17  | 25<br>30    | ms<br>ms | VDD = 5V, -40°C to +85°C<br>Extended temperature |
| 32           | Tost  | Oscillation Start-up Timer<br>Period                      | —          | 1024Tosc  | —           | —        | Tosc = OSC1 period                               |
| 33*          | TPWRT | Power-up Timer Period                                     | 28*<br>TBD | 72<br>TBD | 132*<br>TBD | ms<br>ms | VDD = 5V, -40°C to +85°C<br>Extended Temperature |
| 34           | Tioz  | I/O Hi-impedance from MCLR<br>Low or Watchdog Timer Reset | —          | —         | 2.0         | μS       |                                                  |
|              | Bvdd  | Brown-out Detect Voltage                                  | 2.025      | _         | 2.175       | V        |                                                  |
|              |       | Brown-out Hysteresis                                      | TBD        | —         |             | —        |                                                  |
| 35           | TBOD  | Brown-out Detect Pulse Width                              | 100*       | _         | _           | μS       | $VDD \le BVDD$ (D005)                            |

\* These parameters are characterized but not tested.

† Data in 'Typ' column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

| Param<br>No. | <sup>n</sup> Sym Characteristic Min Typ† |                                                         | Max Units  |                           | Conditions    |                                              |                                                                     |  |
|--------------|------------------------------------------|---------------------------------------------------------|------------|---------------------------|---------------|----------------------------------------------|---------------------------------------------------------------------|--|
| A01          | NR                                       | Resolution                                              | _          | —                         | 10 bits       | bit                                          |                                                                     |  |
| A02          | Eabs                                     | Total Absolute<br>Error*                                | _          | —                         | ±1            | LSb                                          | VREF = 5.0V                                                         |  |
| A03          | EIL                                      | Integral Error                                          | —          | —                         | ±1            | LSb                                          | VREF = 5.0V                                                         |  |
| A04          | Edl                                      | Differential Error                                      | _          | —                         | ±1            | ±1 LSb No missing codes to 10<br>VREF = 5.0V |                                                                     |  |
| A05          | Efs                                      | Full Scale Range                                        | 2.2*       | —                         | 5.5*          | V                                            |                                                                     |  |
| A06          | EOFF                                     | Offset Error                                            | —          | —                         | ±1            | LSb                                          | VREF = 5.0V                                                         |  |
| A07          | Egn                                      | Gain Error                                              | —          | —                         | ±1            | LSb                                          | VREF = 5.0V                                                         |  |
| A10          | —                                        | Monotonicity                                            | —          | guaranteed <sup>(3)</sup> | _             | —                                            | $VSS \leq VAIN \leq VREF+$                                          |  |
| A20<br>A20A  | Vref                                     | Reference Voltage                                       | 2.0<br>2.5 | —                         | <br>Vdd + 0.3 | V                                            | Absolute minimum to ensure 10-bit accuracy                          |  |
| A21          | Vref                                     | Reference V High<br>(VDD or VREF)                       | Vss        | —                         | Vdd           | V                                            |                                                                     |  |
| A25          | Vain                                     | Analog Input<br>Voltage                                 | Vss        | —                         | Vref          | V                                            |                                                                     |  |
| A30          | ZAIN                                     | Recommended<br>Impedance of<br>Analog Voltage<br>Source | _          | _                         | 10            | kΩ                                           |                                                                     |  |
| A50          | IREF                                     | VREF Input<br>Current <sup>(2)</sup>                    | 10         | —                         | 1000          | μA                                           | During VAIN acquisition.<br>Based on differential of VHOLD to VAIN. |  |
|              |                                          |                                                         | —          | —                         | 10            | μA                                           | During A/D conversion cycle.                                        |  |

#### **TABLE 13-8:** rfPIC12F675 A/D CONVERTER CHARACTERISTICS:

These parameters are characterized but not tested.

† Data in 'Typ' column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than leakage current. The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from External VREF or VDD pin, whichever is selected as reference input.

3: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.



| Param<br>No. | Sym  | Characteristic                                                        | Min      | Тур†         | Max  | Units | Conditions                                                                                                                                                                                                                    |
|--------------|------|-----------------------------------------------------------------------|----------|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130          | TAD  | A/D Clock Period                                                      | 1.6      | —            | _    | μS    | $VREF \ge 3.0V$                                                                                                                                                                                                               |
|              |      |                                                                       | 3.0*     | —            | —    | μS    | VREF full range                                                                                                                                                                                                               |
| 130          | Tad  | A/D Internal RC<br>Oscillator Period                                  | 3.0*     | 6.0          | 9.0* | μS    | ADCS<1:0> = 11 (RC mode)<br>At VDD = 2.5V                                                                                                                                                                                     |
|              |      |                                                                       | 2.0*     | 4.0          | 6.0* | μS    | At $VDD = 5.0V$                                                                                                                                                                                                               |
| 131          | ΤΟΝΥ | Conversion Time<br>(not including<br>Acquisition Time) <sup>(1)</sup> | _        | 11           | _    | TAD   |                                                                                                                                                                                                                               |
| 132          | TACQ | Acquisition Time                                                      | (Note 2) | 11.5         | _    | μS    |                                                                                                                                                                                                                               |
|              |      |                                                                       | 5*       | _            | _    | μs    | The minimum time is the amplifier<br>settling time. This may be used if<br>the "new" input voltage has not<br>changed by more than 1 LSb (i.e.,<br>4.1 mV @ 4.096V) from the last<br>sampled voltage (as stored on<br>CHOLD). |
| 134          | TGO  | Q4 to A/D Clock<br>Start                                              | _        | Tosc/2 + Tcy | _    |       | If the A/D clock source is selected<br>as RC, a time of TCY is added<br>before the A/D clock starts. This<br>allows the SLEEP instruction to be<br>executed.                                                                  |

#### TABLE 13-10: rfPIC12F675 A/D CONVERSION REQUIREMENTS (SLEEP MODE)

† Data in 'Typ' column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: ADRES register may be read on the following TCY cycle.

2: See Section 7.1 for minimum conditions.









FIGURE 14-15: MAXIMUM AND MINIMUM INTOSC FREQ vs. TEMPERATURE WITH  $0.1\mu$ F AND  $0.01\mu$ F DECOUPLING (VDD = 3.5V)



FIGURE 14-16: MAXIMUM AND MINIMUM INTOSC FREQ vs. VDD WITH  $0.1\mu$ F AND  $0.01\mu$ F DECOUPLING (+25°C)



#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2003-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769683

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.