#### NXP USA Inc. - MC68HC11E1CFN2R2 Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | HC11                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 3MHz                                                                     |
| Connectivity               | SCI, SPI                                                                 |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 38                                                                       |
| Program Memory Size        | -                                                                        |
| Program Memory Type        | ROMIess                                                                  |
| EEPROM Size                | 512 x 8                                                                  |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | A/D 8x8b                                                                 |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 52-LCC (J-Lead)                                                          |
| Supplier Device Package    | 52-PLCC (19.1x19.1)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68hc11e1cfn2r2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

### **Section 1. General Description**

| 1.1     | Introduction                                         | 15 |
|---------|------------------------------------------------------|----|
| 1.2     | Features                                             | 15 |
| 1.3     | Structure                                            | 16 |
| 1.4     | Pin Descriptions                                     | 18 |
| 1.4.1   | V <sub>DD</sub> and V <sub>SS</sub>                  | 23 |
| 1.4.2   | RESET                                                | 24 |
| 1.4.3   | Crystal Driver and External Clock Input              |    |
|         | (XTAL and EXTAL)                                     | 24 |
| 1.4.4   | E-Clock Output (E)                                   | 25 |
| 1.4.5   | Interrupt Request (IRQ)                              | 25 |
| 1.4.6   | Non-Maskable Interrupt (XIRQ/V <sub>PPE</sub> )      | 26 |
| 1.4.7   | MODA and MODB (MODA/LIR and MODB/V <sub>STBY</sub> ) | 26 |
| 1.4.7.1 | V <sub>RL</sub> and V <sub>RH</sub>                  | 27 |
| 1.4.8   | STRA/AS                                              | 27 |
| 1.4.9   | STRB/R/W                                             | 27 |
| 1.4.10  | Port Signals                                         | 28 |
| 1.4.10. | 1 Port A                                             | 28 |
| 1.4.10. | 2 Port B                                             | 30 |
| 1.4.10. | 3 Port C                                             | 30 |
| 1.4.10. | 4 Port D                                             | 31 |
| 1.4.10. | 5 Port E                                             | 31 |
|         |                                                      |    |

### Section 2. Operating Modes and On-Chip Memory

| 2.1   | Introduction                    |
|-------|---------------------------------|
| 2.2   | Operating Modes                 |
| 2.2.1 | Single-Chip Mode                |
| 2.2.2 | Expanded Mode 33                |
| 2.2.3 | Test Mode                       |
| 2.2.4 | Bootstrap Mode                  |
| 2.3   | Memory Map                      |
| 2.3.1 | RAM and Input/Output Mapping 44 |
| 2.3.2 | Mode Selection                  |

M68HC11E Family — Rev. 5

Table of Contents

#### For More Information On This Product, Go to: www.freescale.com

7

General Description Pin Descriptions

| V <sub>SS</sub>         | 1  | $\bigcirc$       | 56 | EV <sub>SS</sub> |
|-------------------------|----|------------------|----|------------------|
| MODB/V <sub>STBY</sub>  | 2  |                  | 55 | V <sub>RH</sub>  |
| MODA/LIR                | 3  |                  | 54 | V <sub>RL</sub>  |
| STRA/AS                 | 4  |                  | 53 | PE7/AN7          |
| EC                      | 5  |                  | 52 | PE3/AN3          |
| STRB/R/W                | 6  |                  | 51 | PE6/AN6          |
| EXTAL                   | 7  |                  | 50 | PE2/AN2          |
| XTAL                    | 8  |                  | 49 | PE5/AN5          |
| PC0/ADDR0/DATA0         | 9  |                  | 48 | PE1/AN1          |
| PC1/ADDR1/DATA1         | 10 |                  | 47 | PE4/AN4          |
| PC2/ADDR2/DATA2         | 11 |                  | 46 | PE0/AN0          |
| PC3/ADDR3/DATA3         | 12 |                  | 45 | PB0/ADDR8        |
| PC4/ADDR4/DATA4         | 13 |                  | 44 | PB1/ADDR9        |
| PC5/ADDR5/DATA5         | 14 |                  | 43 | PB2/ADDR10       |
| PC6/ADDR6/DATA6         | 15 | M68HC11 E SERIES | 42 | PB3/ADDR11       |
| PC7/ADDR7/DATA7         | 16 |                  | 41 | PB4/ADDR12       |
| RESET                   | 17 |                  | 40 | PB5/ADDR13       |
| * XIRQ/V <sub>PPE</sub> | 18 |                  | 39 | PB6/ADDR14       |
| IRQ                     | 19 |                  | 38 | PB7/ADDR15       |
| PD0/RxD                 | 20 |                  | 37 | PA0/IC3          |
| EV <sub>SS</sub>        | 21 |                  | 36 | PA1/IC2          |
| PD1/TxD                 | 22 |                  | 35 | PA2/IC1          |
| PD2/MISO                | 23 |                  | 34 | PA3/OC5/IC4/OC1  |
| PD3/MOSI                | 24 |                  | 33 | PA4/OC4/OC1      |
| PD4/SCK                 | 25 |                  | 32 | PA5/OC3/OC1      |
| PD5/SS                  | 26 |                  | 31 | PA6/OC2/OC1      |
| V <sub>DD</sub>         | 27 |                  | 30 | PA7/PAI/OC1      |
| V <sub>SS</sub>         | 28 |                  | 29 | EV <sub>DD</sub> |
|                         |    |                  |    |                  |

\* V<sub>PPE</sub> applies only to devices with EPROM/OTPROM.

### Figure 1-5. Pin Assignments for 56-Pin SDIP

M68HC11E Family - Rev. 5

**General Description** 

21

| Addr.  | Register Name                                           |                 | Bit 7       | 6            | 5      | 4           | 3              | 2         | 1     | Bit 0 |
|--------|---------------------------------------------------------|-----------------|-------------|--------------|--------|-------------|----------------|-----------|-------|-------|
| \$101E | Timer Input Capture 4/Output<br>Compare 5 Register High | Read:<br>Write: | Bit 15      | Bit 14       | Bit 13 | Bit 12      | Bit 11         | Bit 10    | Bit 9 | Bit 8 |
|        | (TI4/O5) See page 148.                                  | Reset:          | 1           | 1            | 1      | 1           | 1              | 1         | 1     | 1     |
| \$101F | Timer Input Capture 4/Output<br>Compare 5 Register Low  | Read:<br>Write: | Bit 7       | Bit 6        | Bit 5  | Bit 4       | Bit 3          | Bit 2     | Bit 1 | Bit 0 |
|        | (TI4/O5) See page 148.                                  | Reset:          | 1           | 1            | 1      | 1           | 1              | 1         | 1     | 1     |
| \$1020 | Timer Control Register 1<br>(TCTL1)                     | Read:<br>Write: | OM2         | OL2          | OM3    | OL3         | OM4            | OL4       | OM5   | OL5   |
|        | See page 153.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1021 | Timer Control Register 2<br>(TCTL2)                     | Read:<br>Write: | EDG4B       | EDG4A        | EDG1B  | EDG1A       | EDG2B          | EDG2A     | EDG3B | EDG3A |
|        | See page 146.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1022 | Timer Interrupt Mask 1 Register<br>(TMSK1)              | Read:<br>Write: | OC1I        | OC2I         | OC3I   | OC4I        | I4/O5I         | IC1I      | IC2I  | IC3I  |
|        | See page 154.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1023 | Timer Interrupt Flag 1<br>(TFLG1)                       | Read:<br>Write: | OC1F        | OC2F         | OC3F   | OC4F        | 14/05F         | IC1F      | IC2F  | IC3F  |
|        | See page 154.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1024 | Timer Interrupt Mask 2 Register<br>(TMSK2)              | Read:<br>Write: | TOI         | RTII         | PAOVI  | PAII        |                |           | PR1   | PR0   |
|        | See page 155.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1025 | Timer Interrupt Flag 2<br>(TFLG2)                       | Read:<br>Write: | TOF         | RTIF         | PAOVF  | PAIF        |                |           |       |       |
|        | See page 158.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1026 | Pulse Accumulator Control<br>Register (PACTL)           | Read:<br>Write: | DDRA7       | PAEN         | PAMOD  | PEDGE       | DDRA3          | 14/05     | RTR1  | RTR0  |
|        | See page 159.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
| \$1027 | Pulse Accumulator Count<br>Register (PACNT)             | Read:<br>Write: | Bit 7       | Bit 6        | Bit 5  | Bit 4       | Bit 3          | Bit 2     | Bit 1 | Bit 0 |
|        | See page 162.                                           | Reset:          |             |              | I      | Indetermina | ate after rese | et        | r     | 1     |
| \$1028 | Serial Peripheral Control Register<br>(SPCR)            | Read:<br>Write: | SPIE        | SPE          | DWOM   | MSTR        | CPOL           | СРНА      | SPR1  | SPR0  |
|        | See page 138.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 1         | U     | U     |
| \$1029 | Serial Peripheral Status Register<br>(SPSR)             | Read:<br>Write: | SPIF        | WCOL         |        | MODF        |                |           |       |       |
|        | See page 139.                                           | Reset:          | 0           | 0            | 0      | 0           | 0              | 0         | 0     | 0     |
|        |                                                         |                 |             | = Unimplem   | nented | R           | = Reserved     | U = Unaff | ected |       |
|        |                                                         |                 | I = Indeter | minate after | reset  |             |                |           |       |       |

Figure 2-7. Register and Control Bit Assignments (Sheet 4 of 6)

MOTOROLA

Operating Modes and On-Chip Memory

41

| Address:     | \$103F |            |       |     |       |       |   |       |
|--------------|--------|------------|-------|-----|-------|-------|---|-------|
|              | Bit 7  | 6          | 5     | 4   | 3     | 2     | 1 | Bit 0 |
| Read:        | FE3    | FF2        | FF1   | FF0 | NOSEC | NOCOP |   | FEON  |
| Write:       | LLU    |            |       | LLU | NOOLO | Noool |   | LEON  |
| Resets:      |        |            |       |     |       |       |   |       |
| Single chip: | 1      | 1          | 1     | 1   | U     | U     | 1 | 1     |
| Bootstrap:   | 1      | 1          | 1     | 1   | U     | U(L)  | 1 | 1     |
| Expanded:    | U      | U          | U     | U   | 1     | U     | 1 | U     |
| Test:        | U      | U          | U     | U   | 1     | U(L)  | 1 | 0     |
|              |        | = Unimplem | ented |     |       |       |   |       |

U indicates a previously programmed bit. U(L) indicates that the bit resets to the logic level held in the latch prior to reset, but the function of COP is controlled by the DISR bit in TEST1 register.

#### Figure 2-11. MC68HC811E2 System Configuration Register (CONFIG)

EE[3:0] — EEPROM Mapping Bits

EE[3:0] apply only to MC68HC811E2 and allow the 2048 bytes of EEPROM to be remapped to any 4-Kbyte boundary. See **Table 2-3**.

| EE[3:0] | EEPROM Location |
|---------|-----------------|
| 0000    | \$0800-\$0FFF   |
| 0001    | \$1800–\$1FFF   |
| 0010    | \$2800-\$2FFF   |
| 0011    | \$3800-\$3FFF   |
| 0100    | \$4800-\$4FFF   |
| 0101    | \$5800-\$5FFF   |
| 0110    | \$6800-\$6FFF   |
| 0111    | \$7800–\$7FFF   |
| 1000    | \$8800-\$8FFF   |
| 1001    | \$9800-\$9FFF   |
| 1010    | \$A800-\$AFFF   |
| 1011    | \$B800-\$BFFF   |
| 1100    | \$C800-\$CFFF   |
| 1101    | \$D800-\$DFFF   |
| 1110    | \$E800-\$EFFF   |
| 1111    | \$F800\$FFFF    |

#### Table 2-3. EEPROM Mapping

# **Operating Modes and On-Chip Memory**

#### NOSEC — Security Disable Bit

NOSEC is invalid unless the security mask option is specified before the MCU is manufactured. If the security mask option is omitted NOSEC always reads 1. The enhanced security feature is available in the MC68S711E9 MCU. The enhancement to the standard security feature protects the EPROM as well as RAM and EEPROM.

0 = Security enabled

1 = Security disabled

#### NOCOP — COP System Disable Bit

#### Refer to Section 5. Resets and Interrupts.

- 1 = COP disabled
- 0 = COP enabled

#### ROMON - ROM/EPROM/OTPROM Enable Bit

When this bit is 0, the ROM or EPROM is disabled and that memory space becomes externally addressed. In single-chip mode, ROMON is forced to 1 to enable ROM/EPROM regardless of the state of the ROMON bit.

- 0 = ROM disabled from the memory map
- 1 = ROM present in the memory map

#### EEON — EEPROM Enable Bit

When this bit is 0, the EEPROM is disabled and that memory space becomes externally addressed.

0 = EEPROM removed from the memory map

1 = EEPROM present in the memory map

### 2.3.3.2 RAM and I/O Mapping Register

The internal registers used to control the operation of the MCU can be relocated on 4-Kbyte boundaries within the memory space with the use of the RAM and I/O mapping register (INIT). This 8-bit special-purpose register can change the default locations of the RAM and control registers within the MCU memory map. It can be written only once within the first 64 E-clock cycles after a reset in normal modes, and then it becomes a read-only register.



#### Figure 2-12. RAM and I/O Mapping Register (INIT)

RAM[3:0] — RAM Map Position Bits

These four bits, which specify the upper hexadecimal digit of the RAM address, control position of RAM in the memory map. RAM can be positioned at the beginning of any 4-Kbyte page in the memory map. It is initialized to address \$0000 out of reset. Refer to Table 2-4.

Data Sheet

MOTOROLA

### 4.2.6 Condition Code Register (CCR)

This 8-bit register contains:

- Five condition code indicators (C, V, Z, N, and H), •
- Two interrupt masking bits ( $\overline{IRQ}$  and  $\overline{XIRQ}$ )
- A stop disable bit (S)

In the M68HC11 CPU, condition codes are updated automatically by most instructions. For example, load accumulator A (LDAA) and store accumulator A (STAA) instructions automatically set or clear the N, Z, and V condition code flags. Pushes, pulls, add B to X (ABX), add B to Y (ABY), and transfer/exchange instructions do not affect the condition codes. Refer to Table 4-2, which shows what condition codes are affected by a particular instruction.

### 4.2.6.1 Carry/Borrow (C)

The C bit is set if the arithmetic logic unit (ALU) performs a carry or borrow during an arithmetic operation. The C bit also acts as an error flag for multiply and divide operations. Shift and rotate instructions operate with and through the carry bit to facilitate multiple-word shift operations.

#### 4.2.6.2 Overflow (V)

The overflow bit is set if an operation causes an arithmetic overflow. Otherwise, the V bit is cleared.

### 4.2.6.3 Zero (Z)

The Z bit is set if the result of an arithmetic, logic, or data manipulation operation is 0. Otherwise, the Z bit is cleared. Compare instructions do an internal implied subtraction and the condition codes, including Z, reflect the results of that subtraction. A few operations (INX, DEX, INY, and DEY) affect the Z bit and no other condition flags. For these operations, only = and  $\neq$  conditions can be determined.

### 4.2.6.4 Negative (N)

The N bit is set if the result of an arithmetic, logic, or data manipulation operation is negative (MSB = 1). Otherwise, the N bit is cleared. A result is said to be negative if its most significant bit (MSB) is a 1. A quick way to test whether the contents of a memory location has the MSB set is to load it into an accumulator and then check the status of the N bit.

#### 4.2.6.5 Interrupt Mask (I)

The interrupt request (IRQ) mask (I bit) is a global mask that disables all maskable interrupt sources. While the I bit is set, interrupts can become pending, but the

| M68HC11E Family — Rev. 5 |                              | Data Sheet |
|--------------------------|------------------------------|------------|
| MOTOROLA                 | Central Processor Unit (CPU) | 77         |

| Magazia   | Oneretien                      | Description                                  | Addressin             | g         | In               | struction         |             |   |              | Co | nditio | n Cod | les |   |   |
|-----------|--------------------------------|----------------------------------------------|-----------------------|-----------|------------------|-------------------|-------------|---|--------------|----|--------|-------|-----|---|---|
| winemonic | Operation                      | Description                                  | Mode                  |           | Opcode           | Operand           | Cycles      | S | Х            | Н  | I      | Ν     | Z   | V | С |
| SWI       | Software<br>Interrupt          | See Figure 3–2                               | INH                   |           | 3F               | —                 | 14          | _ | _            | —  | 1      | —     | _   | _ | — |
| TAB       | Transfer A to B                | $A \Rightarrow B$                            | INH                   |           | 16               | —                 | 2           | _ | —            | _  | _      | Δ     | Δ   | 0 | — |
| TAP       | Transfer A to<br>CC Register   | $A \Rightarrow CCR$                          | INH                   |           | 06               | —                 | 2           | Δ | $\downarrow$ | Δ  | Δ      | Δ     | Δ   | Δ | Δ |
| TBA       | Transfer B to A                | $B \Rightarrow A$                            | INH                   |           | 17               | —                 | 2           | _ | —            | _  | _      | Δ     | Δ   | 0 | — |
| TEST      | TEST (Only in<br>Test Modes)   | Address Bus Counts                           | INH                   |           | 00               | —                 | *           | — | _            | _  | _      | —     | —   | — | — |
| TPA       | Transfer CC<br>Register to A   | $CCR \Rightarrow A$                          | INH                   |           | 07               | —                 | 2           | _ | _            | _  | _      | —     | _   | _ | — |
| TST (opr) | Test for Zero or<br>Minus      | M – 0                                        | EXT<br>IND,X<br>IND,Y | (<br>/ 18 | 7D<br>6D<br>3 6D | hh ll<br>ff<br>ff | 6<br>6<br>7 | _ | _            | _  | _      | Δ     | Δ   | 0 | 0 |
| TSTA      | Test A for Zero<br>or Minus    | A – 0                                        | A INH                 |           | 4D               | _                 | 2           | _ | -            | -  | -      | Δ     | Δ   | 0 | 0 |
| TSTB      | Test B for Zero<br>or Minus    | B – 0                                        | B INH                 |           | 5D               | _                 | 2           | — | —            | _  | _      | Δ     | Δ   | 0 | 0 |
| TSX       | Transfer Stack<br>Pointer to X | $SP + 1 \Rightarrow IX$                      | INH                   |           | 30               | —                 | 3           | — | —            | —  | —      | —     | —   | — | — |
| TSY       | Transfer Stack<br>Pointer to Y | $SP + 1 \Rightarrow IY$                      | INH                   | 18        | 3 30             | _                 | 4           | — | —            | —  | —      | —     | —   | — | — |
| TXS       | Transfer X to<br>Stack Pointer | $IX - 1 \Rightarrow SP$                      | INH                   |           | 35               | _                 | 3           | _ | _            | _  | _      | —     | _   | _ | _ |
| TYS       | Transfer Y to<br>Stack Pointer | $IY - 1 \Rightarrow SP$                      | INH                   | 18        | 3 35             | —                 | 4           | — | —            | —  | —      | —     | —   | — | — |
| WAI       | Wait for<br>Interrupt          | Stack Regs & WAIT                            | INH                   |           | 3E               | _                 | **          | — | —            | —  | —      | —     | —   | — | — |
| XGDX      | Exchange D<br>with X           | $IX \Rrightarrow D,  D \rightrightarrows IX$ | INH                   |           | 8F               | _                 | 3           | — | _            | —  | _      | —     | —   | — | — |
| XGDY      | Exchange D<br>with Y           | $IY \Rightarrow D,  D \Rightarrow IY$        | INH                   | 18        | 3 8F             | _                 | 4           | — | _            | —  | -      | —     | _   | — | — |

### Table 4-2. Instruction Set (Sheet 7 of 7)

Cycle

\* Infinity or until reset occurs

\*\* 12 cycles are used beginning with the opcode fetch. A wait state is entered which remains in effect for an integer number of MPU E-clock cycles (n) until an interrupt is recognized. Finally, two additional cycles are used to fetch the appropriate interrupt vector (14 + n total).

#### Operands

- dd = 8-bit direct address (\$0000-\$00FF) (high byte assumed to be \$00)
- ff = 8-bit positive offset \$00 (0) to \$FF (255) (is added to index)
- hh = High-order byte of 16-bit extended address
- ii = One byte of immediate data
- jj = High-order byte of 16-bit immediate data
- kk = Low-order byte of 16-bit immediate data
- 11 = Low-order byte of 16-bit extended address
- mm = 8-bit mask (set bits to be affected)
- rr = Signed relative offset \$80 (-128) to \$7F (+127)
  - (offset relative to address following machine code offset byte))

#### Operators

- () Contents of register shown inside parentheses
- ⇐ Is transferred to
- 1 Is pulled from stack
- $\Downarrow$  Is pushed onto stack
- Boolean AND
- + Arithmetic addition symbol except where used as inclusive-OR symbol in Boolean formula
- Exclusive-OR
   Exclusive-OR
- \* Multiply
- : Concatenation
- Arithmetic subtraction symbol or negation symbol (two's complement)

Condition Codes

- Bit not changed
- 0 Bit always cleared
- 1 Bit always set
- $\Delta$  Bit cleared or set, depending on operation
- $\downarrow$  Bit can be cleared, cannot become set

#### 7.4 Receive Operation

During receive operations, the transmit sequence is reversed. The serial shift register receives data and transfers it to a parallel receive data register (SCDR) as a complete word. This double buffered operation allows a character to be shifted in serially while another character is already in the SCDR. An advanced data recovery scheme distinguishes valid data from noise in the serial data stream. The data input is selectively sampled to detect receive data, and a majority voting circuit determines the value and integrity of each bit. See Figure 7-2.

#### 7.5 Wakeup Feature

The wakeup feature reduces SCI service overhead in multiple receiver systems. Software for each receiver evaluates the first character of each message. The receiver is placed in wakeup mode by writing a 1 to the RWU bit in the SCCR2 register. While RWU is 1, all of the receiver-related status flags (RDRF, IDLE, OR, NF, and FE) are inhibited (cannot become set). Although RWU can be cleared by a software write to SCCR2, to do so would be unusual. Normally, RWU is set by software and is cleared automatically with hardware. Whenever a new message begins, logic alerts the sleeping receivers to wake up and evaluate the initial character of the new message.

Two methods of wakeup are available:

- Idle-line wakeup
- Address-mark wakeup

During idle-line wakeup, a sleeping receiver awakens as soon as the RxD line becomes idle. In the address-mark wakeup, logic 1 in the most significant bit (MSB) of a character wakes up all sleeping receivers.

### 7.5.1 Idle-Line Wakeup

To use the receiver wakeup method, establish a software addressing scheme to allow the transmitting devices to direct a message to individual receivers or to groups of receivers. This addressing scheme can take any form as long as all transmitting and receiving devices are programmed to understand the same scheme. Because the addressing information is usually the first frame(s) in a message, receivers that are not part of the current task do not become burdened with the entire set of addressing frames. All receivers are awake (RWU = 0) when each message begins. As soon as a receiver determines that the message is not intended for it, software sets the RWU bit (RWU = 1), which inhibits further flag setting until the RxD line goes idle at the end of the message. As soon as an idle line is detected by receiver logic, hardware automatically clears the RWU bit so that the first frame of the next message can be received. This type of receiver wakeup requires a minimum of one idle-line frame time between messages and no idle time between frames in a message.

Semiconductor, Inc

# Serial Communications Interface (SCI)

#### 7.7.3 Serial Communications Control Register 2

The SCCR2 register provides the control bits that enable or disable individual SCI functions.



Figure 7-5. Serial Communications Control Register 2 (SCCR2)

- TIE Transmit Interrupt Enable Bit
  - 0 = TDRE interrupts disabled
  - 1 = SCI interrupt requested when TDRE status flag is set
- TCIE Transmit Complete Interrupt Enable Bit
  - 0 = TC interrupts disabled
  - 1 = SCI interrupt requested when TC status flag is set
- RIE Receiver Interrupt Enable Bit
  - 0 = RDRF and OR interrupts disabled
  - 1 = SCI interrupt requested when RDRF flag or the OR status flag is set
- ILIE Idle-Line Interrupt Enable Bit
  - 0 = IDLE interrupts disabled
  - 1 = SCI interrupt requested when IDLE status flag is set
- TE Transmitter Enable Bit

When TE goes from 0 to 1, one unit of idle character time (logic 1) is queued as a preamble.

- 0 = Transmitter disabled
- 1 = Transmitter enabled
- RE Receiver Enable Bit
  - 0 = Receiver disabled
  - 1 = Receiver enabled
- RWU Receiver Wakeup Control Bit
  - 0 = Normal SCI receiver
  - 1 = Wakeup enabled and receiver interrupts inhibited
- SBK Send Break

At least one character time of break is queued and sent each time SBK is written to 1. As long as the SBK bit is set, break characters are queued and sent. More than one break may be sent if the transmitter is idle at the time the SBK bit is toggled on and off, as the baud rate clock edge could occur between writing the 1 and writing the 0 to SBK.

- 0 = Break generator off
- 1 = Break codes generated

# Section 8. Serial Peripheral Interface (SPI)

### 8.1 Introduction

The serial peripheral interface (SPI), an independent serial communications subsystem, allows the MCU to communicate synchronously with peripheral devices, such as:

- Frequency synthesizers
- Liquid crystal display (LCD) drivers
- Analog-to-digital (A/D) converter subsystems
- Other microprocessors

The SPI is also capable of inter-processor communication in a multiple master system. The SPI system can be configured as either a master or a slave device. When configured as a master, data transfer rates can be as high as one-half the E-clock rate (1.5 Mbits per second for a 3-MHz bus frequency). When configured as a slave, data transfers can be as fast as the E-clock rate (3 Mbits per second for a 3-MHz bus frequency).

### 8.2 Functional Description

The central element in the SPI system is the block containing the shift register and the read data buffer. The system is single buffered in the transmit direction and double buffered in the receive direction. This means that new data for transmission cannot be written to the shifter until the previous transfer is complete; however, received data is transferred into a parallel read data buffer so the shifter is free to accept a second serial character. As long as the first character is read out of the read data buffer before the next serial character is ready to be transferred, no overrun condition occurs. A single MCU register address is used for reading data from the read data buffer and for writing data to the shifter.

The SPI status block represents the SPI status functions (transfer complete, write collision, and mode fault) performed by the serial peripheral status register (SPSR). The SPI control block represents those functions that control the SPI system through the serial peripheral control register (SPCR).

Refer to Figure 8-1, which shows the SPI block diagram.

M68HC11E Family — Rev. 5



Figure 8-2. SPI Transfer Format

### 8.4 Clock Phase and Polarity Controls

Software can select one of four combinations of serial clock phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or active low clock, and has no significant effect on the transfer format. The clock phase (CPHA) control bit selects one of two different transfer formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transfers to allow a master device to communicate with peripheral slaves having different requirements.

When CPHA equals 0, the  $\overline{SS}$  line must be negated and reasserted between each successive serial byte. Also, if the slave writes data to the SPI data register (SPDR) while  $\overline{SS}$  is low, a write collision error results.

When CPHA equals 1, the  $\overline{SS}$  line can remain low between successive transfers.

### 8.5 SPI Signals

This subsection contains descriptions of the four SPI signals:

- Master in/slave out (MISO)
- Master out/slave in (MOSI)
- Serial clock (SCK)
- Slave select (SS)

Serial Peripheral Interface (SPI)

register is compared to the free-running counter value during each E-clock cycle. If a match is found, the particular output compare flag is set in timer interrupt flag register 1 (TFLG1). If that particular interrupt is enabled in the timer interrupt mask register 1 (TMSK1), an interrupt is generated. In addition to an interrupt, a specified action can be initiated at one or more timer output pins. For OC[5:2], the pin action is controlled by pairs of bits (OMx and OLx) in the TCTL1 register. The output action is taken on each successful compare, regardless of whether or not the OCxF flag in the TFLG1 register was previously cleared.

OC1 is different from the other output compares in that a successful OC1 compare can affect any or all five of the OC pins. The OC1 output action taken when a match is found is controlled by two 8-bit registers with three bits unimplemented: the output compare 1 mask register, OC1M, and the output compare 1 data register, OC1D. OC1M specifies which port A outputs are to be used, and OC1D specifies what data is placed on these port pins.

#### 9.4.1 Timer Output Compare Registers

All output compare registers are 16-bit read-write. Each is initialized to \$FFFF at reset. If an output compare register is not used for an output compare function, it can be used as a storage location. A write to the high-order byte of an output compare register pair inhibits the output compare function for one bus cycle. This inhibition prevents inappropriate subsequent comparisons. Coherency requires a complete 16-bit read or write. However, if coherency is not needed, byte accesses can be used.

For output compare functions, write a comparison value to output compare registers TOC1–TOC4 and TI4/O5. When TCNT value matches the comparison value, specified pin actions occur.

|                 | Bit 7                                                                | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |  |  |
|-----------------|----------------------------------------------------------------------|--------|--------|--------|--------|--------|-------|-------|--|--|
| Read:<br>Write: | Bit 15                                                               | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |  |  |
| Reset:          | 1                                                                    | 1      | 1      | 1      | 1      | 1      | 1     | 1     |  |  |
| Register nam    | Register name: Timer Output Compare 1 Register (Low) Address: \$1017 |        |        |        |        |        |       |       |  |  |
|                 | Bit 7                                                                | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |  |  |
| Read:<br>Write: | Bit 7                                                                | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |  |  |
| Reset:          | 1                                                                    | 1      | 1      | 1      | 1      | 1      | 1     | 1     |  |  |

Register name: Timer Output Compare 1 Register (High) Address: \$1016



# **Timing System**

| -               | Bit 7                                                                | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |  |  |  |
|-----------------|----------------------------------------------------------------------|--------|--------|--------|--------|--------|-------|-------|--|--|--|
| Read:<br>Write: | Bit 15                                                               | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |  |  |  |
| Reset:          | 1                                                                    | 1      | 1      | 1      | 1      | 1      | 1     | 1     |  |  |  |
| Register nan    | Register name: Timer Output Compare 2 Register (Low) Address: \$1019 |        |        |        |        |        |       |       |  |  |  |
|                 | Bit 7                                                                | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |  |  |  |
| Read:<br>Write: | Bit 7                                                                | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |  |  |  |
| Reset:          | 1                                                                    | 1      | 1      | 1      | 1      | 1      | 1     | 1     |  |  |  |

Register name: Timer Output Compare 2 Register (High) Address: \$1018

#### Figure 9-9. Timer Output Compare 2 Register Pair (TOC2)

Register name: Timer Output Compare 3 Register (High) Address: \$101A

|                 | Bit 7                                                                | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |  |  |  |
|-----------------|----------------------------------------------------------------------|--------|--------|--------|--------|--------|-------|-------|--|--|--|
| Read:<br>Write: | Bit 15                                                               | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |  |  |  |
| Reset:          | 1                                                                    | 1      | 1      | 1      | 1      | 1      | 1     | 1     |  |  |  |
| Register nan    | Register name: Timer Output Compare 3 Register (Low) Address: \$101B |        |        |        |        |        |       |       |  |  |  |
|                 | Bit 7                                                                | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |  |  |  |
| Read:<br>Write: | Bit 7                                                                | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |  |  |  |
| Reset:          | 1                                                                    | 1      | 1      | 1      | 1      | 1      | 1     | 1     |  |  |  |

#### Figure 9-10. Timer Output Compare 3 Register Pair (TOC3)

Register name: Timer Output Compare 4 Register (High) Address: \$101C

|                                                                      | Bit 7  | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |
|----------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|-------|-------|
| Read:<br>Write:                                                      | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| Reset:                                                               | 1      | 1      | 1      | 1      | 1      | 1      | 1     | 1     |
| Register name: Timer Output Compare 4 Register (Low) Address: \$101D |        |        |        |        |        |        |       |       |
|                                                                      | Bit 7  | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |
| Read:<br>Write:                                                      | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| Reset:                                                               | 1      | 1      | 1      | 1      | 1      | 1      | 1     | 1     |



MOTOROLA

Freescale Semiconductor, Inc.

The clock source for the RTI function is a free-running clock that cannot be stopped or interrupted except by reset. This clock causes the time between successive RTI timeouts to be a constant that is independent of the software latencies associated with flag clearing and service. For this reason, an RTI period starts from the previous timeout, not from when RTIF is cleared.

Every timeout causes the RTIF bit in TFLG2 to be set, and if RTII is set, an interrupt request is generated. After reset, one entire RTI period elapses before the RTIF is set for the first time. Refer to the **9.4.9 Timer Interrupt Mask 2 Register**, **9.5.2 Timer Interrupt Flag Register 2**, and **9.5.3 Pulse Accumulator Control Register**.

#### 9.5.1 Timer Interrupt Mask Register 2

M68HC11E Family - Rev. 5

MOTOROLA

This register contains the real-time interrupt enable bits.



#### Figure 9-21. Timer Interrupt Mask 2 Register (TMSK2)

- TOI Timer Overflow Interrupt Enable Bit
  - 0 = TOF interrupts disabled
  - 1 = Interrupt requested when TOF is set to 1
- RTII Real-Time Interrupt Enable Bit
  - 0 = RTIF interrupts disabled
  - 1 = Interrupt requested when RTIF set to 1
- PAOVI Pulse Accumulator Overflow Interrupt Enable Bit Refer to **9.7 Pulse Accumulator**.
- PAII Pulse Accumulator Input Edge Bit Refer to **9.7 Pulse Accumulator**.
- Bits [3:2] Unimplemented Always read 0
- PR[1:0] Timer Prescaler Select Bits Refer to **Table 9-4**.
- **NOTE:** Bits in TMSK2 correspond bit for bit with flag bits in TFLG2. Bits in TMSK2 enable the corresponding interrupt sources.

# **Electrical Characteristics**

### 10.11 Peripheral Port Timing

|                                                                                                                                                  | Symbol            | 1.0 MHz |            | 2.0 MHz |            | 3.0 MHz |            | 1114 |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|------------|---------|------------|---------|------------|------|
| Characteristic                                                                                                                                   |                   | Min     | Max        | Min     | Max        | Min     | Max        | Unit |
| Frequency of operation<br>E-clock frequency                                                                                                      | f <sub>o</sub>    | dc      | 1.0        | dc      | 2.0        | dc      | 3.0        | MHz  |
| E-clock period                                                                                                                                   | t <sub>CYC</sub>  | 1000    |            | 500     | —          | 333     | _          | ns   |
| Peripheral data setup time<br>MCU read of ports A, C, D, and E                                                                                   | t <sub>PDSU</sub> | 100     | _          | 100     | _          | 100     | _          | ns   |
| Peripheral data hold time<br>MCU read of ports A, C, D, and E                                                                                    | t <sub>PDH</sub>  | 50      |            | 50      | _          | 50      | _          | ns   |
| Delay time, peripheral data write<br>t <sub>PWD</sub> = 1/4 t <sub>CYC</sub> + 100 ns<br>MCU writes to port A<br>MCU writes to ports B, C, and D | t <sub>PWD</sub>  | _       | 200<br>350 | _       | 200<br>225 | _       | 200<br>183 | ns   |
| Port C input data setup time                                                                                                                     | t <sub>IS</sub>   | 60      | _          | 60      | —          | 60      | —          | ns   |
| Port C input data hold time                                                                                                                      | t <sub>IH</sub>   | 100     |            | 100     | _          | 100     | _          | ns   |
| Delay time, E fall to STRB<br>t <sub>DEB</sub> = 1/4 t <sub>CYC</sub> + 100 ns                                                                   | t <sub>DEB</sub>  | _       | 350        | _       | 225        | _       | 183        | ns   |
| Setup time, STRA asserted to E fall <sup>(3)</sup>                                                                                               | t <sub>AES</sub>  | 0       | _          | 0       | _          | 0       | _          | ns   |
| Delay time, STRA asserted to port C data output valid                                                                                            | t <sub>PCD</sub>  | —       | 100        |         | 100        | _       | 100        | ns   |
| Hold time, STRA negated to port C data                                                                                                           | t <sub>PCH</sub>  | 10      | _          | 10      | —          | 10      | _          | ns   |
| 3-state hold time                                                                                                                                | t <sub>PCZ</sub>  | —       | 150        | —       | 150        | —       | 150        | ns   |

1.  $V_{DD}$  = 5.0 Vdc ± 10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , all timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted

2. Ports C and D timing is valid for active drive. (CWOM and DWOM bits are not set in PIOC and SPCR registers, respectively.)

3. If this setup time is met, STRB acknowledges in the next cycle. If it is not met, the response may be delayed one more cycle.

Data Sheet

178

**Electrical Characteristics** 

Data Sheet

M68HC11E Family — Rev. 5

**Electrical Characteristics** 

#### For More Information On This Product, Go to: www.freescale.com

# **Ordering Information and Mechanical Specifications**

| Description                       | CONFIG          | Temperature     | Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MC Order Number  |  |
|-----------------------------------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| 52-pin plastic leaded chip carri  | er (PLCC) (Cont | inued)          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |  |
|                                   |                 | 4000 to 10500   | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E9CFN2  |  |
| OTDDOM                            | ¢or             | -40°C to +85°C  | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E9CFN3  |  |
| OTPROM                            | \$0F            | -40°C to +105°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E9VFN2  |  |
|                                   |                 | -40°C to +125°C | 2 MHz         3 MHz         2 MHz         2 MHz         2 MHz         2 MHz         3 MHz         2 MHz         2 MHz         2 MHz         2 MHz         3 MHz         2 MHz     | MC68HC711E9MFN2  |  |
| OTPROM, enhanced security feature | \$0F            | -40°C to +85°C  | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68S711E9CFN2   |  |
|                                   |                 | 0°C to +70°C    | 2 MHz<br>2 MHz<br>3 MHz<br>2 MHz<br>2 MHz<br>2 MHz<br>2 MHz<br>2 MHz<br>2 MHz<br>2 MHz<br>2 MHz<br>3 MHz<br>2 MHz<br>3 MHz<br>3 MHz<br>3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MC68HC711E20FN3  |  |
|                                   |                 | –40°C to +85°C  | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20CFN2 |  |
| 20 Kbytes OTPROM                  | \$0F            |                 | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20CFN3 |  |
|                                   |                 | -40°C to +105°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20VFN2 |  |
|                                   |                 | -40°C to +125°C | Frequency         2 MHz         3 MHz         2 MHz         2 MHz         2 MHz         3 MHz         2 MHz         2 MHz         2 MHz         2 MHz         2 MHz         2 MHz         3 MHz         2 MHz | MC68HC711E20MFN2 |  |
|                                   |                 | 0°C to +70°C    | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC811E2FN2   |  |
| No DOM 2 Khutee FEDDOM            | ¢rr             | –40°C to +85°C  | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC811E2CFN2  |  |
| NO ROM, 2 ROYLES EEPROM           | фгг             | –40°C to +105°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC811E2VFN2  |  |
|                                   |                 | -40°C to +125°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC811E2MFN2  |  |
| 64-pin quad flat pack (QFP)       |                 | ·               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |  |
|                                   | \$0F            | –40°C to +85°C  | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E9BCFU2  |  |
|                                   |                 |                 | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E9BCFU3  |  |
|                                   |                 | 40°C to 195°C   | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E1CFU2   |  |
| No ROM                            | \$0D            | -40 C 10 +85 C  | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E1CFU3   |  |
|                                   |                 | –40°C to +105°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E1VFU2   |  |
|                                   | ¢00             | –40°C to +85°C  | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E0CFU2   |  |
| NO ROM, NO EEPROM                 | \$UC            | -40°C to +105°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E0VFU2   |  |
|                                   |                 | 0°C to +70°°C   | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20FU3  |  |
|                                   |                 | 40%C to +05%C   | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20CFU2 |  |
| 20 Kbytes OTPROM                  | \$0F            | -40°C 10 +65°C  | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20CFU3 |  |
|                                   |                 | –40°C to +105°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20VFU2 |  |
|                                   |                 | –40°C to +125°C | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC711E20MFU2 |  |
| 52-pin thin quad flat pack (TQF   | P)              |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |  |
|                                   | \$0F            | –40°C to +85°C  | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E9BCPB2  |  |
|                                   | φυΓ             |                 | 3 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MC68HC11E9BCPB3  |  |

#### Data Sheet

MOTOROLA

# **Application Note**

series resistor will prevent direct conflict between the internal TxD driver and the external driver connected to PD1 through the series resistor.

Other

The bootloader firmware sets the DWOM control bit, which configures all port D pins for wire-OR operation. During the bootloading process, all port D pins except the PD1/TxD pin are configured as high-impedance inputs. Any port D pin that normally is used as an output should have a pullup resistor so it does not float during the bootloading process.

# Driving Boot Mode from Another M68HC11

A second M68HC11 system can easily act as the host to drive bootstrap loading of an M68HC11 MCU. This method is used to examine and program non-volatile memories in target M68HC11s in Motorola EVMs. The following hardware and software example will demonstrate this and other bootstrap mode features.

The schematic in **Figure 6** shows the circuitry for a simple EPROM duplicator for the MC68HC711E9. The circuitry is built in the wire-wrap area of an M68HC11EVBU evaluation board to simplify construction. The schematic shows only the important portions of the EVBU circuitry to avoid confusion. To see the complete EVBU schematic, refer to the *M68HC11EVBU Universal Evaluation Board User's Manual*, Motorola document order number M68HC11EVBU/D.

The default configuration of the EVBU must be changed to make the appropriate connections to the circuitry in the wire-wrap area and to configure the master MCU for bootstrap mode. A fabricated jumper must be installed at J6 to connect the XTAL output of the master MCU to the wire-wrap connector P5, which has been wired to the EXTAL input of the target MCU. Cut traces that short across J8 and J9 must be cut on the solder side of the printed circuit board to disconnect the normal SCI connections to the RS232 level translator (U4) of the EVBU. The J8 and J9 connections can be restored easily at a later time by installing fabricated jumpers on the component side of the board. A fabricated

### **Application Note**

```
1598 GOSUB 8020
1599 WEND
                        'POINTERS TO XMIT AND RECEIVE BYTES
1600 \text{ XMT} = 0: \text{ RCV} = 0
1610 A$ = CHR(CODE(XMT))
1620 GOSUB 6500
                        'SEND FIRST BYTE
1625 FOR I = 1 TO CODESIZE% - 1
                              'ZERO BASED ARRAY 0 -> CODESIZE-1
1630 A$ = CHR$(CODE%(I))
                        'SEND SECOND BYTE TO GET ONE IN QUEUE
1635 GOSUB 6500
                        'SEND IT
1640 GOSUB 8000
                        'GET BYTE FOR VERIFICATION
1650 \text{ RCV} = I - 1
1660 LOCATE 10,1:PRINT "Verifying byte #"; I; "
1664 IF CHR$(CODE%(RCV)) = B$ THEN 1670
1665 K=CODE%(RCV):GOSUB 8500
1666 LOCATE 1,1:PRINT "Byte #"; I; " ", " - Sent "; HX$;
1668 K=ASC(B$):GOSUB 8500
1669 PRINT " Received "; HX$;
1670 NEXT I
1680 GOSUB 8000
                        'GET BYTE FOR VERIFICATION
1690 RCV = CODESIZE% - 1
1700 LOCATE 10,1:PRINT "Verifying byte #"; CODESIZE%; "
1710 IF CHR$(CODE%(RCV)) = B$ THEN 1720
1713 K=CODE(RCV):GOSUB 8500
1714 LOCATE 1,1:PRINT "Byte #"; CODESIZE%; " ", " - Sent "; HX$;
1715 K=ASC(B$):GOSUB 8500
1716 PRINT " Received "; HX$;
1720 LOCATE 8, 1: PRINT : PRINT "Done!!!!"
4900 CLOSE
4910 INPUT "Press [RETURN] to quit...", Q$
5000 END
5910 '*
           SUBROUTINE TO READ IN ONE BYTE FROM A DISK FILE
5930 '*
             RETURNS BYTE IN A$
6000 \text{ FLAG} = 0
6010 IF EOF(1) THEN FLAG = 1: RETURN
6020 A\$ = INPUT\$(1, \#1)
6030 RETURN
6492 '*
          SUBROUTINE TO SEND THE STRING IN A$ OUT TO THE DEVICE
6494 '*
           OPENED AS FILE #2.
6500 PRINT #2, A$;
6510 RETURN
SUBROUTINE THAT CONVERTS THE HEX DIGIT IN A$ TO AN INTEGER
6594 '*
7000 X = INSTR(H\$, A\$)
7010 IF X = 0 THEN FLAG = 1
7020 X = X - 1
7030 RETURN
```

AN1060 — Rev. 1.0