

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, PMP, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 35                                                                            |
| Program Memory Size        | 32KB (11K x 24)                                                               |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 8K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                     |
| Data Converters            | A/D 13x10b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 44-TQFP                                                                       |
| Supplier Device Package    | 44-TQFP (10x10)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj32ga004-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          | Pin Number                    |               |                    |     |                  |                                             |  |
|----------|-------------------------------|---------------|--------------------|-----|------------------|---------------------------------------------|--|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/TQFP | Vo  | Input<br>Buffer  | Description                                 |  |
| RP0      | 4                             | 1             | 21                 | I/O | ST               | Remappable Peripheral.                      |  |
| RP1      | 5                             | 2             | 22                 | I/O | ST               |                                             |  |
| RP2      | 6                             | 3             | 23                 | I/O | ST               |                                             |  |
| RP3      | 7                             | 4             | 24                 | I/O | ST               |                                             |  |
| RP4      | 11                            | 8             | 33                 | I/O | ST               |                                             |  |
| RP5      | 14                            | 11            | 41                 | I/O | ST               |                                             |  |
| RP6      | 15                            | 12            | 42                 | I/O | ST               |                                             |  |
| RP7      | 16                            | 13            | 43                 | I/O | ST               |                                             |  |
| RP8      | 17                            | 14            | 44                 | I/O | ST               |                                             |  |
| RP9      | 18                            | 15            | 1                  | I/O | ST               |                                             |  |
| RP10     | 21                            | 18            | 8                  | I/O | ST               |                                             |  |
| RP11     | 22                            | 19            | 9                  | I/O | ST               |                                             |  |
| RP12     | 23                            | 20            | 10                 | I/O | ST               |                                             |  |
| RP13     | 24                            | 21            | 11                 | I/O | ST               |                                             |  |
| RP14     | 25                            | 22            | 14                 | I/O | ST               |                                             |  |
| RP15     | 26                            | 23            | 15                 | I/O | ST               |                                             |  |
| RP16     | —                             |               | 25                 | I/O | ST               |                                             |  |
| RP17     | —                             |               | 26                 | I/O | ST               |                                             |  |
| RP18     | —                             |               | 27                 | I/O | ST               |                                             |  |
| RP19     | —                             |               | 36                 | I/O | ST               |                                             |  |
| RP20     | —                             |               | 37                 | I/O | ST               |                                             |  |
| RP21     | —                             |               | 38                 | I/O | ST               |                                             |  |
| RP22     | —                             |               | 2                  | I/O | ST               |                                             |  |
| RP23     | —                             |               | 3                  | I/O | ST               |                                             |  |
| RP24     | —                             |               | 4                  | I/O | ST               |                                             |  |
| RP25     | —                             |               | 5                  | I/O | ST               |                                             |  |
| RTCC     | 25                            | 22            | 14                 | 0   | _                | Real-Time Clock Alarm Output.               |  |
| SCL1     | 17                            | 14            | 44                 | I/O | I <sup>2</sup> C | I2C1 Synchronous Serial Clock Input/Output. |  |
| SCL2     | 7                             | 4             | 24                 | I/O | l <sup>2</sup> C | I2C2 Synchronous Serial Clock Input/Output. |  |
| SDA1     | 18                            | 15            | 1                  | I/O | l <sup>2</sup> C | I2C1 Data Input/Output.                     |  |
| SDA2     | 6                             | 3             | 23                 | I/O | l <sup>2</sup> C | I2C2 Data Input/Output.                     |  |
| SOSCI    | 11                            | 8             | 33                 | Ι   | ANA              | Secondary Oscillator/Timer1 Clock Input.    |  |
| SOSCO    | 12                            | 9             | 34                 | 0   | ANA              | Secondary Oscillator/Timer1 Clock Output.   |  |

| TABLE 1-2: | PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS ( |  |
|------------|---------------------------------------------|--|
|            |                                             |  |

**Legend:** TTL = TTL input buffer

ST = Schmitt Trigger input buffer  $I^2C^{TM} = I^2C/SMBus$  input buffer

ANA = Analog level input/output  $I^2 C^{TM} = I^2 C/SMBu$ **Note 1:** Alternative multiplexing when the I2C1SEL Configuration bit is cleared.

### 2.4.1 CONSIDERATIONS FOR CERAMIC CAPACITORS

In recent years, large value, low-voltage, surface-mount ceramic capacitors have become very cost effective in sizes up to a few tens of microfarad. The low-ESR, small physical size and other properties make ceramic capacitors very attractive in many types of applications.

Ceramic capacitors are suitable for use with the internal voltage regulator of this microcontroller. However, some care is needed in selecting the capacitor to ensure that it maintains sufficient capacitance over the intended operating range of the application.

Typical low-cost, 10  $\mu$ F ceramic capacitors are available in X5R, X7R and Y5V dielectric ratings (other types are also available, but are less common). The initial tolerance specifications for these types of capacitors are often specified as ±10% to ±20% (X5R and X7R), or -20%/+80% (Y5V). However, the effective capacitance that these capacitors provide in an application circuit will also vary based on additional factors, such as the applied DC bias voltage and the temperature. The total in-circuit tolerance is, therefore, much wider than the initial tolerance specification.

The X5R and X7R capacitors typically exhibit satisfactory temperature stability (ex:  $\pm 15\%$  over a wide temperature range, but consult the manufacturer's data sheets for exact specifications). However, Y5V capacitors typically have extreme temperature tolerance specifications of  $\pm 22\%/-82\%$ . Due to the extreme temperature tolerance, a 10  $\mu$ F nominal rated Y5V type capacitor may not deliver enough total capacitance to meet minimum internal voltage regulator stability and transient response requirements. Therefore, Y5V capacitors are not recommended for use with the internal regulator if the application must operate over a wide temperature range.

In addition to temperature tolerance, the effective capacitance of large value ceramic capacitors can vary substantially, based on the amount of DC voltage applied to the capacitor. This effect can be very significant, but is often overlooked or is not always documented.

Typical DC bias voltage vs. capacitance graph for X7R type capacitors is shown in Figure 2-4.

# FIGURE 2-4: DC BIAS VOLTAGE vs. CAPACITANCE CHARACTERISTICS



When selecting a ceramic capacitor to be used with the internal voltage regulator, it is suggested to select a high-voltage rating, so that the operating voltage is a small percentage of the maximum rated capacitor voltage. For example, choose a ceramic capacitor rated at 16V for the 2.5V or 1.8V core voltage. Suggested capacitors are shown in Table 2-1.

#### 2.5 ICSP Pins

The PGECx and PGEDx pins are used for In-Circuit Serial Programming (ICSP) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of ohms, not to exceed  $100\Omega$ .

Pull-up resistors, series diodes and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

For device emulation, ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins), programmed into the device, matches the physical connections for the ICSP to the Microchip debugger/emulator tool.

For more information on available Microchip development tools connection requirements, refer to

#### 5.5.1 PROGRAMMING ALGORITHM FOR FLASH PROGRAM MEMORY

The user can program one row of Flash program memory at a time. To do this, it is necessary to erase the 8-row erase block containing the desired row. The general process is:

- 1. Read eight rows of program memory (512 instructions) and store in data RAM.
- 2. Update the program data in RAM with the desired new data.
- 3. Erase the block (see Example 5-1):
  - a) Set the NVMOPx bits (NVMCON<3:0>) to '0010' to configure for block erase. Set the ERASE (NVMCON<6>) and WREN (NVMCON<14>) bits.
  - b) Write the starting address of the block to be erased into the TBLPAG and W registers.
  - c) Write 55h to NVMKEY.
  - d) Write AAh to NVMKEY.
  - e) Set the WR bit (NVMCON<15>). The erase cycle begins and the CPU stalls for the duration of the erase cycle. When the erase is done, the WR bit is cleared automatically.

- 4. Write the first 64 instructions from data RAM into the program memory buffers (see Example 5-1).
- 5. Write the program block to Flash memory:
  - a) Set the NVMOPx bits to '0001' to configure for row programming. Clear the ERASE bit and set the WREN bit.
  - b) Write 55h to NVMKEY.
  - c) Write AAh to NVMKEY.
  - d) Set the WR bit. The programming cycle begins and the CPU stalls for the duration of the write cycle. When the write to Flash memory is done, the WR bit is cleared automatically.
- 6. Repeat Steps 4 and 5, using the next available 64 instructions from the block in data RAM by incrementing the value in TBLPAG, until all 512 instructions are written back to Flash memory.

For protection against accidental operations, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS, as shown in Example 5-3.

#### EXAMPLE 5-1: ERASING A PROGRAM MEMORY BLOCK

| ; Set up NVMCO | N for block erase operation          |   |                                       |
|----------------|--------------------------------------|---|---------------------------------------|
| MOV            | #0x4042, W0                          | ; |                                       |
| MOV            | W0, NVMCON                           | ; | Initialize NVMCON                     |
| ; Init pointer | to row to be ERASED                  |   |                                       |
| MOV            | <pre>#tblpage(PROG_ADDR), W0</pre>   | ; |                                       |
| MOV            | W0, TBLPAG                           | ; | Initialize PM Page Boundary SFR       |
| MOV            | <pre>#tbloffset(PROG_ADDR), W0</pre> | ; | Initialize in-page EA[15:0] pointer   |
| TBLWTL         | WO, [WO]                             | ; | Set base address of erase block       |
| DISI           | #5                                   | ; | Block all interrupts with priority <7 |
|                |                                      | ; | for next 5 instructions               |
| MOV            | #0x55, W0                            |   |                                       |
| MOV            | W0, NVMKEY                           | ; | Write the 55 key                      |
| MOV            | #0xAA, W1                            | ; |                                       |
| MOV            | W1, NVMKEY                           | ; | Write the AA key                      |
| BSET           | NVMCON, #WR                          | ; | Start the erase sequence              |
| NOP            |                                      | ; | Insert two NOPs after the erase       |
| NOP            |                                      | ; | command is asserted                   |
|                |                                      |   |                                       |

| R/W-0                 | R/W-0                                | R/W-0             | R/W-0           | R/W-0             | R/W-0           | R/W-0           | U-0     |
|-----------------------|--------------------------------------|-------------------|-----------------|-------------------|-----------------|-----------------|---------|
| U2TXIF                | U2RXIF                               | INT2IF            | T5IF            | T4IF              | OC4IF           | OC3IF           | —       |
| bit 15                | 1                                    |                   |                 |                   | 1               |                 | bit 8   |
|                       |                                      |                   |                 |                   |                 |                 |         |
| U-0                   | U-0                                  | U-0               | R/W-0           | R/W-0             | R/W-0           | R/W-0           | R/W-0   |
|                       |                                      | —                 | INT1IF          | CNIF              | CMIF            | MI2C1IF         | SI2C1IF |
| bit 7                 |                                      |                   |                 |                   |                 |                 | bit 0   |
| r                     |                                      |                   |                 |                   |                 |                 |         |
| Legend:               |                                      |                   |                 |                   |                 |                 |         |
| R = Readable          | e bit                                | W = Writable I    | pit             | U = Unimplem      | nented bit, rea | d as '0'        |         |
| -n = Value at         | POR                                  | '1' = Bit is set  |                 | '0' = Bit is clea | ared            | x = Bit is unkn | own     |
|                       |                                      |                   |                 |                   |                 |                 |         |
| DIT 15                |                                      | R12 Transmitter   | Interrupt Flag  | Status bit        |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | occurred        |                   |                 |                 |         |
| bit 14                | U2RXIF: UAF                          | RT2 Receiver In   | terrupt Flag S  | tatus bit         |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| bit 13                | INT2IF: Exter                        | nal Interrupt 2 I | ag Status bit   |                   |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| bit 12                | T5IF: Timer5                         | Interrupt Flag S  | tatus bit       |                   |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
| hit 11                | 0 = Interrupt 1                      | Interrupt Flag S  | tatus bit       |                   |                 |                 |         |
| DICTI                 |                                      | request has occ   |                 |                   |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| bit 10                | OC4IF: Outpu                         | ut Compare Cha    | annel 4 Interru | ipt Flag Status b | oit             |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| bit 9                 | OC3IF: Outpu                         | ut Compare Cha    | annel 3 Interru | ipt Flag Status b | oit             |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
| bit 0 <i>E</i>        | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| DIL 0-0<br>bit 4      |                                      | red Interrupt 1   | laa Status hit  |                   |                 |                 |         |
| DIL 4                 |                                      |                   | urred           |                   |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| bit 3                 | CNIF: Input C                        | hange Notificat   | ion Interrupt F | -lag Status bit   |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred .         | U                 |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |
| bit 2                 | CMIF: Compa                          | arator Interrupt  | Flag Status bi  | t                 |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
| <b>b</b> : <b>t d</b> |                                      | request has not   | occurred        |                   |                 |                 |         |
| DIC                   |                                      | ster 12C1 Event   | Interrupt Flag  | Status bit        |                 |                 |         |
|                       | $\perp - interrupt r0 = Interrupt r$ | request has occ   | occurred        |                   |                 |                 |         |
| bit 0                 | SI2C1IF: Slav                        | ve I2C1 Event li  | nterrupt Flag S | Status bit        |                 |                 |         |
|                       | 1 = Interrupt r                      | request has occ   | urred           |                   |                 |                 |         |
|                       | 0 = Interrupt r                      | request has not   | occurred        |                   |                 |                 |         |

#### REGISTER 7-6: IFS1: INTERRUPT FLAG STATUS REGISTER 1

#### REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER (CONTINUED)

| bit 7                                     | CLKLOCK: Clock Selection Lock Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                           | <u>If FSCM is enabled (FCKSM1 = 1):</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                           | 1 = Clock and PLL selections are locked                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                           | 0 = Clock and PLL selections are not locked and may be modified by setting the OSWEN bit                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                           | <u>If FSCM is disabled (FCKSM1 = 0):</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                           | Clock and PLL selections are never locked and may be modified by setting the OSWEN bit.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| bit 6                                     | IOLOCK: I/O Lock Enable bit <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                           | 1 = I/O lock is active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                           | 0 = I/O lock is not active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 5                                     | LOCK: PLL Lock Status bit <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                           | 1 = PLL module is in lock or PLL module start-up timer is satisfied                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                           | 0 = PLL module is out of lock, PLL start-up timer is running or PLL is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| bit 4                                     | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 4<br>bit 3                            | <b>CF:</b> Clock Fail Detect bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| bit 4<br>bit 3                            | Unimplemented: Read as '0'<br><b>CF:</b> Clock Fail Detect bit<br>1 = FSCM has detected a clock failure                                                                                                                                                                                                                                                                                                                                                                                                             |
| bit 4<br>bit 3                            | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected                                                                                                                                                                                                                                                                                                                                                                          |
| bit 4<br>bit 3<br>bit 2                   | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                            |
| bit 4<br>bit 3<br>bit 2<br>bit 1          | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'<br>SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit                                                                                                                                                                                                                                                                                   |
| bit 4<br>bit 3<br>bit 2<br>bit 1          | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'<br>SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit<br>1 = Enables Secondary Oscillator                                                                                                                                                                                                                                               |
| bit 4<br>bit 3<br>bit 2<br>bit 1          | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'<br>SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit<br>1 = Enables Secondary Oscillator<br>0 = Disables Secondary Oscillator                                                                                                                                                                                                          |
| bit 4<br>bit 3<br>bit 2<br>bit 1<br>bit 0 | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'<br>SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit<br>1 = Enables Secondary Oscillator<br>0 = Disables Secondary Oscillator<br>OSWEN: Oscillator Switch Enable bit                                                                                                                                                                   |
| bit 4<br>bit 3<br>bit 2<br>bit 1<br>bit 0 | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'<br>SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit<br>1 = Enables Secondary Oscillator<br>0 = Disables Secondary Oscillator<br>OSWEN: Oscillator Switch Enable bit<br>1 = Initiates an oscillator switch to a clock source specified by the NOSC<2:0> bits                                                                           |
| bit 4<br>bit 3<br>bit 2<br>bit 1<br>bit 0 | Unimplemented: Read as '0'<br>CF: Clock Fail Detect bit<br>1 = FSCM has detected a clock failure<br>0 = No clock failure has been detected<br>Unimplemented: Read as '0'<br>SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit<br>1 = Enables Secondary Oscillator<br>0 = Disables Secondary Oscillator<br>0 = Disables Secondary Oscillator<br>OSWEN: Oscillator Switch Enable bit<br>1 = Initiates an oscillator switch to a clock source specified by the NOSC<2:0> bits<br>0 = Oscillator switch is complete |

Note 1: Reset values for these bits are determined by the FNOSCx Configuration bits.

- 2: The state of the IOLOCK bit can only be changed once an unlocking sequence has been executed. In addition, if the IOL1WAY Configuration bit is '1' once the IOLOCK bit is set, it cannot be cleared.
- 3: Also resets to '0' during any valid clock switch or whenever a non-PLL Clock mode is selected.

#### 10.4 Peripheral Pin Select (PPS)

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices similar to the PIC24FJ64GA family. In an application that needs to use more than one peripheral multiplexed on a single pin, inconvenient work arounds in application code or a complete redesign may be the only option.

The Peripheral Pin Select feature provides an alternative to these choices by enabling the user's peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the microcontroller to their entire application, rather than trimming the application to fit the device.

The Peripheral Pin Select feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of any one of many digital peripherals to any one of these I/O pins. Peripheral Pin Select is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

#### 10.4.1 AVAILABLE PINS

The Peripheral Pin Select feature is used with a range of up to 26 pins; the number of available pins is dependent on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the designation, "RPn", in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable pin number. See Table 1-2 for pinout options in each package offering.

#### 10.4.2 AVAILABLE PERIPHERALS

The peripherals managed by the Peripheral Pin Select are all digital only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and external interrupt inputs. Also included are the outputs of the comparator module, since these are discrete digital signals.

The Peripheral Pin Select module is not applied to  $I^2C^{TM}$ , Change Notification inputs, RTCC alarm outputs or peripherals with analog inputs.

A key difference between pin select and non-pin select peripherals is that pin select peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-pin select peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

#### 10.4.2.1 Peripheral Pin Select Function Priority

Pin-selectable peripheral outputs (for example, OC and UART transmit) take priority over any general purpose digital functions permanently tied to that pin, such as PMP and port I/O. Specialized digital outputs, such as USB functionality, take priority over PPS outputs on the same pin. The pin diagrams at the beginning of this data sheet list peripheral outputs in order of priority. Refer to them for priority concerns on a particular pin.

Unlike devices with fixed peripherals, pin-selectable peripheral inputs never take ownership of a pin. The pin's output buffer is controlled by the pin's TRIS bit setting or by a fixed peripheral on the pin. If the pin is configured in Digital mode, then the PPS input will operate correctly, reading the input. If an analog function is enabled on the same pin, the pin-selectable input will be disabled.

#### 10.4.3 CONTROLLING PERIPHERAL PIN SELECT

Peripheral Pin Select features are controlled through two sets of Special Function Registers: one to map peripheral inputs and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on if an input or an output is being mapped.

#### 10.4.3.1 Input Mapping

The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral; that is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 10-1 through Register 10-14). Each register contains two sets of 5-bit fields, with each set associated with one of the pin-selectable peripherals. Programming a given peripheral's bit field with an appropriate 5-bit value maps the RPn pin with that value to that peripheral. For any given device, the valid range of values for any of the bit fields corresponds to the maximum number of Peripheral Pin Selections supported by the device.

#### 10.4.4.3 Configuration Bit Pin Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the RPINRx and RPORx registers. The IOL1WAY (CW2<4>) Configuration bit blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure will not execute and the Peripheral Pin Select Control registers cannot be written to. The only way to clear the bit and re-enable peripheral remapping is to perform a device Reset.

In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session. Programming IOL1WAY allows users unlimited access (with the proper use of the unlock sequence) to the Peripheral Pin Select registers.

#### 10.4.5 CONSIDERATIONS FOR PERIPHERAL PIN SELECTION

The ability to control Peripheral Pin Selection introduces several considerations into application design that could be overlooked. This is particularly true for several common peripherals that are available only as remappable peripherals.

The main consideration is that the Peripheral Pin Selects are not available on default pins in the device's default (Reset) state. Since all RPINRx registers reset to '11111' and all RPORx registers reset to '00000', all Peripheral Pin Select inputs are tied to RP31 and all Peripheral Pin Select outputs are disconnected.

| Note: | In tying Peripheral Pin Select inputs to    |
|-------|---------------------------------------------|
|       | RP31, RP31 does not have to exist on a      |
|       | device for the registers to be reset to it. |

This situation requires the user to initialize the device with the proper peripheral configuration before any other application code is executed. Since the IOLOCK bit resets in the unlocked state, it is not necessary to execute the unlock sequence after the device has come out of Reset. For application safety, however, it is best to set IOLOCK and lock the configuration after writing to the control registers.

Because the unlock sequence is timing critical, it must be executed as an assembly language routine in the same manner as changes to the oscillator configuration. If the bulk of the application is written in C or another high-level language, the unlock sequence should be performed by writing in-line assembly.

Choosing the configuration requires the review of all Peripheral Pin Selects and their pin assignments, especially those that will not be used in the application. In all cases, unused pin-selectable peripherals should be disabled completely. Unused peripherals should have their inputs assigned to an unused RPn pin function. I/O pins with unused RPn functions should be configured with the null peripheral output. The assignment of a peripheral to a particular pin does not automatically perform any other configuration of the pin's I/O circuitry. In theory, this means adding a pin-selectable output to a pin may mean inadvertently driving an existing peripheral input when the output is driven. Users must be familiar with the behavior of other fixed peripherals that share a remappable pin and know when to enable or disable them. To be safe, fixed digital peripherals that share the same pin should be disabled when not in use.

Along these lines, configuring a remappable pin for a specific peripheral does not automatically turn that feature on. The peripheral must be specifically configured for operation and enabled, as if it were tied to a fixed pin. Where this happens in the application code (immediately following device Reset and peripheral configuration or inside the main application routine) depends on the peripheral and its use in the application.

A final consideration is that Peripheral Pin Select functions neither override analog inputs, nor reconfigure pins with analog functions for digital I/O. If a pin is configured as an analog input on device Reset, it must be explicitly reconfigured as a digital I/O when used with a Peripheral Pin Select.

Example 10-2 shows a configuration for bidirectional communication with flow control using UART1. The following input and output functions are used:

- Input Functions: U1RX, U1CTS
- Output Functions: U1TX, U1RTS

#### EXAMPLE 10-2: CONFIGURING UART1 INPUT AND OUTPUT FUNCTIONS

// Unlock Registers \_\_builtin\_write\_OSCCONL(OSCCON & 0xBF); // Configure Input Functions (Table 10-2)) // Assign UIRX To Pin RP0 RPINR18bits.UIRXR = 0; // Assign UICTS To Pin RP1 RPINR18bits.UICTSR = 1; // Configure Output Functions (Table 10-3) // Assign UITX To Pin RP2 RPOR1bits.RP2R = 3; // Assign UIRTS To Pin RP3 RPOR1bits.RP3R = 4; // Lock Registers \_\_builtin\_write\_OSCCONL(OSCCON | 0x40);

#### REGISTER 10-13: RPINR22: PERIPHERAL PIN SELECT INPUT REGISTER 22

| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | _   | SCK2R4 | SCK2R3 | SCK2R2 | SCK2R1 | SCK2R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |
|        |     |     |        |        |        |        |        |

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | SDI2R4 | SDI2R3 | SDI2R2 | SDI2R1 | SDI2R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                     |
|-----------|--------------------------------------------------------------------------------|
| bit 12-8  | SCK2R<4:0>: Assign SPI2 Clock Input (SCK2IN) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                     |
| bit 4-0   | SDI2R<4:0>: Assign SPI2 Data Input (SDI2) to the Corresponding RPn Pin bits    |

#### REGISTER 10-14: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| U-0                                | U-0 | U-0 | U-0                                | U-0   | U-0             | U-0   | U-0   |
|------------------------------------|-----|-----|------------------------------------|-------|-----------------|-------|-------|
| —                                  | —   | —   | —                                  | —     |                 |       | —     |
| bit 15                             |     |     |                                    |       |                 |       | bit 8 |
|                                    |     |     |                                    |       |                 |       |       |
| U-0                                | U-0 | U-0 | R/W-1                              | R/W-1 | R/W-1           | R/W-1 | R/W-1 |
|                                    | —   | —   | SS2R4                              | SS2R3 | SS2R2           | SS2R1 | SS2R0 |
| bit 7                              |     |     |                                    |       |                 |       | bit 0 |
|                                    |     |     |                                    |       |                 |       |       |
| Legend:                            |     |     |                                    |       |                 |       |       |
| R = Readable bit W = Writable bit  |     |     | U = Unimplemented bit, read as '0' |       |                 |       |       |
| -n = Value at POR '1' = Bit is set |     |     | '0' = Bit is clea                  | ared  | x = Bit is unkr | iown  |       |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 SS2R<4:0>: Assign SPI2 Slave Select Input (SS2IN) to the Corresponding RPn Pin bits

#### REGISTER 10-15: RPOR0: PERIPHERAL PIN SELECT OUTPUT REGISTER 0

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   |     | RP1R4 | RP1R3 | RP1R2 | RP1R1 | RP1R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | —   | —   | RP0R4 | RP0R3 | RP0R2 | RP0R1 | RP0R0 |
| bit 7 | -   |     |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

| bit 12-8 | <b>RP1R&lt;4:0&gt;:</b> Peripheral Output Function is Assigned to RP1 Output Pin bits |
|----------|---------------------------------------------------------------------------------------|
|          | (see Table 10-3 for peripheral function numbers)                                      |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP0R<4:0>:** Peripheral Output Function is Assigned to RP0 Output Pin bits (see Table 10-3 for peripheral function numbers)

#### REGISTER 10-16: RPOR1: PERIPHERAL PIN SELECT OUTPUT REGISTER 1

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
| —      | —   | —   | RP3R4 | RP3R3 | RP3R2 | RP3R1 | RP3R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| _     | —   | —   | RP2R4 | RP2R3 | RP2R2 | RP2R1 | RP2R0 |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP3R<4:0>:** Peripheral Output Function is Assigned to RP3 Output Pin bits (see Table 10-3 for peripheral function numbers)

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP2R<4:0>:** Peripheral Output Function is Assigned to RP2 Output Pin bits (see Table 10-3 for peripheral function numbers)

#### REGISTER 10-19: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4

| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-------|-------|-------|-------|-------|
|        | —   |     | RP9R4 | RP9R3 | RP9R2 | RP9R1 | RP9R0 |
| bit 15 |     |     |       |       |       |       | bit 8 |
|        |     |     |       |       |       |       |       |
| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| —      | —   | —   | RP8R4 | RP8R3 | RP8R2 | RP8R1 | RP8R0 |
| bit 7  |     |     |       |       |       | •     | bit 0 |
|        |     |     |       |       |       |       |       |
| Logond |     |     |       |       |       |       |       |

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

| bit 12-8 | <b>RP9R&lt;4:0&gt;:</b> Peripheral Output Function is Assigned to RP9 Output Pin bits |
|----------|---------------------------------------------------------------------------------------|
|          | (see Table 10-3 for peripheral function numbers)                                      |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP8R<4:0>:** Peripheral Output Function is Assigned to RP8 Output Pin bits (see Table 10-3 for peripheral function numbers)

#### REGISTER 10-20: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5

| U-0    | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | —   | RP11R4 | RP11R3 | RP11R2 | RP11R1 | RP11R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |

| U-0   | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | RP10R4 | RP10R3 | RP10R2 | RP10R1 | RP10R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP11R<4:0>:** Peripheral Output Function is Assigned to RP11 Output Pin bits (see Table 10-3 for peripheral function numbers)

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP10R<4:0>:** Peripheral Output Function is Assigned to RP10 Output Pin bits (see Table 10-3 for peripheral function numbers)

#### 14.3 Pulse-Width Modulation Mode

| Note: | This peripheral contains input and output |  |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|--|
|       | functions that may need to be configured  |  |  |  |  |  |  |
|       | by the Peripheral Pin Select. See         |  |  |  |  |  |  |
|       | Section 10.4 "Peripheral Pin Select       |  |  |  |  |  |  |
|       | (PPS)" for more information.              |  |  |  |  |  |  |

The following steps should be taken when configuring the output compare module for PWM operation:

- 1. Set the PWM period by writing to the selected Timery Period register (PRy).
- 2. Set the PWM duty cycle by writing to the OCxRS register.
- 3. Write the OCxR register with the initial duty cycle.
- 4. Enable interrupts, if required, for the timer and output compare modules. The output compare interrupt is required for PWM Fault pin utilization.
- Configure the output compare module for one of two PWM Operation modes by writing to the Output Compare Mode bits, OCM<2:0> (OCxCON<2:0>).
- 6. Set the TMRy prescale value and enable the time base by setting TON (TyCON<15>) = 1.
  - Note: The OCxR register should be initialized before the output compare module is first enabled. The OCxR register becomes a read-only Duty Cycle register when the module is operated in the PWM modes. The value held in OCxR will become the PWM duty cycle for the first PWM period. The contents of the Output Compare x Secondary register, OCxRS, will not be transferred into OCxR until a time base period match occurs.

#### 14.3.1 PWM PERIOD

The PWM period is specified by writing to PRy, the Timery Period register. The PWM period can be calculated using Equation 14-1.

### EQUATION 14-1: CALCULATING THE PWM PERIOD<sup>(1)</sup>

PWM Period =  $[(PRy) + 1] \bullet TCY \bullet (Timer Prescale Value)$ Where:

PWM Frequency = 1/[PWM Period]

**Note 1:** Based on TCY = 2 \* TOSC; Doze mode and PLL are disabled.

Note: A PRy value of N will produce a PWM period of N + 1 time base count cycles. For example, a value of 7 written into the PRy register will yield a period consisting of 8 time base cycles.

#### 14.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the OCxRS register. The OCxRS register can be written to at any time, but the duty cycle value is not latched into OCxR until a match between PRy and TMRy occurs (i.e., the period is complete). This provides a double buffer for the PWM duty cycle and is essential for glitchless PWM operation. In the PWM mode, OCxR is a read-only register.

Some important boundary parameters of the PWM duty cycle include:

- If the Output Compare x register, OCxR, is loaded with 0000h, the OCx pin will remain low (0% duty cycle).
- If OCxR is greater than PRy (Timery Period register), the pin will remain high (100% duty cycle).
- If OCxR is equal to PRy, the OCx pin will be low for one time base count value and high for all other count values.

See Example 14-1 for PWM mode timing details. Table 14-1 and Table 14-2 show example PWM frequencies and resolutions for a device operating at 4 and 16 MIPS.

#### EQUATION 14-2: CALCULATION FOR MAXIMUM PWM RESOLUTION<sup>(1)</sup>



#### REGISTER 19-6: WKDYHR: WEEKDAY AND HOURS VALUE REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x |
|--------|-----|-----|-----|-----|-------|-------|-------|
| —      | —   | —   | —   | —   | WDAY2 | WDAY1 | WDAY0 |
| bit 15 |     |     |     |     |       |       | bit 8 |

| U-0   | U-0 | R/W-x  | R/W-x R/W-x |        | R/W-x  | R/W-x  | R/W-x  |
|-------|-----|--------|-------------|--------|--------|--------|--------|
| _     | —   | HRTEN1 | HRTEN0      | HRONE3 | HRONE2 | HRONE1 | HRONE0 |
| bit 7 |     |        |             |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-11 | Unimplemented: Read as '0'                                       |
|-----------|------------------------------------------------------------------|
| bit 10-8  | WDAY<2:0>: Binary Coded Decimal Value of Weekday Digit bits      |
|           | Contains a value from 0 to 6.                                    |
| bit 7-6   | Unimplemented: Read as '0'                                       |
| bit 5-4   | HRTEN<1:0>: Binary Coded Decimal Value of Hour's Tens Digit bits |
|           | Contains a value from 0 to 2.                                    |
| bit 3-0   | HRONE<3:0>: Binary Coded Decimal Value of Hour's Ones Digit bits |
|           | Contains a value from 0 to 9.                                    |

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

#### REGISTER 19-7: MINSEC: MINUTES AND SECONDS VALUE REGISTER

| U-0    | R/W-x   |
|--------|---------|---------|---------|---------|---------|---------|---------|
| —      | MINTEN2 | MINTEN1 | MINTEN0 | MINONE3 | MINONE2 | MINONE1 | MINONE0 |
| bit 15 |         |         |         |         |         |         | bit 8   |
|        |         |         |         |         |         |         |         |

| U-0   | R/W-x   |
|-------|---------|---------|---------|---------|---------|---------|---------|
| —     | SECTEN2 | SECTEN1 | SECTEN0 | SECONE3 | SECONE2 | SECONE1 | SECONE0 |
| bit 7 |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15    | Unimplemented: Read as '0'                                          |
|-----------|---------------------------------------------------------------------|
| bit 14-12 | MINTEN<2:0>: Binary Coded Decimal Value of Minute's Tens Digit bits |
|           | Contains a value from 0 to 5.                                       |
| bit 11-8  | MINONE<3:0>: Binary Coded Decimal Value of Minute's Ones Digit bits |
|           | Contains a value from 0 to 9.                                       |
| bit 7     | Unimplemented: Read as '0'                                          |
| bit 6-4   | SECTEN<2:0>: Binary Coded Decimal Value of Second's Tens Digit bits |
|           | Contains a value from 0 to 5.                                       |
| bit 3-0   | SECONE<3:0>: Binary Coded Decimal Value of Second's Ones Digit bits |
|           | Contains a value from 0 to 9.                                       |

© 2010-2013 Microchip Technology Inc.

| FIGURE 19-2  | ALARM MASK SETTINGS |
|--------------|---------------------|
| 1100NL 13-2. |                     |

| Alarm Mask Setting<br>(AMASK<3:0>)              | Day of<br>the<br>Week | Month Day      | Hours | Minutes Seconds |
|-------------------------------------------------|-----------------------|----------------|-------|-----------------|
| 0000 – Every half second<br>0001 – Every second |                       |                |       | :               |
| 0010 – Every 10 seconds                         |                       |                |       | : S             |
| 0011 – Every minute                             |                       |                |       | : : : : :       |
| 0100 – Every 10 minutes                         |                       |                |       | : m : s s       |
| 0101 – Every hour                               |                       |                |       | : m m : s s     |
| 0110 – Every day                                |                       |                | h h   | : m m : s s     |
| 0111 – Every week                               | d                     |                | h h   | : m m : s s     |
| 1000 – Every month                              |                       | / d            | h h   | : m m : s s     |
| 1001 – Every year <sup>(1)</sup>                |                       | m m / d d      | h h   | : m m : s s     |
| Note 1: Annually, except when co                | nfigured fo           | r February 29. |       |                 |

#### 20.0 PROGRAMMABLE CYCLIC REDUNDANCY CHECK (CRC) GENERATOR

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Programmable Cyclic Redundancy Check (CRC)" (DS39714).

The programmable CRC generator offers the following features:

- User-programmable polynomial CRC equation
- Interrupt output
- Data FIFO

The module implements a software configurable CRC generator. The terms of the polynomial and its length can be programmed using the X<15:1> bits (CRCXOR<15:1>) and the PLEN<3:0> bits (CRCCON<3:0>), respectively.

FIGURE 20-1: CRC BLOCK DIAGRAM

Consider the following equation:

#### EQUATION 20-1: CRC POLYNOMIAL

 $x^{16} + x^{12} + x^5 + 1 \\$ 

To program this polynomial into the CRC generator, the CRC register bits should be set as shown in Table 20-1.

| TABLE 20-1: | EXAMPLE CRC SETUP |
|-------------|-------------------|
|-------------|-------------------|

| Bit Name  | Bit Value      |
|-----------|----------------|
| PLEN<3:0> | 1111           |
| X<15:1>   | 00010000010000 |

Note that for the value of X<15:1>, the 12th bit and the 5th bit are set to '1', as required by the equation. The 0 bit, required by the equation, is always XORed. For a 16-bit polynomial, the 16th bit is also always assumed to be XORed; therefore, the X<15:1> bits do not have the 0 bit or the 16th bit.

A simplified block diagram of the module is shown in Figure 20-1. The general topology of the shift engine is shown in Figure 20-2.





#### REGISTER 23-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER

| U-0           | U-0                                                                                                                  | U-0                      | U-0               | U-0                        | U-0              | U-0                                                         | U-0   |  |  |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|----------------------------|------------------|-------------------------------------------------------------|-------|--|--|--|--|--|--|--|
| _             | —                                                                                                                    | _                        | —                 | —                          | —                | _                                                           | _     |  |  |  |  |  |  |  |
| bit 15        |                                                                                                                      |                          |                   |                            |                  |                                                             | bit 8 |  |  |  |  |  |  |  |
| r             |                                                                                                                      |                          |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
| R/W-0         | R/W-0                                                                                                                | R/W-0                    | R/W-0             | R/W-0                      | R/W-0            |                                                             |       |  |  |  |  |  |  |  |
| CVREN         | CVROE                                                                                                                | CVRR                     | CVRSS             | CVR3                       | CVR2             | CVR1                                                        | CVR0  |  |  |  |  |  |  |  |
| bit 7         |                                                                                                                      |                          |                   |                            |                  |                                                             | bit 0 |  |  |  |  |  |  |  |
|               |                                                                                                                      |                          |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
| Legena:       | - <b>L</b> :4                                                                                                        |                          |                   |                            | anted bit read   |                                                             |       |  |  |  |  |  |  |  |
| R = Readable  |                                                                                                                      |                          | DIT               |                            | iented bit, read |                                                             |       |  |  |  |  |  |  |  |
| -n = Value at | POR                                                                                                                  | $1^{\circ}$ = Bit is set |                   | $0^{\prime}$ = Bit is clea | ared             | x = Bit is unkn                                             | own   |  |  |  |  |  |  |  |
| bit 15 0      | Unimplomon                                                                                                           | tad. Dood on '           | ,                 |                            |                  |                                                             |       |  |  |  |  |  |  |  |
| DIL 10-0      |                                                                                                                      | ieu. Redu as             | ,<br>Deference Fr | aabla bit                  |                  |                                                             |       |  |  |  |  |  |  |  |
| DIL 7         |                                                                                                                      | iparator voltage         |                   | hable bit                  |                  |                                                             |       |  |  |  |  |  |  |  |
|               | 0 = CVREF CI                                                                                                         | rcuit is powered         | d down            |                            |                  |                                                             |       |  |  |  |  |  |  |  |
| bit 6         | CVROE: Com                                                                                                           | parator VREF C           | Dutput Enable     | bit                        |                  |                                                             |       |  |  |  |  |  |  |  |
|               | 1 = CVREF VC                                                                                                         | oltage level is o        | utput on the C    | VREF pin                   |                  |                                                             |       |  |  |  |  |  |  |  |
|               | 0 = CVREF VC                                                                                                         | oltage level is d        | isconnected fro   | om the CVREF p             | pin              |                                                             |       |  |  |  |  |  |  |  |
| bit 5         | CVRR: Comp                                                                                                           | arator VREF Ra           | inge Selection    | bit                        |                  |                                                             |       |  |  |  |  |  |  |  |
|               | 1 = CVRSRC I                                                                                                         | range should be          | e 0 to 0.625 C    | VRSRC with CVF             | RSRC/24 step-s   | ize                                                         |       |  |  |  |  |  |  |  |
|               |                                                                                                                      | range should be          | e 0.25 to 0.719   |                            | JVRSRC/32 ste    | p-size                                                      |       |  |  |  |  |  |  |  |
| bit 4         | CVRSS: Com                                                                                                           | parator VREF S           | ource Selectio    | n bit                      |                  |                                                             |       |  |  |  |  |  |  |  |
|               | 1 = Comparator reference source, CVRSRC = VREF+ $-$ VREF-<br>0 = Comparator reference source, CVRSRC = AVRD $-$ AVSS |                          |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
| bit 3-0       | CVR<3.0>: Comparator VEEE Value Selection 0 < CVR<3.0> < 15 hits                                                     |                          |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
|               | When CVRR                                                                                                            | = <u>1</u> :             |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
|               | $\overline{\text{CVREF}} = (\text{CVR} < 3:0 > /24) \cdot (\text{CVRSRC})$                                           |                          |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
|               | When CVRR                                                                                                            | <u>= 0:</u>              |                   |                            |                  |                                                             |       |  |  |  |  |  |  |  |
|               | CVREF = 1/4 •                                                                                                        | (CVRSRC) + (C            | CVR<3:0>/32)      | (CVRSRC)                   |                  | $CVREF = 1/4 \cdot (CVRSRC) + (CVR<3:0>/32) \cdot (CVRSRC)$ |       |  |  |  |  |  |  |  |

#### 25.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

#### 25.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

| Assembly<br>Mnemonic |         | Assembly Syntax | Description                                                | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|---------|-----------------|------------------------------------------------------------|---------------|----------------|--------------------------|
| BTSS                 | BTSS    | f,#bit4         | Bit Test f, Skip if Set                                    | 1             | 1<br>(2 or 3)  | None                     |
|                      | BTSS    | Ws,#bit4        | Bit Test Ws, Skip if Set                                   | 1             | 1<br>(2 or 3)  | None                     |
| BTST                 | BTST    | f,#bit4         | Bit Test f                                                 | 1             | 1              | Z                        |
|                      | BTST.C  | Ws,#bit4        | Bit Test Ws to C                                           | 1             | 1              | С                        |
|                      | BTST.Z  | Ws,#bit4        | Bit Test Ws to Z                                           | 1             | 1              | Z                        |
|                      | BTST.C  | Ws,Wb           | Bit Test Ws <wb> to C</wb>                                 | 1             | 1              | С                        |
|                      | BTST.Z  | Ws,Wb           | Bit Test Ws <wb> to Z</wb>                                 | 1             | 1              | Z                        |
| BTSTS                | BTSTS   | f,#bit4         | Bit Test then Set f                                        | 1             | 1              | Z                        |
|                      | BTSTS.C | Ws,#bit4        | Bit Test Ws to C, then Set                                 | 1             | 1              | С                        |
|                      | BTSTS.Z | Ws,#bit4        | Bit Test Ws to Z, then Set                                 | 1             | 1              | Z                        |
| CALL                 | CALL    | lit23           | Call Subroutine                                            | 2             | 2              | None                     |
|                      | CALL    | Wn              | Call Indirect Subroutine                                   | 1             | 2              | None                     |
| CLR                  | CLR     | f               | f = 0x0000                                                 | 1             | 1              | None                     |
|                      | CLR     | WREG            | WREG = 0x0000                                              | 1             | 1              | None                     |
|                      | CLR     | Ws              | Ws = 0x0000                                                | 1             | 1              | None                     |
| CLRWDT               | CLRWDT  |                 | Clear Watchdog Timer                                       | 1             | 1              | WDTO, Sleep              |
| COM                  | СОМ     | f               | f = f                                                      | 1             | 1              | N, Z                     |
|                      | СОМ     | f,WREG          | WREG = $\overline{f}$                                      | 1             | 1              | N. Z                     |
|                      | COM     | We Wd           | $Wd = \overline{Ws}$                                       | 1             | 1              | N Z                      |
| CP                   | CP      | f               | Compare f with WREG                                        | 1             | 1              | C DC N OV Z              |
| 01                   | CP      | -<br>Wb.#lit5   | Compare Wb with lit5                                       | 1             | 1              | C DC N OV Z              |
|                      | CP      | Wb.Ws           | Compare Wb with Ws (Wb – Ws)                               | 1             | 1              | C, DC, N, OV, Z          |
| CPO                  | CPO     | f               | Compare f with 0x0000                                      | 1             | 1              | C DC N OV Z              |
|                      | CP0     | Ws              | Compare Ws with 0x0000                                     | 1             | 1              | C, DC, N, OV, Z          |
| CPB                  | CPB     | f               | Compare f with WREG, with Borrow                           | 1             | 1              | C. DC. N. OV. Z          |
|                      | CPB     | Wb.#lit5        | Compare Wb with lit5, with Borrow                          | 1             | 1              | C. DC. N. OV. Z          |
|                      | CPB     | Wb,Ws           | Compare Wb with Ws, with Borrow $(Wb - Ws - \overline{C})$ | 1             | 1              | C, DC, N, OV, Z          |
| CPSEQ                | CPSEQ   | Wb,Wn           | Compare Wb with Wn, Skip if =                              | 1             | 1<br>(2 or 3)  | None                     |
| CPSGT                | CPSGT   | Wb,Wn           | Compare Wb with Wn, Skip if >                              | 1             | 1<br>(2 or 3)  | None                     |
| CPSLT                | CPSLT   | Wb,Wn           | Compare Wb with Wn, Skip if <                              | 1             | 1<br>(2 or 3)  | None                     |
| CPSNE                | CPSNE   | Wb,Wn           | Compare Wb with Wn, Skip if ≠                              | 1             | 1<br>(2 or 3)  | None                     |
| DAW                  | DAW.B   | Wn              | Wn = Decimal Adjust Wn                                     | 1             | 1              | С                        |
| DEC                  | DEC     | f               | f = f - 1                                                  | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC     | f,WREG          | WREG = f-1                                                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC     | Ws,Wd           | Wd = Ws - 1                                                | 1             | 1              | C, DC, N, OV, Z          |
| DEC2                 | DEC2    | f               | f = f - 2                                                  | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC2    | f,WREG          | WREG = f – 2                                               | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC2    | Ws,Wd           | Wd = Ws - 2                                                | 1             | 1              | C, DC, N, OV, Z          |
| DISI                 | DISI    | #lit14          | Disable Interrupts for k Instruction Cycles                | 1             | 1              | None                     |
| DIV                  | DIV.SW  | Wm,Wn           | Signed 16/16-bit Integer Divide                            | 1             | 18             | N, Z, C, OV              |
|                      | DIV.SD  | Wm,Wn           | Signed 32/16-bit Integer Divide                            | 1             | 18             | N, Z, C, OV              |
|                      | DIV.UW  | Wm,Wn           | Unsigned 16/16-bit Integer Divide                          | 1             | 18             | N, Z, C, OV              |
|                      | DIV.UD  | Wm,Wn           | Unsigned 32/16-bit Integer Divide                          | 1             | 18             | N, Z, C, OV              |
| EXCH                 | EXCH    | Wns,Wnd         | Swap Wns with Wnd                                          | 1             | 1              | None                     |
| FBCL                 | FFBCL   | Ws, Wnd         | Find Bit Change from left (MSb) Side                       | 1             | 1              | None                     |
| FF1L                 | FF1L    | Ws,Wnd          | Find First One from Left (MSb) Side                        | 1             | 1              | С                        |
| FF1R                 | FF1R    | Ws, Wnd         | Find First One from Right (LSb) Side                       | 1             | 1              | С                        |

#### TABLE 26-2: INSTRUCTION SET OVERVIEW (CONTINUED)

#### TABLE 27-16: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.0V TO 3.6V)

| AC CHARACTERISTICS |       |                                  | <b>Standard</b><br>Operating | <b>Operating</b><br>temperatu | Conditions<br>re | <b>5: 2.0V to</b><br>-40°C ±<br>-40°C ± | > 3.6V (unless otherwise stated)<br>$\leq TA \leq +85^{\circ}C$ for Industrial<br>$\leq TA \leq +125^{\circ}C$ for Extended |  |
|--------------------|-------|----------------------------------|------------------------------|-------------------------------|------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.       | Sym   | Characteristic <sup>(1)</sup>    | Min                          | Тур <sup>(2)</sup>            | Мах              | Units                                   | Conditions                                                                                                                  |  |
| OS50               | Fplli | PLL Input Frequency<br>Range     | 3<br>3                       | _                             | 8<br>6           | MHz<br>MHz                              | ECPLL, HSPLL, XTPLL modes,<br>-40°C $\leq$ TA $\leq$ +85°C<br>ECPLL, HSPLL, XTPLL modes,<br>-40°C $\leq$ TA $\leq$ +125°C   |  |
| OS51               | Fsys  | PLL Output Frequency<br>Range    | 8<br>8                       | —                             | 32<br>24         | MHz<br>MHz                              | $\begin{array}{l} -40^{\circ}C \leq TA \leq +85^{\circ}C \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \end{array}$            |  |
| OS52               | TLOCK | PLL Start-up Time<br>(Lock Time) | -                            | —                             | 2                | ms                                      |                                                                                                                             |  |
| OS53               | DCLK  | CLKO Stability (Jitter)          | -2                           | 1                             | 2                | %                                       | Measured over 100 ms period                                                                                                 |  |

Note 1: These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### TABLE 27-17: INTERNAL RC OSCILLATOR SPECIFICATIONS

| AC CHARACTERISTICS |       |                    | <b>Standard</b><br>Operating | <b>Operating</b><br>temperatu | Conditions:<br>re | 2.0V to 3.6V (unless otherwise stated)<br>-40°C $\leq$ TA $\leq$ +85°C for Industrial<br>-40°C $\leq$ TA $\leq$ +125°C for Extended |            |  |
|--------------------|-------|--------------------|------------------------------|-------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------|--|
| Param<br>No.       | Sym   | Characteristic     | Min                          | Тур                           | Max               | Units                                                                                                                               | Conditions |  |
| -                  | TFRC  | FRC Start-up Time  | _                            | 15                            | —                 | μS                                                                                                                                  |            |  |
|                    | TLPRC | LPRC Start-up Time | —                            | 40                            | —                 | μS                                                                                                                                  |            |  |

#### TABLE 27-18: AC CHARACTERISTICS: INTERNAL RC ACCURACY

| AC CHA       | RACTERISTICS                        | <b>Standar</b><br>Operatir | d Operat | <b>ing Conc</b><br>rature | litions: 2<br><br>   | 2.0V to 3.6V (unless of $40^{\circ}C \le TA \le +85^{\circ}C$ for Ir $40^{\circ}C \le TA \le +125^{\circ}C$ for | <b>herwise stated)</b><br>ndustrial<br>Extended |  |  |
|--------------|-------------------------------------|----------------------------|----------|---------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|
| Param<br>No. | Characteristic                      | Min                        | Тур      | Max                       | Max Units Conditions |                                                                                                                 |                                                 |  |  |
| F20          | Internal FRC @ 8 MHz <sup>(1)</sup> | -2                         |          | 2                         | %                    | +25°C                                                                                                           |                                                 |  |  |
|              |                                     | -5                         |          | 5                         | %                    | $-40^{\circ}C \le TA \le +85^{\circ}C \qquad 3.0V \le VDD \le 300$                                              |                                                 |  |  |
|              |                                     | -7                         |          | 7                         | %                    | +125°C                                                                                                          |                                                 |  |  |
| F21          | LPRC @ 31 kHz <sup>(2)</sup>        | -15                        |          | 15                        | %                    | +25°C                                                                                                           |                                                 |  |  |
|              |                                     | -15                        |          | 15                        | %                    | $-40^\circ C \le T A \le +85^\circ C$                                                                           | $3.0V \le V\text{DD} \le 3.6V$                  |  |  |
|              |                                     | -30                        |          | 30                        | %                    | +125°C                                                                                                          |                                                 |  |  |

Note 1: Frequency calibrated at +25°C and 3.3V. OSCTUN bits can be used to compensate for temperature drift.
2: Change of LPRC frequency as VDD changes.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

#### ISBN: 978-1-62077-201-0

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.