# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, PMP, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 21                                                                            |
| Program Memory Size        | 48KB (16K x 24)                                                               |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 8K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                     |
| Data Converters            | A/D 10x10b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 28-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj48ga002-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          | Pin Number                    |                             |                    |     |                                                                       |                                                                                            |
|----------|-------------------------------|-----------------------------|--------------------|-----|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Function | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 28-Pin<br>QFN               | 44-Pin<br>QFN/TQFP | I/O | Input<br>Buffer                                                       | Description                                                                                |
| OSCI     | 9                             | 6                           | 30                 | I   | ANA                                                                   | Main Oscillator Input Connection.                                                          |
| OSCO     | 10                            | 7                           | 31                 | 0   | ANA                                                                   | Main Oscillator Output Connection.                                                         |
| PGEC1    | 5                             | 2                           | 22                 | I/O | ST                                                                    | In-Circuit Debugger/Emulator and ICSP™ Programming                                         |
| PGEC2    | 22                            | 19                          | 9                  | I/O | ST                                                                    | Clock.                                                                                     |
| PGEC3    | 14                            | 12                          | 42                 | I/O | ST                                                                    |                                                                                            |
| PGED1    | 4                             | 1                           | 21                 | I/O | ST                                                                    | In-Circuit Debugger/Emulator and ICSP Programming                                          |
| PGED2    | 21                            | 18                          | 8                  | I/O | ST                                                                    | Data.                                                                                      |
| PGED3    | 15                            | 11                          | 41                 | I/O | ST                                                                    |                                                                                            |
| PMA0     | 10                            | 7                           | 3                  | I/O | ST/TTL                                                                | Parallel Master Port Address Bit 0 Input (Buffered Slave modes) and Output (Master modes). |
| PMA1     | 12                            | 9                           | 2                  | I/O | ST/TTL                                                                | Parallel Master Port Address Bit 1 Input (Buffered Slave modes) and Output (Master modes). |
| PMA2     | —                             | _                           | 27                 | 0   | _                                                                     | Parallel Master Port Address (Demultiplexed Master                                         |
| PMA3     | —                             | _                           | 38                 | 0   | _                                                                     | modes).                                                                                    |
| PMA4     | —                             | _                           | 37                 | 0   |                                                                       |                                                                                            |
| PMA5     | —                             | _                           | 4                  | 0   | _                                                                     |                                                                                            |
| PMA6     | —                             | _                           | 5                  | 0   | _                                                                     |                                                                                            |
| PMA7     | —                             | _                           | 13                 | 0   | _                                                                     |                                                                                            |
| PMA8     | —                             | _                           | 32                 | 0   | _                                                                     |                                                                                            |
| PMA9     | —                             | _                           | 35                 | 0   | _                                                                     |                                                                                            |
| PMA10    | —                             |                             | 12                 | 0   | _                                                                     |                                                                                            |
| PMA11    | —                             | _                           | —                  | 0   | _                                                                     |                                                                                            |
| PMA12    | —                             | _                           | —                  | 0   | _                                                                     |                                                                                            |
| PMA13    | —                             | _                           | _                  | 0   | _                                                                     |                                                                                            |
| PMBE     | 11                            | 8                           | 36                 | 0   | _                                                                     | Parallel Master Port Byte Enable Strobe.                                                   |
| PMCS1    | 26                            | 23                          | 15                 | 0   | _                                                                     | Parallel Master Port Chip Select 1 Strobe/Address Bit 14.                                  |
| PMD0     | 23                            | 20                          | 10                 | I/O | ST/TTL                                                                | Parallel Master Port Data (Demultiplexed Master mode) or                                   |
| PMD1     | 22                            | 19                          | 9                  | I/O | ST/TTL                                                                | Address/Data (Multiplexed Master modes).                                                   |
| PMD2     | 21                            | 18                          | 8                  | I/O | ST/TTL                                                                |                                                                                            |
| PMD3     | 18                            | 15                          | 1                  | I/O | ST/TTL                                                                |                                                                                            |
| PMD4     | 17                            | 14                          | 44                 | I/O | ST/TTL                                                                |                                                                                            |
| PMD5     | 16                            | 13                          | 43                 | I/O | ST/TTL                                                                |                                                                                            |
| PMD6     | 15                            | 12                          | 42                 | I/O | ST/TTL                                                                |                                                                                            |
| PMD7     | 14                            | 11                          | 41                 | I/O | ST/TTL                                                                |                                                                                            |
| PMRD     | 24                            | 21                          | 11                 | 0   |                                                                       | Parallel Master Port Read Strobe.                                                          |
| PMWR     | 25                            | 22                          | 14                 | 0   | _                                                                     | Parallel Master Port Write Strobe.                                                         |
| Legend:  | TTL = TTL inp<br>ANA = Analog | out buffer<br>level input/o | utput              |     | Schmitt Trigger input buffer<br>= I <sup>2</sup> C/SMBus input buffer |                                                                                            |

#### TABLE 1-2: PIC24FJ64GA004 FAMILY PINOUT DESCRIPTIONS (CONTINUED)

Note 1: Alternative multiplexing when the I2C1SEL Configuration bit is cleared.

## 4.2 Data Address Space

The PIC24F core has a separate, 16-bit wide data memory space, addressable as a single linear range. The data space is accessed using two Address Generation Units (AGUs), one each for read and write operations. The data space memory map is shown in Figure 4-3.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the data space. This gives a data space address range of 64 Kbytes or 32K words. The lower half of the data memory space (that is, when EA<15> = 0) is used for implemented memory addresses, while the upper half (EA<15> = 1) is reserved for the Program Space Visibility (PSV) area (see Section 4.3.3 "Reading Data From Program Memory Using Program Space Visibility"). PIC24FJ64GA004 family devices implement a total of 8 Kbytes of data memory. Should an EA point to a location outside of this area, an all zero word or byte will be returned.

#### 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byte-addressable, 16-bit wide blocks. Data is aligned in data memory and registers as 16-bit words, but all data space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.



#### 6.2.1 POR AND LONG OSCILLATOR START-UP TIMES

The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) will have a relatively long start-up time. Therefore, one or more of the following conditions is possible after SYSRST is released:

- · The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer has not expired (if a crystal oscillator is used).
- The PLL has not achieved a lock (if PLL is used).

The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known.

#### 6.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS

If the FSCM is enabled, it will begin to monitor the system clock source when SYSRST is released. If a valid clock source is not available at this time, the device will automatically switch to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine.

#### 6.2.2.1 FSCM Delay for Crystal and PLL Clock Sources

When the system clock source is provided by a crystal oscillator and/or the PLL, a small delay, TFSCM, will automatically be inserted after the POR and PWRT delay times. The FSCM will not begin to monitor the system clock source until this delay expires. The FSCM delay time is nominally 100  $\mu$ s and provides additional time for the oscillator and/or PLL to stabilize. In most cases, the FSCM delay will prevent an oscillator failure trap at a device Reset when the PWRT is disabled.

## 6.3 Special Function Register Reset States

Most of the Special Function Registers (SFRs) associated with the PIC24F CPU and peripherals are reset to a particular value at a device Reset. The SFRs are grouped by their peripheral or CPU function and their Reset values are specified in each section of this manual.

The Reset value for each SFR does not depend on the type of Reset, with the exception of four registers. The Reset value for the Reset Control register, RCON, will depend on the type of device Reset. The Reset value for the Oscillator Control register, OSCCON, will depend on the type of Reset and the programmed values of the FNOSCx bits in the CW2 register (see Table 6-2). The RCFGCAL and NVMCON registers are only affected by a POR.

|                |                                    | -                                  |                  |                   | -                |                 | <b>D</b> 4 + 4 + 6 |
|----------------|------------------------------------|------------------------------------|------------------|-------------------|------------------|-----------------|--------------------|
| U-0            | U-0                                | R/W-0                              | R/W-0            | R/W-0             | R/W-0            | R/W-0           | R/W-0              |
|                | —                                  | AD1IF                              | U1TXIF           | U1RXIF            | SPI1IF           | SPF1IF          | 13IF               |
| DIT 15         |                                    |                                    |                  |                   |                  |                 | bit 8              |
| R/W-0          | R/W-0                              | R/M-0                              | 11-0             | R/W-0             | R/W-0            | R/\\/_0         | R/W/-0             |
| T2IF           | OC2IE                              | IC2IE                              | _                | T1IF              | OC1IE            | IC1IE           | INTOIF             |
| bit 7          | 002                                |                                    |                  |                   |                  |                 | bit 0              |
|                |                                    |                                    |                  |                   |                  |                 |                    |
| Legend:        |                                    |                                    |                  |                   |                  |                 |                    |
| R = Readable   | e bit                              | W = Writable                       | bit              | U = Unimplem      | nented bit, read | 1 as '0'        |                    |
| -n = Value at  | POR                                | '1' = Bit is set                   |                  | '0' = Bit is clea | ared             | x = Bit is unkn | iown               |
|                |                                    |                                    |                  |                   |                  |                 |                    |
| bit 15-14      | Unimplemen                         | ted: Read as '                     | )'               |                   |                  |                 |                    |
| bit 13         | AD1IF: A/D C                       | Conversion Con                     | plete Interrup   | t Flag Status bit |                  |                 |                    |
|                | 1 = Interrupt r                    | request has occ<br>request has not | concurred        |                   |                  |                 |                    |
| bit 12         | U1TXIF: UAR                        | RT1 Transmitter                    | Interrupt Flag   | Status bit        |                  |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred           |                   |                  |                 |                    |
|                | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |
| bit 11         | U1RXIF: UAF                        | RT1 Receiver Ir                    | iterrupt Flag S  | tatus bit         |                  |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred           |                   |                  |                 |                    |
| bit 10         | SPI1IE SPI1                        | Event Interrunt                    | Flag Status h    | it                |                  |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred           | it i              |                  |                 |                    |
|                | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |
| bit 9          | SPF1IF: SPI1                       | I Fault Interrupt                  | Flag Status b    | it                |                  |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred           |                   |                  |                 |                    |
| hit 8          | T3IE· Timer3                       | Interrunt Flag                     | Status bit       |                   |                  |                 |                    |
| bit o          | 1 = Interrupt r                    | request has occ                    | curred           |                   |                  |                 |                    |
|                | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |
| bit 7          | T2IF: Timer2                       | Interrupt Flag S                   | Status bit       |                   |                  |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred           |                   |                  |                 |                    |
| bit 6          |                                    | it Compare Ch                      | occurred         | nt Elan Status k  | nit              |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred           | prinag Status r   | Jit              |                 |                    |
|                | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |
| bit 5          | IC2IF: Input C                     | Capture Channe                     | el 2 Interrupt F | lag Status bit    |                  |                 |                    |
|                | 1 = Interrupt request has occurred |                                    |                  |                   |                  |                 |                    |
| hit 1          | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |
| Dil 4<br>bit 2 |                                    | Interrupt Eleg 9                   | )<br>Statua hit  |                   |                  |                 |                    |
| DIL 3          | 1 = Interrupt r                    | request has occ                    | surred           |                   |                  |                 |                    |
|                | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |
| bit 2          | OC1IF: Outpu                       | ut Compare Ch                      | annel 1 Interru  | pt Flag Status b  | bit              |                 |                    |
|                | 1 = Interrupt r                    | request has occ                    | curred .         |                   |                  |                 |                    |
|                | 0 = Interrupt r                    | request has not                    | occurred         |                   |                  |                 |                    |

# REGISTER 7-5: IFS0: INTERRUPT FLAG STATUS REGISTER 0

#### REGISTER 7-5: IFS0: INTERRUPT FLAG STATUS REGISTER 0 (CONTINUED)

- bit 1 IC1IF: Input Capture Channel 1 Interrupt Flag Status bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred
- bit 0 INTOIF: External Interrupt 0 Flag Status bit
  - 1 = Interrupt request has occurred
    - 0 = Interrupt request has not occurred

## REGISTER 10-13: RPINR22: PERIPHERAL PIN SELECT INPUT REGISTER 22

| U-0    | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|-----|--------|--------|--------|--------|--------|
| —      | —   | _   | SCK2R4 | SCK2R3 | SCK2R2 | SCK2R1 | SCK2R0 |
| bit 15 |     |     |        |        |        |        | bit 8  |
|        |     |     |        |        |        |        |        |

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | SDI2R4 | SDI2R3 | SDI2R2 | SDI2R1 | SDI2R0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                                     |
|-----------|--------------------------------------------------------------------------------|
| bit 12-8  | SCK2R<4:0>: Assign SPI2 Clock Input (SCK2IN) to the Corresponding RPn Pin bits |
| bit 7-5   | Unimplemented: Read as '0'                                                     |
| bit 4-0   | SDI2R<4:0>: Assign SPI2 Data Input (SDI2) to the Corresponding RPn Pin bits    |

## REGISTER 10-14: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| U-0                                | U-0 | U-0 | U-0               | U-0                                | U-0             | U-0   | U-0   |
|------------------------------------|-----|-----|-------------------|------------------------------------|-----------------|-------|-------|
| —                                  | —   | —   | —                 | —                                  |                 |       | —     |
| bit 15                             |     |     |                   |                                    |                 |       | bit 8 |
|                                    |     |     |                   |                                    |                 |       |       |
| U-0                                | U-0 | U-0 | R/W-1             | R/W-1                              | R/W-1           | R/W-1 | R/W-1 |
|                                    | —   | —   | SS2R4             | SS2R3                              | SS2R2           | SS2R1 | SS2R0 |
| bit 7                              |     |     |                   |                                    |                 |       | bit 0 |
|                                    |     |     |                   |                                    |                 |       |       |
| Legend:                            |     |     |                   |                                    |                 |       |       |
| R = Readable bit W = Writable bit  |     |     | oit               | U = Unimplemented bit, read as '0' |                 |       |       |
| -n = Value at POR '1' = Bit is set |     |     | '0' = Bit is clea | ared                               | x = Bit is unkr | iown  |       |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 SS2R<4:0>: Assign SPI2 Slave Select Input (SS2IN) to the Corresponding RPn Pin bits

## 11.0 TIMER1

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, **"Timers"** (DS39704).

The Timer1 module is a 16-bit timer which can serve as the time counter for the Real-Time Clock (RTC), or operate as a free-running, interval timer/counter. Timer1 can operate in three modes:

- 16-Bit Timer
- 16-Bit Synchronous Counter
- 16-Bit Asynchronous Counter

Timer1 also supports these features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation During CPU Idle and Sleep modes
- Interrupt on 16-Bit Period Register Match or Falling Edge of External Gate Signal

Figure 11-1 presents a block diagram of the 16-bit timer module.

To configure Timer1 for operation:

- 1. Set the TON bit (= 1).
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Set or clear the TSYNC bit to configure synchronous or asynchronous operation.
- 5. Load the timer period value into the PR1 register.
- 6. If interrupts are required, set the Timer1 Interrupt Enable bit, T1IE. Use the priority bits, T1IP<2:0>, to set the interrupt priority.





#### **FIGURE 12-1:** TIMER2/3 AND TIMER4/5 (32-BIT) BLOCK DIAGRAM

3: The A/D Event Trigger is available only on Timer2/3.

#### REGISTER 15-2: SPIxCON1: SPIx CONTROL REGISTER 1 (CONTINUED)

- bit 4-2 SPRE<2:0>: Secondary Prescale bits (Master mode)
  - 111 = Secondary prescale 1:1
  - 110 = Secondary prescale 2:1
  - ... 000 = Secondary prescale 8:1
- bit 1-0 **PPRE<1:0>:** Primary Prescale bits (Master mode)
  - 11 = Primary prescale 1:1
  - 10 = Primary prescale 4:1
  - 01 = Primary prescale 16:1
  - 00 = Primary prescale 64:1
- Note 1: If DISSCK = 0, SCKx must be configured to an available RPn pin. See Section 10.4 "Peripheral Pin Select (PPS)" for more information.
  - 2: If DISSDO = 0, SDOx must be configured to an available RPn pin. See Section 10.4 "Peripheral Pin Select (PPS)" for more information.
  - **3:** The CKE bit is not used in the Framed SPI modes. The user should program this bit to '0' for the Framed SPI modes (FRMEN = 1).
  - 4: If SSEN = 1, SSx must be configured to an available RPn pin. See Section 10.4 "Peripheral Pin Select (PPS)" for more information.

#### REGISTER 15-3: SPIxCON2: SPIx CONTROL REGISTER 2

| R/W-0  | R/W-0  | R/W-0   | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|--------|---------|-----|-----|-----|-----|-------|
| FRMEN  | SPIFSD | SPIFPOL | —   | —   | —   | —   | —     |
| bit 15 |        |         |     |     |     |     | bit 8 |

| U-0       | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0  |
|-----------|-----|-----|-----|-----|-----|-------|--------|
| —         | —   | —   | —   | —   | —   | SPIFE | SPIBEN |
| bit 7 bit |     |     |     |     |     |       | bit 0  |

| Legend:       |                                                                                                                                |                                                     |                            |                    |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------|--------------------|--|--|
| R = Readable  | e bit                                                                                                                          | W = Writable bit                                    | U = Unimplemented bit, rea | ıd as '0'          |  |  |
| -n = Value at | POR                                                                                                                            | '1' = Bit is set                                    | '0' = Bit is cleared       | x = Bit is unknown |  |  |
|               |                                                                                                                                |                                                     |                            |                    |  |  |
| bit 15        | FRMEN: Fran                                                                                                                    | med SPIx Support bit                                |                            |                    |  |  |
|               | 1 = Framed S<br>0 = Framed S                                                                                                   | SPIx support is enabled<br>SPIx support is disabled |                            |                    |  |  |
| bit 14        | SPIFSD: SPI                                                                                                                    | x Frame Sync Pulse Directior                        | n Control on SSx Pin bit   |                    |  |  |
|               | 1 = Frame sync pulse input (slave)<br>0 = Frame sync pulse output (master)                                                     |                                                     |                            |                    |  |  |
| bit 13        | SPIFPOL: SF                                                                                                                    | Plx Frame Sync Pulse Polarity                       | y bit (Frame mode only)    |                    |  |  |
|               | 1 = Frame sy<br>0 = Frame sy                                                                                                   | nc pulse is active-high<br>nc pulse is active-low   |                            |                    |  |  |
| bit 12-2      | Unimplemen                                                                                                                     | ted: Read as '0'                                    |                            |                    |  |  |
| bit 1         | SPIFE: SPIx                                                                                                                    | Frame Sync Pulse Edge Sele                          | ect bit                    |                    |  |  |
|               | <ul> <li>1 = Frame sync pulse coincides with first bit clock</li> <li>0 = Frame sync pulse precedes first bit clock</li> </ul> |                                                     |                            |                    |  |  |
| bit 0         | SPIBEN: SPIx Enhanced Buffer Enable bit                                                                                        |                                                     |                            |                    |  |  |
|               | 1 = Enhance                                                                                                                    | d Buffer is enabled                                 |                            |                    |  |  |
|               | 0 = Enhance                                                                                                                    | d Buffer is disabled (Legacy n                      | node)                      |                    |  |  |
|               |                                                                                                                                |                                                     |                            |                    |  |  |

© 2010-2013 Microchip Technology Inc.



# REGISTER 16-1: I2CxCON: I2Cx CONTROL REGISTER (CONTINUED)

| bit 5 | <b>ACKDT:</b> Acknowledge Data bit (when operating as I <sup>2</sup> C master, applicable during master receive)<br>Value that will be transmitted when the software initiates an Acknowledge sequence.<br>1 = Sends a NACK during Acknowledge<br>0 = Sends an ACK during Acknowledge                                                                            |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4 | <ul> <li>ACKEN: Acknowledge Sequence Enable bit (when operating as I<sup>2</sup>C master, applicable during master receive)</li> <li>1 = Initiates Acknowledge sequence on SDAx and SCLx pins and transmits the ACKDT data bit.<br/>Hardware is clear at the end of master Acknowledge sequence.</li> <li>0 = Acknowledge sequence is not in progress</li> </ul> |
| bit 3 | <b>RCEN:</b> Receive Enable bit (when operating as I <sup>2</sup> C master)<br>1 = Enables Receive mode for I <sup>2</sup> C. Hardware is clear at the end of eighth bit of master receive data byte.<br>0 = Receive sequence is not in progress                                                                                                                 |
| bit 2 | <ul> <li>PEN: Stop Condition Enable bit (when operating as I<sup>2</sup>C master)</li> <li>1 = Initiates Stop condition on SDAx and SCLx pins. Hardware is clear at the end of master Stop sequence.</li> <li>0 = Stop condition is not in progress</li> </ul>                                                                                                   |
| bit 1 | <ul> <li>RSEN: Repeated Start Condition Enable bit (when operating as I<sup>2</sup>C master)</li> <li>1 = Initiates Repeated Start condition on SDAx and SCLx pins. Hardware is clear at the end of master Repeated Start sequence.</li> <li>0 = Repeated Start condition is not in progress</li> </ul>                                                          |
| bit 0 | <ul> <li>SEN: Start Condition Enable bit (when operating as I<sup>2</sup>C master)</li> <li>1 = Initiates Start condition on SDAx and SCLx pins. Hardware is clear at the end of master Start sequence.</li> <li>0 = Start condition is not in progress</li> </ul>                                                                                               |

Note 1: In Slave mode, the module will not automatically clock stretch after receiving the address byte.

#### REGISTER 16-2: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 5 | D/A: Data/Address bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                            |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Indicates that the last byte received was data</li> <li>0 = Indicates that the last byte received was a device address</li> <li>Hardware is clear at a device address match. Hardware is set by a write to I2CxTRN or by reception of a slave byte.</li> </ul> |
| bit 4 | P: Stop bit                                                                                                                                                                                                                                                                 |
|       | <ul> <li>1 = Indicates that a Stop bit has been detected last</li> <li>0 = Stop bit was not detected last</li> <li>Hardware is set or clear when Start, Repeated Start or Stop is detected.</li> </ul>                                                                      |
| bit 3 | S: Start bit                                                                                                                                                                                                                                                                |
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> <li>Hardware is set or clear when Start, Repeated Start or Stop is detected.</li> </ul>                                                |
| bit 2 | <b>R/W</b> : Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                          |
|       | <ul> <li>1 = Read – Indicates data transfer is output from slave</li> <li>0 = Write – Indicates data transfer is input to slave</li> <li>Hardware is set or clear after reception of an I<sup>2</sup>C device address byte.</li> </ul>                                      |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                                                                                                                                                         |
|       | <ul> <li>1 = Receive is complete, I2CxRCV is full</li> <li>0 = Receive is not complete, I2CxRCV is empty</li> <li>Hardware is set when I2CxRCV is written with received byte. Hardware is clear when software reads</li> <li>I2CxRCV.</li> </ul>                            |
| bit 0 | <b>TBF:</b> Transmit Buffer Full Status bit<br>1 = Transmit is in progress, I2CxTRN is full<br>0 = Transmit is complete, I2CxTRN is empty<br>Hardware is set when software writes I2CxTRN. Hardware is clear at completion of data transmission.                            |

**Note 1:** In both Master and Slave modes, the ACKSTAT bit is only updated when transmitting data resulting in the reception of an ACK or NACK from another device. Do not check the state of ACKSTAT when receiving data, either as a slave or a master. Reading ACKSTAT after receiving address or data bytes returns an invalid result.

#### REGISTER 16-3: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

| U-0          | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|--------------|-----|-----|-----|-----|-----|-------|-------|
| —            | —   | —   | —   | —   | —   | AMSK9 | AMSK8 |
| bit 15 bit 8 |     |     |     |     |     |       |       |

| R/W-0       | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|
| AMSK7       | AMSK6 | AMSK5 | AMSK4 | AMSK3 | AMSK2 | AMSK1 | AMSK0 |
| bit 7 bit 0 |       |       |       |       |       |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

AMSK<9:0>: Mask for Address Bit x Select bits

- 1 = Enables masking for bit x of incoming message address; bit match is not required in this position
- 0 = Disables masking for bit x; bit match is required in this position

bit 9-0

# 17.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, *"UART"* (DS39708).

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in the PIC24F device family. The UART is a full-duplex, asynchronous system that can communicate with peripheral devices, such as personal computers, LIN/J2602, RS-232 and RS-485 interfaces. The module also supports a hardware flow control option with the UxCTS and UxRTS pins, and also includes an IrDA<sup>®</sup> encoder and decoder.

The primary features of the UART module are:

- Full-Duplex, 8 or 9-Bit Data Transmission through the UxTX and UxRX Pins
- Even, Odd or No Parity Options (for 8-bit data)
- One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS Pins
- Fully Integrated Baud Rate Generator with 16-Bit
  Prescaler

- Baud Rates Ranging from 1 Mbps to 15 bps at 16 MIPS
- 4-Deep, First-In-First-Out (FIFO) Transmit Data Buffer
- · 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-bit mode with Address Detect (9th bit = 1)
- · Transmit and Receive Interrupts
- · Loopback mode for Diagnostic Support
- Support for Sync and Break Characters
- Supports Automatic Baud Rate Detection
- IrDA Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support

A simplified block diagram of the UART is shown in Figure 17-1. The UART module consists of these key important hardware elements:

- Baud Rate Generator
- Asynchronous Transmitter
- Asynchronous Receiver

Note: In this section, the UART modules are referred to together as UARTx or separately as UART1 and UART2.

# FIGURE 17-1: UARTx SIMPLIFIED BLOCK DIAGRAM Baud Rate Generator IrDA® IrDA® Karta Baud Rate Generator IrDA® IrDA®

# © 2010-2013 Microchip Technology Inc.

# 20.0 PROGRAMMABLE CYCLIC REDUNDANCY CHECK (CRC) GENERATOR

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Programmable Cyclic Redundancy Check (CRC)" (DS39714).

The programmable CRC generator offers the following features:

- User-programmable polynomial CRC equation
- Interrupt output
- Data FIFO

The module implements a software configurable CRC generator. The terms of the polynomial and its length can be programmed using the X<15:1> bits (CRCXOR<15:1>) and the PLEN<3:0> bits (CRCCON<3:0>), respectively.

FIGURE 20-1: CRC BLOCK DIAGRAM

Consider the following equation:

#### EQUATION 20-1: CRC POLYNOMIAL

 $x^{16} + x^{12} + x^5 + 1 \\$ 

To program this polynomial into the CRC generator, the CRC register bits should be set as shown in Table 20-1.

| TABLE 20-1: | EXAMPLE CRC SETUP |
|-------------|-------------------|
|-------------|-------------------|

| Bit Name  | Bit Value      |  |  |  |  |
|-----------|----------------|--|--|--|--|
| PLEN<3:0> | 1111           |  |  |  |  |
| X<15:1>   | 00010000010000 |  |  |  |  |

Note that for the value of X<15:1>, the 12th bit and the 5th bit are set to '1', as required by the equation. The 0 bit, required by the equation, is always XORed. For a 16-bit polynomial, the 16th bit is also always assumed to be XORed; therefore, the X<15:1> bits do not have the 0 bit or the 16th bit.

A simplified block diagram of the module is shown in Figure 20-1. The general topology of the shift engine is shown in Figure 20-2.





#### FIGURE 21-1: 10-BIT HIGH-SPEED A/D CONVERTER BLOCK DIAGRAM

## TABLE 27-3: DC CHARACTERISTICS: TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS |                       | Standard Operating Conditions: 2.0<br>Operating temperature -40°<br>-40° |         |                    | <b>5: 2.0V to</b><br>-40°C ≤<br>-40°C ≤ | 1.0V to 3.6V (unless otherwise stated)<br>$10^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$10^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                   |
|--------------------|-----------------------|--------------------------------------------------------------------------|---------|--------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Param<br>No.       | Symbol                | Characteristic                                                           | Min     | Typ <sup>(1)</sup> | Max                                     | Units                                                                                                                                                 | Conditions                        |
| Operat             | ing Volta             | ge                                                                       |         |                    |                                         |                                                                                                                                                       |                                   |
| DC10               | 3 Supply Voltage      |                                                                          |         |                    |                                         |                                                                                                                                                       |                                   |
|                    | Vdd<br>Vdd<br>Vddcore |                                                                          | VBORMIN |                    | 3.6                                     | V                                                                                                                                                     | Regulator enabled                 |
|                    |                       |                                                                          | VDDCORE |                    | 3.6                                     | V                                                                                                                                                     | Regulator disabled                |
|                    |                       |                                                                          | 2.0     |                    | 2.75                                    | V                                                                                                                                                     | Regulator disabled                |
| DC12               | Vdr                   | RAM Data Retention<br>Voltage <sup>(2)</sup>                             | 1.5     | —                  | _                                       | V                                                                                                                                                     |                                   |
| DC16               | VPOR                  | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal         | _       | _                  | Vss                                     | V                                                                                                                                                     |                                   |
| DC17               | SVDD                  | <b>VDD Rise Rate</b><br>to Ensure Internal<br>Power-on Reset Signal      | 0.05    | _                  | -                                       | V/ms                                                                                                                                                  | 0-3.3V in 0.1s<br>0-2.5V in 60 ms |
| DC18               | VBOR                  | Brown-out Reset<br>Voltage                                               | 1.8     | 2.1                | 2.2                                     | V                                                                                                                                                     |                                   |

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: This is the limit to which VDD can be lowered without losing RAM data.

28-Lead QFN (6X6 mm)



44-Lead QFN (8x8x0.9 mm)



44-Lead TQFP (10x10x1 mm)







## Example



Example



# 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-103C Sheet 1 of 2

# APPENDIX A: REVISION HISTORY

# **Revision A (March 2007)**

Original data sheet for the PIC24FJ64GA004 family of devices.

# Revision B (March 2007)

Changes to Table 26-8; packaging diagrams updated.

# **Revision C (January 2008)**

- Update of electrical specifications to include DC characteristics for Extended Temperature devices.
- Update for A/D converter chapter to include information on internal band gap voltage reference.
- Added "Appendix B: "Additional Guidance for PIC24FJ64GA004 Family Applications".
- General revisions to incorporate corrections included in document errata to date (DS80333).

# **Revision D (January 2010)**

- Update of electrical specifications to include 60°C specifications for power-down current to DC characteristics.
- Removes references to JTAG programming throughout the document.
- · Other minor typographic corrections throughout.

# Revision E (May 2013)

- Updates all pin diagrams to indicate 5V tolerant pins.
- · Updates all package labeling diagrams.
- Changes the VREGS bit name (RCON<8>) to PMSLP in all occurrences throughout the data sheet; also updates the description of the bit's functionality in Register 6-1. (The actual operation of the bit remains unchanged.)
- Adds additional explanatory text to the following sections:
  - Section 9.2.1 "Sleep Mode"
  - Section 10.4.2.1 "Peripheral Pin Select Function Priority"
  - Section 24.2.3 "On-Chip Regulator and POR"

- Updates Section 2.0 "Guidelines for Getting Started with 16-Bit Microcontrollers" with the most current information on VCAP selection.
- Replaces Table 6-3 (Reset Delay Times) with an updated version.
- Updates Section 7.0 "Interrupt Controller" by adding a description of the INTTREG register (Register 7-31).
- Updates Section 8.0 "Oscillator Configuration" by correcting the external oscillator inputs in Figure 8-1 and a new unlock code sequence in Example 8-1.
- Replaces Example 10-2 with a new code example.
- Updates Section 19.0 "Real-Time Clock and Calendar (RTCC)" to add introductory text and amend input sources in Figure 19-1.
- Updates Section 20.0 "Programmable Cyclic Redundancy Check (CRC) Generator" with a more current version (no technical changes to the module or its operation).
- Updates Section 26.0 "Instruction Set Summary":
  - Updates syntax of ASR, DAW, LSR, MOV and SL instructions to conform with the *Programmer's Reference Manual*
  - Adds previously omitted instruction, FBCL
- · Adds to Section 27.0 "Electrical Characteristics":
  - New Specification DC18 (VBOR) to Table 27-3
    New Specifications DI60a (IICL), DI60b (IICH)
  - and DI60c (ΣΙΙCT) to Table 27-7
  - New Table 27-10 (Comparator Specifications) and Table 27-11 (Comparator Voltage Reference Specifications); previous Table 27-10 is now renumbered as Table 27-12, and all subsequent tables renumbered accordingly
  - New Table 27-17 (Internal RC Oscillator Specifications)
  - New specifications, AD08 (IVREF), AD09 (ZREF) and AD13 (Leakage Current), to Table 27-20
  - Combines previous Table 27-15 (AC Characteristics: Internal RC Accuracy) and Table 27-16 (Internal RC Accuracy) into a new Table 27-18 (AC Characteristics: Internal RC Accuracy)
- Other minor typographic corrections throughout.

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Microchip Trader<br>Architecture —<br>Flash Memory Fa<br>Program Memory<br>Product Group<br>Pin Count —<br>Tape and Reel Fl<br>Temperature Ran<br>Package —<br>Pattern — | PIC 24 FJ 64 GA0 04 T - 1 / PT - XXX<br>nark                                                                                      | <ul> <li>Examples:</li> <li>a) PIC24FJ32GA002-I/ML:<br/>General Purpose PIC24F, 32-Kbyte Program<br/>Memory, 28-Pin, Industrial Temp.,<br/>QFN Package.</li> <li>b) PIC24FJ64GA004-E/PT:<br/>General Purpose PIC24F, 64-Kbyte Program<br/>Memory, 44-Pin, Extended Temp.,<br/>TQFP Package.</li> </ul> |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Architecture                                                                                                                                                             | 24 = 16-bit modified Harvard without DSP                                                                                          |                                                                                                                                                                                                                                                                                                        |  |  |  |
| Flash Memory Family                                                                                                                                                      | ily FJ = Flash program memory                                                                                                     |                                                                                                                                                                                                                                                                                                        |  |  |  |
| Product Group                                                                                                                                                            | GA0 = General purpose microcontrollers                                                                                            |                                                                                                                                                                                                                                                                                                        |  |  |  |
| Pin Count                                                                                                                                                                | 02 = 28-pin<br>04 = 44-pin                                                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |
| Temperature Range                                                                                                                                                        | $E = -40^{\circ}C \text{ to } +125^{\circ}C \text{ (Extended)}$<br>I = -40^{\circ}C \text{ to } +85^{\circ}C \text{ (Industrial)} |                                                                                                                                                                                                                                                                                                        |  |  |  |
| Package                                                                                                                                                                  | SP       = SPDIP         SO       = SOIC         SS       = SSOP         ML       = QFN         PT       = TQFP                   |                                                                                                                                                                                                                                                                                                        |  |  |  |
| Pattern                                                                                                                                                                  | Three-digit QTP, SQTP, Code or Special Requirements<br>(blank otherwise)<br>ES = Engineering Sample                               |                                                                                                                                                                                                                                                                                                        |  |  |  |