# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ST7                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 16MHz                                                                  |
| Connectivity               | SPI                                                                    |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 22                                                                     |
| Program Memory Size        | 8KB (8K x 8)                                                           |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 256 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 6x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                         |
| Supplier Device Package    | 28-50                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f262g2m6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Table of Contents

\_

|    | 10.1  | I/O PORT INTERRUPT SENSITIVITY                            | . 45 |
|----|-------|-----------------------------------------------------------|------|
|    | 10.2  | I/O PORT ALTERNATE FUNCTIONS                              | . 45 |
|    | 10.3  | MISCELLANEOUS REGISTER DESCRIPTION                        | . 46 |
| 11 | ON-C  | HIP PERIPHERALS                                           | . 48 |
|    | 11.1  | WATCHDOG TIMER (WDG)                                      | . 48 |
|    | 11.2  | MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK (MCC/RTC)      | . 53 |
|    | 11.3  | 16-BIT TIMER                                              | . 55 |
|    | 11.4  | SERIAL PERIPHERAL INTERFACE (SPI)                         | . 75 |
|    | 11.5  | SERIAL COMMUNICATIONS INTERFACE (SCI)                     | . 87 |
|    | 11.6  | I2C BUS INTERFACE (I2C)                                   | 103  |
|    | 11.7  | 10-BIT A/D CONVERTER (ADC)                                | 116  |
| 12 | INSTE | RUCTION SET                                               | 120  |
|    | 12.1  | CPU ADDRESSING MODES                                      | 120  |
|    | 12.2  | INSTRUCTION GROUPS                                        | 123  |
| 13 | ELEC  |                                                           | 126  |
|    | 13.1  | PARAMETER CONDITIONS                                      | 126  |
|    | 13.2  | ABSOLUTE MAXIMUM RATINGS                                  | 127  |
|    | 13.3  | OPERATING CONDITIONS                                      | 128  |
|    | 13.4  | SUPPLY CURRENT CHARACTERISTICS                            | 131  |
|    | 13.5  | CLOCK AND TIMING CHARACTERISTICS                          | 135  |
|    | 13.6  | MEMORY CHARACTERISTICS                                    | 140  |
|    | 13.7  | EMC CHARACTERISTICS                                       | 141  |
|    | 13.8  | I/O PORT PIN CHARACTERISTICS                              | 144  |
|    | 13.9  | CONTROL PIN CHARACTERISTICS                               | 150  |
|    | 13.10 | TIMER PERIPHERAL CHARACTERISTICS                          | 152  |
|    | 13.11 | COMMUNICATION INTERFACE CHARACTERISTICS                   | 153  |
|    | 13.12 | 10-BIT ADC CHARACTERISTICS                                | 157  |
| 14 | PACK  | AGE CHARACTERISTICS                                       | 159  |
|    | 14.1  | PACKAGE MECHANICAL DATA                                   | 159  |
|    | 14.2  | THERMAL CHARACTERISTICS                                   | 160  |
|    | 14.3  | LEAD-FREE PACKAGE INFORMATION                             | 161  |
| 15 | DEVIC | CE CONFIGURATION AND ORDERING INFORMATION                 | 162  |
|    | 15.1  | OPTION BYTES                                              | 162  |
|    | 15.2  | DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE | 164  |
|    | 15.3  | DEVELOPMENT TOOLS                                         | 166  |
| 16 | KNOV  | VN LIMITATIONS                                            | 168  |
|    | 16.1  | ALL FLASH AND ROM DEVICES                                 | 168  |
|    | 16.2  | FLASH DEVICES ONLY                                        | 168  |
| 17 | REVIS | SION HISTORY                                              | 171  |

#### INTERRUPTS (Cont'd)

#### Table 5. Interrupt Mapping

| N° | Source<br>Block  | Description                                     | Register<br>Label | Priority<br>Order | Exit<br>from<br>HALT | Address<br>Vector |
|----|------------------|-------------------------------------------------|-------------------|-------------------|----------------------|-------------------|
|    | RESET            | Reset                                           |                   | Highest           | yes                  | FFFEh-FFFFh       |
|    | TRAP             | Software Interrupt                              | NI/A              | Priority          | no                   | FFFCh-FFFDh       |
| 0  | ei0              | External Interrupt Port A70 (C50 <sup>1</sup> ) |                   |                   | 1/00                 | FFFAh-FFFBh       |
| 1  | ei1              | External Interrupt Port B70 (C50 <sup>1</sup> ) |                   |                   | yes                  | FFF8h-FFF9h       |
| 2  |                  | Not used                                        |                   | Ī                 |                      | FFF6h-FFF7h       |
| 3  | SPI              | SPI Peripheral Interrupts                       | SPISR             | Ť                 | yes                  | FFF4h-FFF5h       |
| 4  | TIMER A          | TIMER A Peripheral Interrupts                   | TASR              | Ť                 | no                   | FFF2h-FFF3h       |
| 5  | MCC              | Time base interrupt                             | MCCSR             | Ī                 | yes                  | FFF0h-FFF1h       |
| 6  | TIMER B          | TIMER B Peripheral Interrupts                   | TBSR              | Ť                 | 20                   | FFEEh-FFEFh       |
| 7  | AVD              | Auxiliary Voltage Detector interrupt            | SICSR             | Ť                 | no                   | FFECh-FFEDh       |
| 8  |                  | Not used                                        |                   | Ī                 |                      | FFEAh-FFEBh       |
| 9  |                  | Not used                                        |                   | Ť                 |                      | FFE8h-FFE9h       |
| 10 | SCI              | SCI Peripheral Interrupt                        | SCISR             | Ť                 | no                   | FFE6h-FFE7h       |
| 11 | l <sup>2</sup> C | I <sup>2</sup> C Peripheral Interrupt           | I2CSRx            | ↓                 | no                   | FFE4h-FFE5h       |
| 12 |                  | Not Used                                        |                   | Lowest            |                      | FFE2h-FFE3h       |
| 13 |                  | Not Used                                        |                   | Priority          |                      | FFE0h-FFE1h       |

Note 1. Configurable by option byte.

#### Table 6. Nested Interrupts Register Map and Reset Values

| Address<br>(Hex.) | Register<br>Label    | 7          | 6              | 5          | 4          | 3          | 2          | 1          | 0          |  |
|-------------------|----------------------|------------|----------------|------------|------------|------------|------------|------------|------------|--|
|                   |                      | S          | PI             | Not        | Not Used   |            | EI1        |            | EIO        |  |
| 001Ch             | ISPR0<br>Reset Value | l1_3<br>1  | 10_3<br>1      | l1_2<br>1  | 10_2<br>1  | l1_1<br>1  | 10_1<br>1  | l1_0<br>1  | 10_0<br>1  |  |
|                   |                      | AVD        |                | TIMERB     |            | MCC        |            | TIMERA     |            |  |
| 001Dh             | ISPR1<br>Reset Value | l1_7<br>1  | 10_7<br>1      | l1_6<br>1  | 10_6<br>1  | l1_5<br>1  | 10_5<br>1  | l1_4<br>1  | 10_4<br>1  |  |
|                   | I <sup>2</sup> C     |            | <sup>2</sup> C | SCI        |            | Not Used   |            | Not Used   |            |  |
| 001Eh             | ISPR2<br>Reset Value | l1_11<br>1 | 10_11<br>1     | l1_10<br>1 | 10_10<br>1 | l1_9<br>1  | 10_9<br>1  | l1_8<br>1  | 10_8<br>1  |  |
|                   |                      |            |                |            |            | Not        | Used       | Not        | Used       |  |
| 001Fh             | ISPR3<br>Reset Value | 1          | 1              | 1          | 1          | l1_13<br>1 | 10_13<br>1 | l1_12<br>1 | 10_12<br>1 |  |

### I/O PORTS (Cont'd)

#### Table 8. I/O Configurations



#### Notes:

- 1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status.
- 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.
- 3. For true open drain, these elements are not implemented.



#### I/O PORTS (Cont'd)

## Table 10. I/O Port Register Map and Reset Values

| Address<br>(Hex.)                        | Register<br>Label | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0   |  |
|------------------------------------------|-------------------|-----|---|---|---|---|---|---|-----|--|
| Reset Value<br>of all I/O port registers |                   | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0   |  |
| 0000h                                    | PCDR              |     |   |   |   |   |   |   |     |  |
| 0001h                                    | PCDDR             | MSB |   |   |   |   |   |   | LSB |  |
| 0002h                                    | PCOR              |     |   |   |   |   |   |   |     |  |
| 0004h                                    | PBDR              |     |   |   |   |   |   |   |     |  |
| 0005h                                    | PBDDR             | MSB |   |   |   |   |   |   | LSB |  |
| 0006h                                    | PBOR              |     |   |   |   |   |   |   |     |  |
| 0008h                                    | PADR              |     |   |   |   |   |   |   |     |  |
| 0009h                                    | PADDR             | MSB |   |   |   |   |   |   | LSB |  |
| 000Ah                                    | PAOR              |     |   |   |   |   |   |   |     |  |



#### WATCHDOG TIMER (Cont'd)

#### Figure 33. Exact Timeout Duration (t<sub>min</sub> and t<sub>max</sub>)

#### WHERE:

 $t_{min0} = (LSB + 128) \times 64 \times t_{OSC2}$  $t_{max0} = 16384 \times t_{OSC2}$  $t_{OSC2} = 125ns \text{ if } f_{OSC2} = 8 \text{ MHz}$ 

CNT = Value of T[5:0] bits in the WDGCR register (6 bits) MSB and LSB are values from the table below depending on the timebase selected by the TB[1:0] bits in the MCCSR register

| TB1 Bit<br>(MCCSR Reg.) | TB0 Bit<br>(MCCSR Reg.) | Selected MCCSR<br>Timebase | MSB | LSB |
|-------------------------|-------------------------|----------------------------|-----|-----|
| 0                       | 0                       | 2ms                        | 4   | 59  |
| 0                       | 1                       | 4ms                        | 8   | 53  |
| 1                       | 0                       | 10ms                       | 20  | 35  |
| 1                       | 1                       | 25ms                       | 49  | 54  |

To calculate the minimum Watchdog Timeout (t<sub>min</sub>):

**IF** CNT <  $\left[\frac{MSB}{4}\right]$  **THEN**  $t_{min} = t_{min0} + 16384 \times CNT \times t_{osc2}$ 

**ELSE** 
$$t_{min} = t_{min0} + \left[ 16384 \times \left( CNT - \left[ \frac{4CNT}{MSB} \right] \right) + (192 + LSB) \times 64 \times \left[ \frac{4CNT}{MSB} \right] \right] \times t_{osc2}$$

To calculate the maximum Watchdog Timeout (t<sub>max</sub>):

$$\begin{aligned} \text{IF CNT} \leq & \left[\frac{\text{MSB}}{4}\right] & \text{THEN } t_{\text{max}} = t_{\text{max0}} + 16384 \times \text{CNT} \times t_{\text{osc2}} \\ & \text{ELSE } t_{\text{max}} = t_{\text{max0}} + \left[16384 \times \left(\text{CNT} - \left[\frac{4\text{CNT}}{\text{MSB}}\right]\right) + (192 + \text{LSB}) \times 64 \times \left[\frac{4\text{CNT}}{\text{MSB}}\right]\right] \times t_{\text{osc2}} \end{aligned}$$

**Note:** In the above formulae, division results must be rounded down to the next integer value. **Example:** 

With 2ms timeout selected in MCCSR register

| Min. Watchdog<br>Timeout (ms)<br><sup>t</sup> <sub>min</sub> | Max. Watchdog<br>Timeout (ms)<br>t <sub>max</sub>                 |  |  |
|--------------------------------------------------------------|-------------------------------------------------------------------|--|--|
| 1.496                                                        | 2.048                                                             |  |  |
| 128                                                          | 128.552                                                           |  |  |
|                                                              | Min. Watchdog<br>Timeout (ms)<br>t <sub>min</sub><br>1.496<br>128 |  |  |

#### 16-BIT TIMER (Cont'd) CONTROL/STATUS REGISTER (CSR)

#### Read Only

Reset Value: 0000 0000 (00h)

The three least significant bits are not used.

| 7    |      |     |      |      |      |   |   |
|------|------|-----|------|------|------|---|---|
| ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | 0 | 0 |

#### Bit 7 = ICF1 Input Capture Flag 1.

0: No input capture (reset value).

1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register.

#### Bit 6 = OCF1 Output Compare Flag 1.

0: No match (reset value).

1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register.

#### Bit 5 = **TOF** *Timer Overflow Flag.*

- 0: No timer overflow (reset value).
- 1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register.

**Note:** Reading or writing the ACLR register does not clear TOF.

#### Bit 4 = ICF2 Input Capture Flag 2.

- 0: No input capture (reset value).
- 1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register.

#### Bit 3 = **OCF2** *Output Compare Flag 2.*

- 0: No match (reset value).
- 1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register.

#### Bit 2 = TIMD Timer disable.

This bit is set and cleared by software. When set, it freezes the timer prescaler and counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce power consumption. Access to the timer registers is still available, allowing the timer configuration to be changed while it is disabled. 0: Timer enabled

1: Timer prescaler, counter and outputs disabled

Bits 1:0 = Reserved, must be kept cleared.

#### SERIAL PERIPHERAL INTERFACE (Cont'd)

#### 11.4.4 Clock Phase and Clock Polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 50).

**Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0).

The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge

Figure 50, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device.

**Note**: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.



#### Figure 50. Data Clock Timing Diagram

#### **11.5 SERIAL COMMUNICATIONS INTERFACE (SCI)**

#### 11.5.1 Introduction

The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems.

#### 11.5.2 Main Features

- Full duplex, asynchronous communications
- NRZ standard format (Mark/Space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500K baud.
- Programmable data word length (8 or 9 bits)
- Receive buffer full, Transmit buffer empty and End of Transmission flags
- Two receiver wake-up modes:
  - Address bit (MSB)
  - Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for Transmitter and Receiver
- Four error detection flags:
  - Overrun error
  - Noise error
  - Frame error
  - Parity error
- Five interrupt sources with flags:
  - Transmit data register empty
  - Transmission complete
  - Receive data register full
  - Idle line received
  - Overrun error detected
- Parity control:

57/

- Transmits parity bit
- Checks parity of received data byte
- Reduced power consumption mode

#### **11.5.3 General Description**

The interface is externally connected to another device by two pins (see Figure 54):

- TDO: Transmit Data Output. When the transmitter and the receiver are disabled, the output pin returns to its I/O port configuration. When the transmitter and/or the receiver are enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.

Through these pins, serial data is transmitted and received as frames comprising:

- An Idle Line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A Stop bit indicating that the frame is complete.
- This interface uses two types of baud rate generator:
- A conventional type for commonly-used baud rates,
- An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies.

# I<sup>2</sup>C BUS INTERFACE (Cont'd)

#### 11.6.5 Low Power Modes

| Mode | Description                                                                                                                                                                                                                                                                      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WAIT | No effect on $I^2C$ interface.<br>$I^2C$ interrupts cause the device to exit from WAIT mode.                                                                                                                                                                                     |
| HALT | I <sup>2</sup> C registers are frozen.<br>In HALT mode, the I <sup>2</sup> C interface is inactive and does not acknowledge data on the bus. The I <sup>2</sup> C interface<br>resumes operation when the MCU is woken up by an interrupt with "exit from HALT mode" capability. |

#### 11.6.6 Interrupts

57/

#### Figure 60. Event Flags and Interrupt Generation



| Interrupt Event                                    | Event<br>Flag                      | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt |  |  |
|----------------------------------------------------|------------------------------------|--------------------------|----------------------|----------------------|--|--|
| 10-bit Address Sent Event (Master mode)            | ADD10                              |                          | Yes                  | No                   |  |  |
| End of Byte Transfer Event                         | BTF                                |                          | Yes                  | No                   |  |  |
| Address Matched Event (Slave mode)                 | ADSEL                              |                          | Yes                  | No                   |  |  |
| Start Bit Generation Event (Master mode)           | SB                                 |                          | Yes                  | No                   |  |  |
| Acknowledge Failure Event                          | AF                                 |                          | Yes                  | No                   |  |  |
| Stop Detection Event (Slave mode)                  | Detection Event (Slave mode) STOPF |                          |                      |                      |  |  |
| Arbitration Lost Event (Multimaster configuration) | ARLO                               |                          | Yes                  | No                   |  |  |
| Bus Error Event                                    | BERR                               |                          | Yes                  | No                   |  |  |

**Note**: The  $l^2C$  interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the I-bit in the CC register is reset (RIM instruction).

#### I<sup>2</sup>C BUS INTERFACE (Cont'd)

57

| Table 21. I <sup>2</sup> C Register | <sup>r</sup> Map an | nd Reset | Values |
|-------------------------------------|---------------------|----------|--------|
|-------------------------------------|---------------------|----------|--------|

| Address<br>(Hex.) | Register<br>Label      | 7          | 6          | 5         | 4         | 3          | 2         | 1         | 0         |
|-------------------|------------------------|------------|------------|-----------|-----------|------------|-----------|-----------|-----------|
| 0028h             | I2CCR<br>Reset Value   | 0          | 0          | PE<br>0   | ENGC<br>0 | START<br>0 | ACK<br>0  | STOP<br>0 | ITE<br>0  |
| 0029h             | I2CSR1<br>Reset Value  | EVF<br>0   | ADD10<br>0 | TRA<br>0  | BUSY<br>0 | BTF<br>0   | ADSL<br>0 | M/SL<br>0 | SB<br>0   |
| 002Ah             | I2CSR2<br>Reset Value  | 0          | 0          | 0         | AF<br>0   | STOPF<br>0 | ARLO<br>0 | BERR<br>0 | GCAL<br>0 |
| 02Bh              | I2CCCR<br>Reset Value  | FM/SM<br>0 | CC6<br>0   | CC5<br>0  | CC4<br>0  | CC3<br>0   | CC2<br>0  | CC1<br>0  | CC0<br>0  |
| 02Ch              | I2COAR1<br>Reset Value | ADD7<br>0  | ADD6<br>0  | ADD5<br>0 | ADD4<br>0 | ADD3<br>0  | ADD2<br>0 | ADD1<br>0 | ADD0<br>0 |
| 002Dh             | I2COAR2<br>Reset Value | FR1<br>0   | FR0<br>1   | 0         | 0         | 0          | ADD9<br>0 | ADD8<br>0 | 0         |
| 002Eh             | I2CDR<br>Reset Value   | MSB<br>0   | 0          | 0         | 0         | 0          | 0         | 0         | LSB<br>0  |

#### 10-BIT A/D CONVERTER (ADC) (Cont'd)

#### 11.7.6 Register Description

#### **CONTROL/STATUS REGISTER (ADCCSR)**

Read/Write (Except bit 7 read only)

Reset Value: 0000 0000 (00h)

| 7   |       |      |      |   |     |     | 0   |
|-----|-------|------|------|---|-----|-----|-----|
| EOC | SPEED | ADON | SLOW | 0 | CH2 | CH1 | CH0 |

#### Bit 7 = **EOC** End of Conversion

This bit is set by hardware. It is cleared by software reading the ADCDRH register or writing to any bit of the ADCCSR register.

0: Conversion is not complete

1: Conversion complete

# Bit 6 = **SPEED** A/D clock selection

This bit is set and cleared by software.

Table 22. A/D Clock Selection (See Note 1)

| f <sub>ADC</sub> Frequency    | SLOW | SPEED |
|-------------------------------|------|-------|
| f <sub>CPU</sub> (See Note 2) | 0    | 1     |
| f/2                           | 1    | 1     |
| ICPU/2                        | 0    | 0     |
| f <sub>CPU</sub> /4           | 1    | 0     |

<sup>1)</sup>The SPEED and SLOW bits must be updated before setting the ADON bit.

<sup>2)</sup>Use this setting only if  $f_{CPU} \le 4$  MHz

#### Bit 5 = ADON A/D Converter on

This bit is set and cleared by software. 0: Disable ADC and stop conversion 1: Enable ADC and start conversion

#### Bit 4 = **SLOW** A/D Clock Selection This bit is set and cleared by software. It works to-

gether with the SPEED bit. Refer to Table 22.

#### Bit 2:0 = CH[2:0] Channel Selection

These bits are set and cleared by software. They select the analog input to convert.

| Channel Pin | CH2 | CH1 | CH0 |
|-------------|-----|-----|-----|
| AINO        | 0   | 0   | 0   |
| AIN1        | 0   | 0   | 1   |
| AIN2        | 0   | 1   | 0   |
| AIN3        | 0   | 1   | 1   |
| AIN4        | 1   | 0   | 0   |
| AIN5        | 1   | 0   | 1   |

#### DATA REGISTER (ADCDRH)

Read Only

Reset Value: 0000 0000 (00h)

| 7  |    |    |    |    |    |    | 0  |
|----|----|----|----|----|----|----|----|
| D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 |

Bit 7:0 = D[9:2] MSB of Analog Converted Value

#### DATA REGISTER (ADCDRL)

Read Only

Reset Value: 0000 0000 (00h)

| 7 |   |   |   |   |   |    | 0  |
|---|---|---|---|---|---|----|----|
| 0 | 0 | 0 | 0 | 0 | 0 | D1 | D0 |

Bit 7:2 = Reserved. Forced by hardware to 0.

#### Bit 1:0 = **D**[1:0] *LSB of Analog Converted Value*



#### INSTRUCTION SET OVERVIEW (Cont'd)

#### 12.1.6 Indirect Indexed (Short, Long)

This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode.

The indirect indexed addressing mode consists of two sub-modes:

#### Indirect Indexed (Short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode.

#### Indirect Indexed (Long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

# Table25. InstructionsSupportingDirect,Indexed,IndirectandIndirectIndexedAddressing Modes

| Long and Short<br>Instructions | Function                                           |
|--------------------------------|----------------------------------------------------|
| LD                             | Load                                               |
| СР                             | Compare                                            |
| AND, OR, XOR                   | Logical Operations                                 |
| ADC, ADD, SUB, SBC             | Arithmetic Additions/Sub-<br>stractions operations |
| BCP                            | Bit Compare                                        |

| Short Instructions<br>Only | Function                          |
|----------------------------|-----------------------------------|
| CLR                        | Clear                             |
| INC, DEC                   | Increment/Decrement               |
| TNZ                        | Test Negative or Zero             |
| CPL, NEG                   | 1 or 2 Complement                 |
| BSET, BRES                 | Bit Operations                    |
| BTJT, BTJF                 | Bit Test and Jump Opera-<br>tions |
| SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Opera-<br>tions  |
| SWAP                       | Swap Nibbles                      |
| CALL, JP                   | Call or Jump subroutine           |

#### 12.1.7 Relative mode (Direct, Indirect)

This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it.

| Available Relative<br>Direct/Indirect<br>Instructions | Function         |
|-------------------------------------------------------|------------------|
| JRxx                                                  | Conditional Jump |
| CALLR                                                 | Call Relative    |

The relative addressing mode consists of two submodes:

#### **Relative (Direct)**

The offset is following the opcode.

#### Relative (Indirect)

The offset is defined in memory, which address follows the opcode.

# **13 ELECTRICAL CHARACTERISTICS**

#### **13.1 PARAMETER CONDITIONS**

Unless otherwise specified, all voltages are referred to  $\ensuremath{\mathsf{V}_{SS}}\xspace.$ 

#### 13.1.1 Minimum and Maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A=25^{\circ}C$  and  $T_A=T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

#### 13.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A=25^\circ\text{C},~V_{DD}=5\text{V}$  (for the  $3\text{V}{\leq}V_{DD}{\leq}5.5\text{V}$  voltage range) and  $V_{DD}=2.7\text{V}$  (for the  $2.7\text{V}{\leq}V_{DD}{\leq}3\text{V}$  voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ).

#### 13.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 13.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 62.

#### Figure 62. Pin loading conditions



#### 13.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 63.

#### Figure 63. Pin input voltage



#### **13.2 ABSOLUTE MAXIMUM RATINGS**

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi-

#### 13.2.1 Voltage Characteristics

tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Ratings                                            | Maximum value                                      | Unit    |
|-----------------------------------|----------------------------------------------------|----------------------------------------------------|---------|
| V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage                                     | 6.5                                                | V       |
| V <sub>IN</sub>                   | Input voltage on any pin <sup>1) &amp; 2)</sup>    | $V_{\rm SS}\text{-}0.3$ to $V_{\rm DD}\text{+}0.3$ | v       |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (Human Body Model) | son Section 1373 on n                              | 200 1/2 |
| V <sub>ESD(MM)</sub>              | Electrostatic discharge voltage (Machine Model)    | 366 060001 10.7.3 01 p                             | aye 1+2 |

#### **13.2.2 Current Characteristics**

| Symbol                                       | Ratings                                                         | Maximum value | Unit |
|----------------------------------------------|-----------------------------------------------------------------|---------------|------|
| I <sub>VDD</sub>                             | Total current into V <sub>DD</sub> power lines (source) 3)      | 100           | mA   |
| I <sub>VSS</sub>                             | Total current out of $V_{SS}$ ground lines (sink) <sup>3)</sup> | 150           |      |
| I <sub>IO</sub>                              | Output current sunk by any standard I/O and control pin         | 25            |      |
|                                              | Output current sunk by any high sink I/O pin                    | 50            |      |
|                                              | Output current source by any I/Os and control pin               | - 25          |      |
| I <sub>INJ(PIN)</sub> <sup>2) &amp; 4)</sup> | Injected current on Flash device pins PB0 and PB1               | + 5           |      |
|                                              | Injected current on RESET pin                                   | ± 5           |      |
|                                              | Injected current on OSC1 and OSC2 pins                          | ± 5           |      |
|                                              | Injected current on any other pin <sup>5) &amp; 6)</sup>        | ± 5           |      |
| $\Sigma I_{\rm INJ(PIN)}^{2)}$               | Total injected current (sum of all I/O and control pins) 5)     | ± 20          |      |

#### 13.2.3 Thermal Characteristics

| Symbol           | Ratings                                                                        | Value                      | Unit           |
|------------------|--------------------------------------------------------------------------------|----------------------------|----------------|
| T <sub>STG</sub> | Storage temperature range                                                      | -65 to +150                | °C             |
| TJ               | Maximum junction temperature (see Section Figure 104.<br>Package" on page 160) | "Low Profile Fine Pitch Ba | III Grid Array |

#### Notes:

1. Directly connecting the I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 10k $\Omega$  for I/Os). Unused I/O pins must be tied in the same way to V<sub>DD</sub> or V<sub>SS</sub> according to their reset configuration. For reset pin, please refer to Figure 91 and Figure 92.

2.  $I_{INJ(PIN)}$  must never be exceeded. This is implicitly insured if  $V_{IN}$  maximum is respected. If  $V_{IN}$  maximum cannot be respected, the injection current must be limited externally to the  $I_{INJ(PIN)}$  value. A positive injection is induced by  $V_{IN} > V_{DD}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ . For true open-drain pads, there is no positive injection current, and the corresponding  $V_{IN}$  maximum must always be respected.

3. All power ( $V_{DD}$ ) and ground ( $V_{SS}$ ) lines must always be connected to the external supply.

4. Negative injection disturbs the analog performance of the device. See note in "10-BIT ADC CHARACTERISTICS" on page 157. For best reliability, it is recommended to avoid negative injection of more than 1.6mA.

5. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with  $\Sigma I_{INJ(PIN)}$  maximum current injection on four I/O port pins of the device.

6. True open drain I/O port pins do not accept positive injection.

#### **OPERATING CONDITIONS** (Cont'd)

#### 13.3.2 Operating Conditions with Low Voltage Detector (LVD)

 $T_A = -40$  to  $+85^{\circ}C$  unless otherwise specified

| Symbol                | Parameter                                | Conditions                                   | Min                | Тур  | Max                | Unit |
|-----------------------|------------------------------------------|----------------------------------------------|--------------------|------|--------------------|------|
|                       | Reset release threshold                  | High Threshold                               | 4.0 <sup>1)</sup>  | 4.2  | 4.5                |      |
| V <sub>IT+(LVD)</sub> | $(V_{-}, rico)$                          | Med. Threshold                               | 3.55 <sup>1)</sup> | 3.75 | 4.0                |      |
| ~ /                   | (V <sub>DD</sub> lise)                   | Low Threshold                                | 2.95 <sup>1)</sup> | 3.15 | 3.35               | V    |
| V <sub>IT-(LVD)</sub> | Report generation threshold              | High Threshold                               | 3.75               | 4.0  | 4.25 <sup>1)</sup> | v    |
|                       | (V <sub>DD</sub> fall)                   | Med. Threshold                               | 3.3                | 3.55 | 3.75 <sup>1)</sup> |      |
|                       |                                          | Low Threshold                                | 2.75               | 3.0  | 3.15 <sup>1)</sup> |      |
| V <sub>hys(LVD)</sub> | LVD voltage threshold hysteresis         | V <sub>IT+(LVD)</sub> -V <sub>IT-(LVD)</sub> |                    | 200  |                    | mV   |
| \/t                   | $V_{-}$ rise time rate <sup>1)2)3)</sup> | Flash                                        | 20µs/V             |      | 20ms/V             |      |
| V POR                 | VDD lise line late 2000                  | ROM                                          | 20µs/V             |      | $\infty$           |      |
| t <sub>g(VDD)</sub>   | Filtered glitch delay on $V_{DD}^{(1)}$  | Not detected by the LVD                      |                    |      | 40                 | ns   |

#### Notes:

1. Data based on characterization results, not tested in production.

2. When Vt<sub>POR</sub> is faster than 100  $\mu$ s/V, the Reset signal is released after a delay of max. 42 $\mu$ s after V<sub>DD</sub> crosses the V<sub>IT+(LVD)</sub> threshold.

3. Use of LVD with capacitive power supply: with this type of power supply, if power cuts occur in the application, it is recommended to pull  $V_{DD}$  down to 0V to ensure optimum restart conditions. Refer to circuit example in Figure 91 on page 151 and note 6.

#### Figure 65. LVD Startup Behaviour



**Note:** When the LVD is enabled, the MCU reaches its authorized operating voltage from a reset state. However, in some devices, the reset signal may be undefined until  $V_{DD}$  is approximately 2V. As a consequence, the I/Os may toggle when  $V_{DD}$  is below this voltage.

Because Flash write access is impossible below this voltage, the Flash memory contents will not be corrupted.

#### **13.4 SUPPLY CURRENT CHARACTERISTICS**

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped).

| Symbol                     | Parameter                                | Conditions                      | Max | Unit |
|----------------------------|------------------------------------------|---------------------------------|-----|------|
| $\Delta I_{DD(\Delta Ta)}$ | Supply current variation vs. temperature | Constant $V_{DD}$ and $f_{CPU}$ | 10  | %    |

#### 13.4.1 RUN, SLOW, WAIT and SLOW WAIT Modes

 $T_A = -40$  to  $+85^{\circ}C$  unless otherwise specified

| Symbol          | Parameter                                                            | Conditions                                                                                                                                          | FLASH        |                                        | ROM          |     | Unit       |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------|--------------|-----|------------|
|                 | Falameter                                                            | Conditions                                                                                                                                          | Тур          | Max                                    | Тур          | Max | Unit       |
| I <sub>DD</sub> | Supply current in RUN<br>mode <sup>2)</sup><br>(see Figure 66)       | $V_{DD}$ =5.5V, $f_{OSC}$ =16MHz, $f_{CPU}$ =8MHz<br>$V_{DD}$ =2.7V, $f_{OSC}$ =8MHz, $f_{CPU}$ =4MHz                                               |              | 11 <sup>1)</sup><br>5.25 <sup>4)</sup> | 5.0<br>1.2   | TBD |            |
|                 | Supply current in SLOW<br>mode <sup>3)</sup><br>(see Figure 67)      | V <sub>DD</sub> =5.5V, f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =500kHz<br>V <sub>DD</sub> =2.7V, f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =250kHz | 0.7<br>0.38  | 1.2 <sup>1)</sup><br>0.6 <sup>4)</sup> | 0.5<br>0.13  | TBD | <b>m</b> 4 |
|                 | Supply current in WAIT<br>mode <sup>2)</sup><br>(see Figure 68)      | V <sub>DD</sub> =5.5V,f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =8MHz<br>V <sub>DD</sub> =2.7V, f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =4MHz      | 3.6<br>1.8   | 5.55 <sup>1)</sup><br>3 <sup>4)</sup>  | 2.3<br>0.5   | TBD |            |
|                 | Supply current in SLOW<br>WAIT mode <sup>3)</sup><br>(see Figure 69) | V <sub>DD</sub> =5.5V, f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =500kHz<br>V <sub>DD</sub> =2.7V, f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =250kHz | 0.45<br>0.25 | 1 <sup>1)</sup><br>0.5 <sup>4)</sup>   | 0.33<br>0.08 | TBD |            |

#### Notes:

57/

1. Data based on characterization results, tested in production at  $V_{DD}$  max. and  $f_{CPU}$  max.

2. Program executed from RAM, CPU running with memory access, all I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, LVD disabled.

3. All I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, LVD disabled.

4. Data based on characterization results, not tested in production.

#### EMC CHARACTERISTICS (Cont'd)

#### 13.7.2 Electro Magnetic Interference (EMI)

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin.

| Symbol           | Parameter   | Conditions                                  | Monitored       |                 | Max vs. [f <sub>OSC</sub> /f <sub>CPU</sub> ] |      |  |
|------------------|-------------|---------------------------------------------|-----------------|-----------------|-----------------------------------------------|------|--|
|                  |             | Conditions                                  | Frequency Band  | 8/4MHz          | 16/8MHz                                       |      |  |
| S <sub>EMI</sub> |             |                                             |                 | 0.1MHz to 30MHz | 10                                            | 13   |  |
|                  | Poak loval  | V <sub>DD</sub> =5V, T <sub>A</sub> =+25°C, | 30MHz to 130MHz | 13              | 24                                            | dBµV |  |
|                  | i eak level | conforming to SAE J 1752/3                  | 130MHz to 1GHz  | 16              | 31                                            |      |  |
|                  |             |                                             | SAE EMI Level   | 2.5             | 4                                             | -    |  |

# 13.7.3 Absolute Maximum Ratings (Electrical Sensitivity)

Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

#### 13.7.3.1 Electro-Static Discharge (ESD)

Electro-Static Discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). Two models can be simulated: Human Body Model and Machine Model. This test conforms to the JESD22-A114A/A115A standard.

47/

#### Absolute Maximum Ratings

| Symbol                | Ratings                                                | Conditions            | Maximum value 1) | Unit |
|-----------------------|--------------------------------------------------------|-----------------------|------------------|------|
| V <sub>ESD(HBM)</sub> | Electro-static discharge voltage<br>(Human Body Model) | T <sub>A</sub> =+25°C | 2000             | V    |
| V <sub>ESD(MM)</sub>  | Electro-static discharge voltage (Machine Model)       | T <sub>A</sub> =+25°C | 200              | v    |

Notes:

1. Data based on characterization results, not tested in production.

#### **14.3 LEAD-FREE PACKAGE INFORMATION**

STMicroelectronics is fully committed to Environment protection and sustainable development and started in 1997 a volontary program for removing polluting and hazardous substances from all devices. In 2000, a strategic program, named ECO-PACK®, has been officially launched to develop and implement solutions leading to environment

<u>/</u>کا

friendly packaging and ban progressively Pb and other heavy metals from our manufacturing lines.

Please refer to application notes AN2033, AN2034, AN2035 and AN2036 for further information.

## **16 KNOWN LIMITATIONS**

#### **16.1 ALL FLASH AND ROM DEVICES**

#### 16.1.1 16-bit timer PWM Mode

In PWM mode, the first PWM pulse is missed after writing the value FFFCh in the OC12R register. In PWM mode, the first PWM pulse is missed after writing the value FFFCh in the OC1R register (OC1HR, OC1LR). It leads to either full or no PWM during a period, depending on the OLVL1 and OLVL2 settings.

# 16.1.2 Clearing active interrupts outside interrupt routine

When an active interrupt request occurs at the same time as the related flag or interrupt mask is being cleared, the CC register may be corrupted.

#### **Concurrent interrupt context**

The symptom does not occur when the interrupts are handled normally, i.e. when:

- The interrupt request is cleared (flag reset or interrupt mask) within its own interrupt routine
- The interrupt request is cleared (flag reset or interrupt mask) within any interrupt routine
- The interrupt request is cleared (flag reset or interrupt mask) in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

Perform SIM and RIM operation before and after resetting an active interrupt request

Ex:

SIM

reset flag or interrupt mask

RIM

#### Nested interrupt context

The symptom does not occur when the interrupts are handled normally, i.e. when:

- The interrupt request is cleared (flag reset or interrupt mask) within its own interrupt routine
- The interrupt request is cleared (flag reset or interrupt mask) within any interrupt routine with higher or identical priority level

 The interrupt request is cleared (flag reset or interrupt mask) in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

PUSH CC

SIM

reset flag or interrupt mask

POP CC

#### 16.1.3 I2C Multimaster

In multimaster configurations, if the ST7 I2C receives a START condition from another I2C master after the START bit is set in the I2CCR register and before the START condition is generated by the ST7 I2C, it may ignore the START condition from the other I2C master. In this case, the ST7 master will receive a NACK from the other device. On reception of the NACK, ST7 can send a re-start and Slave address to re-initiate communication

#### 16.1.4 Functional EMS

The functional EMS (Electro Magnetic Susceptibility) severity level/behaviour class is 2B as defined in application note AN1709.

Special care should be taken when designing the PCB layout and firmware (refer to application notes AN898, AN901 and AN1015) in sensitive applications (that use switches for instance). For more information refer to application note AN1637.

#### **16.2 FLASH DEVICES ONLY**

#### 16.2.1 Execution of BTJX instruction

When testing the address \$FF with the "BTJT" or "BTJF" instructions, the CPU may perform an incorrect operation when the relative jump is negative and performs an address page change.

To avoid this issue, including when using a C compiler, it is recommended to never use address \$00FF as a variable (using the linker parameter for example).



# **17 REVISION HISTORY**

### Table 33. Revision History

57

| Date          | Rev. | Main changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February-2005 | 2.0  | Added "SMBus V1.1 Compliant" for I <sup>2</sup> C on page 1<br>Added one note in Section 6.4.1 on page 24<br>Added SMBus compatibility information in Section 11.6 on page 103 and at the end of<br>Section 11.6.4.1 on page 105<br>Changed note 1 in Section 13.2 on page 127<br>Added note 3 in Section 13.3.2 on page 129<br>Changed I <sub>S</sub> value and note 3 in Section 13.8.1 on page 144<br>Added note in Figure 76 on page 144<br>Changed Figure 91 on page 151 and notes and added note 4 to Figure 92 on page 151<br>Added "LEAD-FREE PACKAGE INFORMATION" on page 161<br>Added ST72F264G2H6E in Table 28, "Supported Part Numbers," on page 164<br>Changed Section 15.3 on page 166<br>Changed "ST72264 ROM/FASTROM MICROCONTROLLER OPTION LIST (Last update: 15<br>January 2004)" on page 165                                                                                                                                                                                                                                                                                                             |
| 01-Jun-05     | 3    | Added -40°C to +85°C operating range in "Device Summary" on first page for LFBGA package<br>(lead-free LFBGA package)<br>Added illegal opcode reset on page 1, and in Section 12.2.1 on page 123<br>Changed notes under Figure 91 on page 151<br>Changed Vt <sub>POR</sub> max. for ROM and note 3. Removed V <sub>HYS</sub> min and maxin Section 13.3.2 on page<br>129<br>Changed Reset V <sub>IL</sub> /V <sub>IH</sub> in Section 13.9 on page 150<br>Added ROM current consumption in Section 13.4.1 on page 131<br>Added Active HALT min.in Section 13.4.2 on page 133<br>Removed note under table in Section 13.7.2 on page 142<br>Changed note on PB0/PB1 to apply to Flash only in Section 13.2 on page 127 and Section 13.8<br>on page 144<br>Added V <sub>DD</sub> range for ADC operation, f <sub>ADC</sub> min , conversion time and accuracy for ROM devices<br>in Section 13.12 on page 157.<br>Added 16-bit timer PWM Section 16.2.3 on page 169<br>Added SCI wrong break duration Section 16.2.9 on page 169<br>Moved errata sheet to Section 16 on page 168 and updated section for ROM and Flash devices |