



Welcome to **E-XFL.COM** 

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                          |
|----------------------------|--------------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                      |
| Core Processor             | ARM7®                                                                    |
| Core Size                  | 16/32-Bit                                                                |
| Speed                      | 60MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART, USB              |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 45                                                                       |
| Program Memory Size        | 128KB (128K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 16K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                |
| Data Converters            | A/D 14x10b; D/A 1x10b                                                    |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-LQFP                                                                  |
| Supplier Device Package    | 64-LQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc2144fbd64-151 |

- Multiple serial interfaces including two UARTs (16C550), two Fast I<sup>2</sup>C-bus (400 kbit/s), SPI and SSP with buffering and variable data length capabilities.
- Vectored Interrupt Controller (VIC) with configurable priorities and vector addresses.
- Up to 45 of 5 V tolerant fast general purpose I/O pins in a tiny LQFP64 package.
- Up to 21 external interrupt pins available.
- 60 MHz maximum CPU clock available from programmable on-chip PLL with settling time of 100 µs.
- On-chip integrated oscillator operates with an external crystal from 1 MHz to 25 MHz.
- Power saving modes include Idle and Power-down.
- Individual enable/disable of peripheral functions as well as peripheral clock scaling for additional power optimization.
- Processor wake-up from Power-down mode via external interrupt or BOD.
- Single power supply chip with POR and BOD circuits:
  - ullet CPU operating voltage range of 3.0 V to 3.6 V (3.3 V  $\pm$  10 %) with 5 V tolerant I/O pads.

# 3. Ordering information

Table 1. Ordering information

| Type number  | Package |                                                  |          |  |  |  |
|--------------|---------|--------------------------------------------------|----------|--|--|--|
|              | Name    | Description                                      | Version  |  |  |  |
| LPC2141FBD64 | LQFP64  | plastic low profile quad flat package; 64 leads; | SOT314-2 |  |  |  |
| LPC2142FBD64 | _       | body $10 \times 10 \times 1.4 \text{ mm}$        |          |  |  |  |
| LPC2144FBD64 |         |                                                  |          |  |  |  |
| LPC2146FBD64 | _       |                                                  |          |  |  |  |
| LPC2148FBD64 | _       |                                                  |          |  |  |  |

### 3.1 Ordering options

Table 2. Ordering options

|              | 0 .             |                                     |                     |                        |     |                                                  |
|--------------|-----------------|-------------------------------------|---------------------|------------------------|-----|--------------------------------------------------|
| Type number  | Flash<br>memory | RAM                                 | Endpoint<br>USB RAM | ADC (channels overall) | DAC | Temperature range                                |
| LPC2141FBD64 | 32 kB           | 8 kB                                | 2 kB                | 1 (6 channels)         | -   | $-40~^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ |
| LPC2142FBD64 | 64 kB           | 16 kB                               | 2 kB                | 1 (6 channels)         | 1   | –40 °C to +85 °C                                 |
| LPC2144FBD64 | 128 kB          | 16 kB                               | 2 kB                | 2 (14 channels)        | 1   | –40 °C to +85 °C                                 |
| LPC2146FBD64 | 256 kB          | 32 kB + 8 kB shared with USB DMA[1] | 2 kB                | 2 (14 channels)        | 1   | –40 °C to +85 °C                                 |
| LPC2148FBD64 | 512 kB          | 32 kB + 8 kB shared with USB DMA[1] | 2 kB                | 2 (14 channels)        | 1   | –40 °C to +85 °C                                 |

<sup>[1]</sup> While the USB DMA is the primary user of the additional 8 kB RAM, this RAM is also accessible at any time by the CPU as a general purpose RAM for data and code storage.

# 4. Block diagram



Fig 1. Block diagram



Table 3. Pin description ...continued

| Symbol                         | Pin                      | Туре | Description                                                                                                              |
|--------------------------------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------|
| P0.8/TXD1/                     | 33 <u>[4]</u>            | I/O  | P0.8 — General purpose input/output digital pin (GPIO).                                                                  |
| PWM4/AD1.1                     |                          | 0    | TXD1 — Transmitter output for UART1.                                                                                     |
|                                |                          | 0    | PWM4 — Pulse Width Modulator output 4.                                                                                   |
|                                |                          | I    | <b>AD1.1</b> — ADC 1, input 1. Available in LPC2144/46/48 only.                                                          |
| P0.9/RXD1/                     | 34 <u>[2]</u>            | I/O  | P0.9 — General purpose input/output digital pin (GPIO).                                                                  |
| PWM6/EINT3                     |                          | I    | RXD1 — Receiver input for UART1.                                                                                         |
|                                |                          | 0    | PWM6 — Pulse Width Modulator output 6.                                                                                   |
|                                |                          | I    | EINT3 — External interrupt 3 input.                                                                                      |
| P0.10/RTS1/                    | 35 <u>[4]</u>            | I/O  | P0.10 — General purpose input/output digital pin (GPIO).                                                                 |
| CAP1.0/AD1.2                   |                          | 0    | RTS1 — Request to Send output for UART1. LPC2144/46/48 only.                                                             |
|                                |                          | I    | CAP1.0 — Capture input for Timer 1, channel 0.                                                                           |
|                                |                          | I    | AD1.2 — ADC 1, input 2. Available in LPC2144/46/48 only.                                                                 |
| P0.11/CTS1/                    | 37 <u>[3]</u>            | I/O  | P0.11 — General purpose input/output digital pin (GPIO).                                                                 |
| CAP1.1/SCL1                    |                          | I    | CTS1 — Clear to Send input for UART1. Available in LPC2144/46/48 only.                                                   |
|                                |                          | I    | CAP1.1 — Capture input for Timer 1, channel 1.                                                                           |
|                                |                          | I/O  | SCL1 — I <sup>2</sup> C1 clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance)                     |
| P0.12/DSR1/ 38<br>MAT1.0/AD1.3 | 38 <u>[4]</u>            | I/O  | P0.12 — General purpose input/output digital pin (GPIO).                                                                 |
|                                |                          | I    | <b>DSR1</b> — Data Set Ready input for UART1. Available in LPC2144/46/48 only.                                           |
|                                |                          | 0    | MAT1.0 — Match output for Timer 1, channel 0.                                                                            |
|                                |                          | I    | AD1.3 — ADC 1 input 3. Available in LPC2144/46/48 only.                                                                  |
| P0.13/DTR1/                    | 39 <u>[4]</u>            | I/O  | P0.13 — General purpose input/output digital pin (GPIO).                                                                 |
| MAT1.1/AD1.4                   |                          | 0    | <b>DTR1</b> — Data Terminal Ready output for UART1. LPC2144/46/48 only.                                                  |
|                                |                          | 0    | MAT1.1 — Match output for Timer 1, channel 1.                                                                            |
|                                |                          | I    | AD1.4 — ADC 1 input 4. Available in LPC2144/46/48 only.                                                                  |
| P0.14/DCD1/                    | 41 <u><sup>[3]</sup></u> | I/O  | P0.14 — General purpose input/output digital pin (GPIO).                                                                 |
| EINT1/SDA1                     |                          | I    | DCD1 — Data Carrier Detect input for UART1. LPC2144/46/48 only.                                                          |
|                                |                          | I    | EINT1 — External interrupt 1 input.                                                                                      |
|                                |                          | I/O  | <b>SDA1</b> — I <sup>2</sup> C1 data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).              |
|                                |                          |      | <b>Note:</b> LOW on this pin while RESET is LOW forces on-chip boot loader to take over control of the part after reset. |
| P0.15/RI1/                     | 45 <u>[4]</u>            | I/O  | P0.15 — General purpose input/output digital pin (GPIO).                                                                 |
| EINT2/AD1.5                    |                          | I    | <b>RI1</b> — Ring Indicator input for UART1. Available in LPC2144/46/48 only.                                            |
|                                |                          | I    | EINT2 — External interrupt 2 input.                                                                                      |
|                                |                          | I    | <b>AD1.5</b> — ADC 1, input 5. Available in LPC2144/46/48 only.                                                          |

Table 3. Pin description ...continued

| Symbol                      | Pin                      | Туре | Description                                                                                                                                                                                                            |
|-----------------------------|--------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1.23/<br>PIPESTAT2         | 36 <sup>[6]</sup>        | I/O  | <b>P1.23</b> — General purpose input/output digital pin (GPIO). Standard I/O port with internal pull-up.                                                                                                               |
|                             |                          | 0    | PIPESTAT2 — Pipeline Status, bit 2.                                                                                                                                                                                    |
| P1.24/<br>TRACECLK          | 32 <u>[6]</u>            | I/O  | P1.24 — General purpose input/output digital pin (GPIO). Standard I/O port with internal pull-up.                                                                                                                      |
|                             |                          | 0    | TRACECLK — Trace Clock.                                                                                                                                                                                                |
| P1.25/EXTIN0                | 28 <sup>[6]</sup>        | I/O  | <b>P1.25</b> — General purpose input/output digital pin (GPIO). Standard I/O port with internal pull-up.                                                                                                               |
|                             |                          | I    | EXTIN0 — External Trigger Input.                                                                                                                                                                                       |
| P1.26/RTCK                  | 24 <u>[6]</u>            | I/O  | P1.26 — General purpose input/output digital pin (GPIO).                                                                                                                                                               |
|                             |                          | I/O  | <b>RTCK</b> — Returned Test Clock output. Extra signal added to the JTAG port. Assists debugger synchronization when processor frequency varies. Bidirectional pin with internal pull-up.                              |
|                             |                          |      | <b>Note:</b> LOW on RTCK while $\overline{\text{RESET}}$ is LOW enables pins P1[31:26] to operate as Debug port after reset.                                                                                           |
| P1.27/TDO                   | 64 <u>[6]</u>            | I/O  | P1.27 — General purpose input/output digital pin (GPIO).                                                                                                                                                               |
|                             |                          | О    | TDO — Test Data out for JTAG interface.                                                                                                                                                                                |
| P1.28/TDI                   | 60 <u>[6]</u>            | I/O  | P1.28 — General purpose input/output digital pin (GPIO).                                                                                                                                                               |
|                             |                          | I    | TDI — Test Data in for JTAG interface.                                                                                                                                                                                 |
| P1.29/TCK 56 <sup>[6]</sup> | 56 <sup>[6]</sup>        | I/O  | P1.29 — General purpose input/output digital pin (GPIO).                                                                                                                                                               |
|                             |                          | I    | <b>TCK</b> — Test Clock for JTAG interface. This clock must be slower than $^{1}$ ? <sub>6</sub> of the CPU clock (CCLK) for the JTAG interface to operate.                                                            |
| P1.30/TMS                   | 52[6]                    | I/O  | P1.30 — General purpose input/output digital pin (GPIO).                                                                                                                                                               |
|                             |                          | I    | TMS — Test Mode Select for JTAG interface.                                                                                                                                                                             |
| P1.31/TRST                  | 20 <sup>[6]</sup>        | I/O  | P1.31 — General purpose input/output digital pin (GPIO).                                                                                                                                                               |
|                             |                          | I    | TRST — Test Reset for JTAG interface.                                                                                                                                                                                  |
| D+                          | 10 <sup>[7]</sup>        | I/O  | USB bidirectional D+ line.                                                                                                                                                                                             |
| D–                          | 11 <u>[7]</u>            | I/O  | USB bidirectional D- line.                                                                                                                                                                                             |
| RESET                       | 57 <u><sup>[8]</sup></u> | I    | <b>External reset input:</b> A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. TTL with hysteresis, 5 V tolerant. |
| XTAL1                       | 62 <sup>[9]</sup>        | I    | Input to the oscillator circuit and internal clock generator circuits.                                                                                                                                                 |
| XTAL2                       | 61 <u><sup>[9]</sup></u> | 0    | Output from the oscillator amplifier.                                                                                                                                                                                  |
| RTCX1                       | 3[9][10]                 | I    | Input to the RTC oscillator circuit.                                                                                                                                                                                   |
| RTCX2                       | 5 <u>[9][10]</u>         | 0    | Output from the RTC oscillator circuit.                                                                                                                                                                                |
| V <sub>SS</sub>             | 6, 18, 25, 42,<br>50     | I    | Ground: 0 V reference.                                                                                                                                                                                                 |
| V <sub>SSA</sub>            | 59                       | I    | <b>Analog ground:</b> 0 V reference. This should nominally be the same voltage as $V_{\rm SS}$ , but should be isolated to minimize noise and error.                                                                   |
| $V_{DD}$                    | 23, 43, 51               | I    | <b>3.3 V power supply:</b> This is the power supply voltage for the core and I/O ports.                                                                                                                                |

Table 3. Pin description ... continued

| Symbol    | Pin | Туре | Description                                                                                                                                                                                                        |
|-----------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DDA}$ | 7   | I    | <b>Analog 3.3 V power supply:</b> This should be nominally the same voltage as V <sub>DD</sub> but should be isolated to minimize noise and error. This voltage is only used to power the on-chip ADC(s) and DAC.  |
| VREF      | 63  | I    | <b>ADC reference voltage:</b> This should be nominally less than or equal to the $V_{DD}$ voltage but should be isolated to minimize noise and error. Level on this pin is used as a reference for ADC(s) and DAC. |
| VBAT      | 49  | 1    | <b>RTC power supply voltage:</b> 3.3 V on this pin supplies the power to the RTC.                                                                                                                                  |

- [1] 5 V tolerant pad (no built-in pull-up resistor) providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control.
- [2] 5 V tolerant pad (no built-in pull-up resistor) providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns.
- [3] Open-drain 5 V tolerant digital I/O I<sup>2</sup>C-bus 400 kHz specification compatible pad. It requires external pull-up to provide an output functionality.
- [4] 5 V tolerant pad (no built-in pull-up resistor) providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog input function. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns. When configured as an ADC input, digital section of the pad is disabled.
- [5] 5 V tolerant pad (no built-in pull-up resistor) providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog output function. When configured as the DAC output, digital section of the pad is disabled.
- [6] 5 V tolerant pad with built-in pull-up resistor providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. The pull-up resistor's value typically ranges from 60 k $\Omega$  to 300 k $\Omega$ .
- [7] Pad is designed in accordance with the Universal Serial Bus (USB) specification, revision 2.0 (Full-speed and Low-speed mode only).
- [8] 5 V tolerant pad providing digital input (with TTL levels and hysteresis) function only.
- [9] Pad provides special analog functionality.
- [10] When unused, the RTCX1 pin can be grounded or left floating. For lowest power leave it floating. The other RTC pin, RTCX2, should be left floating.

## 6.5 Interrupt controller

The Vectored Interrupt Controller (VIC) accepts all of the interrupt request inputs and categorizes them as Fast Interrupt reQuest (FIQ), vectored Interrupt ReQuest (IRQ), and non-vectored IRQ as defined by programmable settings. The programmable assignment scheme means that priorities of interrupts from the various peripherals can be dynamically assigned and adjusted.

FIQ has the highest priority. If more than one request is assigned to FIQ, the VIC combines the requests to produce the FIQ signal to the ARM processor. The fastest possible FIQ latency is achieved when only one request is classified as FIQ, because then the FIQ service routine does not need to branch into the interrupt service routine but can run from the interrupt vector location. If more than one request is assigned to the FIQ class, the FIQ service routine will read a word from the VIC that identifies which FIQ source(s) is (are) requesting an interrupt.

Vectored IRQs have the middle priority. Sixteen of the interrupt requests can be assigned to this category. Any of the interrupt requests can be assigned to any of the 16 vectored IRQ slots, among which slot 0 has the highest priority and slot 15 has the lowest.

Non-vectored IRQs have the lowest priority.

The VIC combines the requests from all the vectored and non-vectored IRQs to produce the IRQ signal to the ARM processor. The IRQ service routine can start by reading a register from the VIC and jumping there. If any of the vectored IRQs are pending, the VIC provides the address of the highest-priority requesting IRQs service routine, otherwise it provides the address of a default routine that is shared by all the non-vectored IRQs. The default routine can read another VIC register to see what IRQs are active.

### 6.5.1 Interrupt sources

Each peripheral device has one interrupt line connected to the Vectored Interrupt Controller, but may have several internal interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

#### 6.6 Pin connect block

The pin connect block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated, and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

The Pin Control Module with its pin select registers defines the functionality of the microcontroller in a given hardware environment.

After reset all pins of Port 0 and Port 1 are configured as input with the following exceptions: If debug is enabled, the JTAG pins will assume their JTAG functionality; if trace is enabled, the Trace pins will assume their trace functionality. The pins associated with the  $I^2C0$  and  $I^2C1$  interface are open drain.

Selectable speed versus power.

#### 6.10 USB 2.0 device controller

The USB is a 4-wire serial bus that supports communication between a host and a number (127 max) of peripherals. The host controller allocates the USB bandwidth to attached devices through a token based protocol. The bus supports hot plugging, unplugging, and dynamic configuration of the devices. All transactions are initiated by the host controller.

The LPC2141/42/44/46/48 is equipped with a USB device controller that enables 12 Mbit/s data exchange with a USB host controller. It consists of a register interface, serial interface engine, endpoint buffer memory and DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate end point buffer memory. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled.

A DMA controller (available in LPC2146/48 only) can transfer data between an endpoint buffer and the USB RAM.

#### 6.10.1 Features

- Fully compliant with USB 2.0 Full-speed specification.
- Supports 32 physical (16 logical) endpoints.
- Supports control, bulk, interrupt and isochronous endpoints.
- Scalable realization of endpoints at run time.
- Endpoint maximum packet size selection (up to USB maximum specification) by software at run time.
- RAM message buffer size based on endpoint realization and maximum packet size.
- Supports SoftConnect and GoodLink LED indicator. These two functions are sharing one pin.
- Supports bus-powered capability with low suspend current.
- Supports DMA transfer on all non-control endpoints (LPC2146/48 only).
- One duplex DMA channel serves all endpoints (LPC2146/48 only).
- Allows dynamic switching between CPU controlled and DMA modes (only in LPC2146/48).
- Double buffer implementation for bulk and isochronous endpoints.

#### **6.11 UARTs**

The LPC2141/42/44/46/48 each contain two UARTs. In addition to standard transmit and receive data lines, the LPC2144/46/48 UART1 also provides a full modem control handshake interface.

Compared to previous LPC2000 microcontrollers, UARTs in LPC2141/42/44/46/48 introduce a fractional baud rate generator for both UARTs, enabling these microcontrollers to achieve standard baud rates such as 115200 with any crystal frequency above 2 MHz. In addition, auto-CTS/RTS flow-control functions are fully implemented in hardware (UART1 in LPC2144/46/48 only).

#### 6.11.1 Features

- 16 B Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Transmission FIFO control enables implementation of software (XON/XOFF) flow control on both UARTs.
- LPC2144/46/48 UART1 equipped with standard modem interface signals. This module also provides full support for hardware flow control (auto-CTS/RTS).

#### 6.12 I<sup>2</sup>C-bus serial I/O controller

The LPC2141/42/44/46/48 each contain two I<sup>2</sup>C-bus controllers.

The I<sup>2</sup>C-bus is bidirectional, for inter-IC control using only two wires: a Serial Clock Line (SCL), and a Serial DAta line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver or a transmitter with the capability to both receive and send information (such as memory)). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C-bus is a multi-master bus, it can be controlled by more than one bus master connected to it.

The  $I^2C$ -bus implemented in LPC2141/42/44/46/48 supports bit rates up to 400 kbit/s (Fast  $I^2C$ -bus).

#### 6.12.1 Features

- Compliant with standard I<sup>2</sup>C-bus interface.
- Easy to configure as master, slave, or master/slave.
- · Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.

### 6.13 SPI serial I/O controller

The LPC2141/42/44/46/48 each contain one SPI controller. The SPI is a full duplex serial interface, designed to handle multiple masters and slaves connected to a given bus. Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends a byte of data to the slave, and the slave always sends a byte of data to the master.

- Stop timer on match with optional interrupt generation.
- Reset timer on match with optional interrupt generation.
- Four external outputs per timer/counter corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

# 6.16 Watchdog timer

The purpose of the watchdog is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time.

#### 6.16.1 Features

- Internally resets chip if not periodically reloaded.
- Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 32-bit timer with internal pre-scaler.
- Selectable time period from  $(T_{cy(PCLK)} \times 256 \times 4)$  to  $(T_{cy(PCLK)} \times 2^{32} \times 4)$  in multiples of  $T_{cy(PCLK)} \times 4$ .

### 6.17 Real-time clock

The RTC is designed to provide a set of counters to measure time when normal or idle operating mode is selected. The RTC has been designed to use little power, making it suitable for battery powered systems where the CPU is not running continuously (Idle mode).

#### 6.17.1 Features

- Measures the passage of time to maintain a calendar and clock.
- Ultra-low power design to support battery powered systems.
- Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year.
- Can use either the RTC dedicated 32 kHz oscillator input or clock derived from the external crystal/oscillator input at XTAL1. Programmable reference clock divider allows fine adjustment of the RTC.
- Dedicated power supply pin can be connected to a battery or the main 3.3 V.

### 6.18 Pulse width modulator

The PWM is based on the standard timer block and inherits all of its features, although only the PWM function is pinned out on the LPC2141/42/44/46/48. The timer is designed to count cycles of the peripheral clock (PCLK) and optionally generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is also based on match register events.

The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions.

Two match registers can be used to provide a single edge controlled PWM output. One match register (MR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an MR0 match occurs.

Three match registers can be used to provide a PWM output with both edges controlled. Again, the MR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs.

With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge).

#### 6.18.1 Features

- Seven match registers allow up to six single edge controlled or three double edge controlled PWM outputs, or a mix of both types.
- The match registers also allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Supports single edge controlled and/or double edge controlled PWM outputs. Single
  edge controlled PWM outputs all go HIGH at the beginning of each cycle unless the
  output is a constant LOW. Double edge controlled PWM outputs can have either edge
  occur at any position within a cycle. This allows for both positive going and negative
  going pulses.
- Pulse period and width can be any number of timer counts. This allows complete
  flexibility in the trade-off between resolution and repetition rate. All PWM outputs will
  occur at the same repetition rate.
- Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses.

The Wake-up Timer monitors the crystal oscillator as the means of checking whether it is safe to begin code execution. When power is applied to the chip, or some event caused the chip to exit Power-down mode, some time is required for the oscillator to produce a signal of sufficient amplitude to drive the clock logic. The amount of time depends on many factors, including the rate of V<sub>DD</sub> ramp (in the case of power on), the type of crystal and its electrical characteristics (if a quartz crystal is used), as well as any other external circuitry (e.g. capacitors), and the characteristics of the oscillator itself under the existing ambient conditions.

#### 6.19.4 Brownout detector

The LPC2141/42/44/46/48 include 2-stage monitoring of the voltage on the  $V_{DD}$  pins. If this voltage falls below 2.9 V, the BOD asserts an interrupt signal to the VIC. This signal can be enabled for interrupt; if not, software can monitor the signal by reading dedicated register.

The second stage of low voltage detection asserts reset to inactivate the LPC2141/42/44/46/48 when the voltage on the  $V_{DD}$  pins falls below 2.6 V. This reset prevents alteration of the flash as operation of the various elements of the chip would otherwise become unreliable due to low voltage. The BOD circuit maintains this reset down below 1 V, at which point the POR circuitry maintains the overall reset.

Both the 2.9 V and 2.6 V thresholds include some hysteresis. In normal operation, this hysteresis allows the 2.9 V detection to reliably interrupt, or a regularly-executed event loop to sense the condition.

### 6.19.5 Code security

This feature of the LPC2141/42/44/46/48 allow an application to control whether it can be debugged or protected from observation.

If after reset on-chip boot loader detects a valid checksum in flash and reads 0x8765 4321 from address 0x1FC in flash, debugging will be disabled and thus the code in flash will be protected from observation. Once debugging is disabled, it can be enabled only by performing a full chip erase using the ISP.

#### 6.19.6 External interrupt inputs

The LPC2141/42/44/46/48 include up to nine edge or level sensitive External Interrupt Inputs as selectable pin functions. When the pins are combined, external events can be processed as four independent interrupt signals. The External Interrupt Inputs can optionally be used to wake-up the processor from Power-down mode.

Additionally capture input pins can also be used as external interrupts without the option to wake the device up from Power-down mode.

#### 6.19.7 Memory mapping control

The Memory Mapping Control alters the mapping of the interrupt vectors that appear beginning at address 0x0000 0000. Vectors may be mapped to the bottom of the on-chip flash memory, or to the on-chip static RAM. This allows code running in different memory spaces to have control of the interrupts.

# 9. Dynamic characteristics

Table 6. Dynamic characteristics of USB pins (full-speed)

 $C_L = 50 \ pF$ ;  $R_{pu} = 1.5 \ k\Omega$  on D+ to  $V_{DD}$ , unless otherwise specified.

| Symbol             | Parameter                                                   | Conditions                             | Min           | Тур | Max   | Unit |
|--------------------|-------------------------------------------------------------|----------------------------------------|---------------|-----|-------|------|
| t <sub>r</sub>     | rise time                                                   | 10 % to 90 %                           | 4             | -   | 20    | ns   |
| t <sub>f</sub>     | fall time                                                   | 10 % to 90 %                           | 4             | -   | 20    | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time $(t_{r}/t_{f})$ matching    |                                        | 90            | -   | 110   | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                             |                                        | 1.3           | -   | 2.0   | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP                                  | see <u>Figure 7</u>                    | 160           | -   | 175   | ns   |
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see Figure 7                           | -2            | -   | +5    | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          |                                        | -18.5         | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %                           | -9            | -   | +9    | ns   |
| t <sub>EOPR1</sub> | EOP width at receiver                                       | must reject as<br>EOP; see<br>Figure 7 | <u>[1]</u> 40 | -   | -     | ns   |
| t <sub>EOPR2</sub> | EOP width at receiver                                       | must accept as EOP; see Figure 7       | <u>[1]</u> 82 | -   | -     | ns   |

<sup>[1]</sup> Characterized but not implemented as production test. Guaranteed by design.

Table 7. Dynamic characteristics

 $T_{amb} = -40$  °C to +85 °C for commercial applications,  $V_{DD}$  over specified ranges [1]

| Symbol                      | Parameter                          | Conditions                         | Min                       | Typ <u>[2]</u> | Max | Unit |
|-----------------------------|------------------------------------|------------------------------------|---------------------------|----------------|-----|------|
| External cloc               | k                                  |                                    |                           |                |     |      |
| f <sub>osc</sub>            | oscillator frequency               |                                    | 10                        | -              | 25  | MHz  |
| T <sub>cy(clk)</sub>        | clock cycle time                   |                                    | 40                        | -              | 100 | ns   |
| t <sub>CHCX</sub>           | clock HIGH time                    |                                    | $T_{cy(clk)} \times 0.4$  | -              | -   | ns   |
| t <sub>CLCX</sub>           | clock LOW time                     |                                    | $T_{cy(clk)} \times 0.4$  | -              | -   | ns   |
| t <sub>CLCH</sub>           | clock rise time                    |                                    | -                         | -              | 5   | ns   |
| t <sub>CHCL</sub>           | clock fall time                    |                                    | -                         | -              | 5   | ns   |
| Port pins (exc              | cept P0.2, P0.3, P0.11, and P0.14) |                                    |                           |                |     |      |
| t <sub>r(O)</sub>           | output rise time                   |                                    | -                         | 10             | -   | ns   |
| t <sub>f(O)</sub>           | output fall time                   |                                    | -                         | 10             | -   | ns   |
| I <sup>2</sup> C-bus pins ( | (P0.2, P0.3, P0.11, and P0.14)     |                                    |                           |                |     |      |
| $t_{f(o)}$                  | output fall time                   | $V_{\text{IH}}$ to $V_{\text{IL}}$ | $20 + 0.1 \times C_b$ [3] | -              | -   | ns   |

<sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified.

<sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

<sup>[3]</sup> Bus capacitance  $C_b$  in pF, from 10 pF to 400 pF.

# 10. ADC electrical characteristics

Table 8. ADC static characteristics

V<sub>DDA</sub> = 2.5 V to 3.6 V; T<sub>amb</sub> = −40 °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz.

| Symbol              | Parameter                           | Conditions                                       | Min          | Тур | Max       | Unit |
|---------------------|-------------------------------------|--------------------------------------------------|--------------|-----|-----------|------|
| V <sub>IA</sub>     | analog input voltage                |                                                  | 0            | -   | $V_{DDA}$ | V    |
| C <sub>ia</sub>     | analog input capacitance            |                                                  | -            | -   | 1         | pF   |
| E <sub>D</sub>      | differential linearity error        | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | [1][2] _     | -   | ±1        | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[3]</u> _ | -   | ±2        | LSB  |
| Eo                  | offset error                        | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[4]</u> _ | -   | ±3        | LSB  |
| E <sub>G</sub>      | gain error                          | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[5]</u> _ | -   | ±0.5      | %    |
| E <sub>T</sub>      | absolute error                      | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | [6] _        | -   | ±4        | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |                                                  | <u>[7]</u> - | -   | 40        | kΩ   |

- [1] The ADC is monotonic, there are no missing codes.
- [2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 8.
- [3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 8.
- [4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See <u>Figure 8</u>.
- [5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 8.
- [6] The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See <u>Figure 8</u>.
- [7] See Figure 9.





34 of 45



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (<u>Figure 12</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTAL2 pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in <u>Figure 13</u> and in <u>Table 10</u> and <u>Table 11</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and  $R_S$ ). Capacitance  $C_P$  in <u>Figure 13</u> represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer.



Fig 13. Oscillator modes and models: oscillation mode of operation and external crystal model used for  $C_{X1}/C_{X2}$  evaluation

Table 10. Recommended values for  $C_{\chi 1}/C_{\chi 2}$  in oscillation mode (crystal and external components parameters): low frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> /C <sub>X2</sub> |
|----------------------------------------------------|-----------------------------------------|--------------------------------------------------|-----------------------------------------------------------|
| 1 MHz to 5 MHz                                     | 10 pF                                   | < 300 Ω                                          | 18 pF, 18 pF                                              |
|                                                    | 20 pF                                   | < 300 Ω                                          | 39 pF, 39 pF                                              |
|                                                    | 30 pF                                   | < 300 Ω                                          | 57 pF, 57 pF                                              |

LPC2141\_42\_44\_46\_48

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

that belong to a specific  $C_L$ . The value of external capacitances  $C_{X1}$  and  $C_{X2}$  specified in this table are calculated from the internal parasitic capacitances and the  $C_L$ . Parasitics from PCB and package are not taken into account.

Table 12. Recommended values for the RTC external 32 kHz oscillator  $C_{\chi 1}/C_{\chi 2}$  components

| Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> /C <sub>X2</sub> |
|-----------------------------------------|--------------------------------------------------|-----------------------------------------------------------|
| 11 pF                                   | < 100 kΩ                                         | 18 pF, 18 pF                                              |
| 13 pF                                   | < 100 kΩ                                         | 22 pF, 22 pF                                              |
| 15 pF                                   | < 100 kΩ                                         | 27 pF, 27 pF                                              |

# 12.4 XTAL and RTCX Printed Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plane. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.

39 of 45

# 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

LPC2141 42 44 46 48

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

# 18. Contents

| 1                | General description                        | . 1 | 6.19.5 | Code security                               | 23 |
|------------------|--------------------------------------------|-----|--------|---------------------------------------------|----|
| 2                | Features and benefits                      | . 1 | 6.19.6 | External interrupt inputs                   | 23 |
| 2.1              | Key features                               |     | 6.19.7 | Memory mapping control                      | 23 |
| 3                | Ordering information                       |     | 6.19.8 | Power control                               | 24 |
| 3.1              | Ordering options                           |     | 6.19.9 | APB bus                                     | 24 |
| _                |                                            |     | 6.20   | Emulation and debugging                     | 24 |
| 4                | Block diagram                              |     | 6.20.1 | EmbeddedICE                                 |    |
| 5                | Pinning information                        |     | 6.20.2 | Embedded trace                              |    |
| 5.1              | Pinning                                    |     | 6.20.3 | RealMonitor                                 | 25 |
| 5.2              | Pin description                            | . 7 | 7      | Limiting values                             | 26 |
| 6                | Functional description                     | 13  | 8      | Static characteristics                      | 27 |
| 6.1              | Architectural overview                     | 13  | 9      | Dynamic characteristics                     | 30 |
| 6.2              | On-chip flash program memory               | 13  | 9.1    | Timing                                      |    |
| 6.3              | On-chip static RAM                         | 14  | 10     | ADC electrical characteristics              |    |
| 6.4              | Memory map                                 |     | 11     | DAC electrical characteristics              |    |
| 6.5              | Interrupt controller                       |     |        |                                             |    |
| 6.5.1            | Interrupt sources                          |     | 12     | Application information                     |    |
| 6.6              | Pin connect block                          |     | 12.1   | Suggested USB interface solutions           | 36 |
| 6.7              | Fast general purpose parallel I/O (GPIO)   |     | 12.2   | Crystal oscillator XTAL input and component |    |
| 6.7.1            | Features                                   |     | 400    | selection                                   | 36 |
| 6.8              | 10-bit ADC                                 | -   | 12.3   | RTC 32 kHz oscillator component selection . | 38 |
| 6.8.1            | Features                                   |     | 12.4   | XTAL and RTCX Printed Circuit Board (PCB)   | 20 |
| 6.9<br>6.9.1     | 10-bit DAC Features                        | _   | 4.5    | layout guidelines                           |    |
| 6.10             | USB 2.0 device controller                  | -   | 13     | Package outline                             |    |
| 6.10.1           | Features                                   |     | 14     | Abbreviations                               | 41 |
| 6.11             | UARTs                                      |     | 15     | Revision history                            | 42 |
| 6.11.1           | Features                                   |     | 16     | Legal information                           | 43 |
| 6.12             | I <sup>2</sup> C-bus serial I/O controller |     | 16.1   | Data sheet status                           | 43 |
| 6.12.1           | Features                                   |     | 16.2   | Definitions                                 | 43 |
| 6.13             | SPI serial I/O controller                  |     | 16.3   | Disclaimers                                 | 43 |
| 6.13.1           | Features                                   |     | 16.4   | Trademarks                                  | 44 |
| 6.14             | SSP serial I/O controller                  | 19  | 17     | Contact information                         | 44 |
| 6.14.1           | Features                                   | 19  | 18     | Contents                                    | 45 |
| 6.15             | General purpose timers/external event      |     |        |                                             |    |
|                  | counters                                   | 19  |        |                                             |    |
| 6.15.1           | Features                                   |     |        |                                             |    |
| 6.16             | Watchdog timer                             |     |        |                                             |    |
| 6.16.1           | Features                                   |     |        |                                             |    |
| 6.17             | Real-time clock                            |     |        |                                             |    |
| 6.17.1           | Features                                   |     |        |                                             |    |
| 6.18             | Pulse width modulator                      |     |        |                                             |    |
| 6.18.1           | Features                                   |     |        |                                             |    |
| 6.19             | System control                             |     |        |                                             |    |
| 6.19.1           | Crystal oscillator                         |     |        |                                             |    |
| 6.19.2           | PLL                                        |     |        |                                             |    |
| 6.19.3<br>6.19.4 | Reset and wake-up timer                    |     |        |                                             |    |
| D. 19.4          | DIOWITOUL GELECTOR                         | 23  |        |                                             |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com