



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 15                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                |
| Data Converters            | A/D 12x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-UFQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-UQFN (4x4)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1847t-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.3 Register Definitions: Status

#### REGISTER 3-1: STATUS: STATUS REGISTER

| U-0             | U-0                                                               | U-0                                                       | R-1/q              | R-1/q                  | R/W-0/u          | R/W-0/u           | R/W-0/u          |  |
|-----------------|-------------------------------------------------------------------|-----------------------------------------------------------|--------------------|------------------------|------------------|-------------------|------------------|--|
| _               |                                                                   | _                                                         | TO                 | PD                     | Z                | DC <sup>(1)</sup> | C <sup>(1)</sup> |  |
| bit 7           |                                                                   |                                                           | I                  |                        |                  | •                 | bit 0            |  |
|                 |                                                                   |                                                           |                    |                        |                  |                   |                  |  |
| Legend:         |                                                                   |                                                           |                    |                        |                  |                   |                  |  |
| R = Readab      | le bit                                                            | W = Writable                                              | bit                | U = Unimple            | mented bit, read | as '0'            |                  |  |
| u = Bit is und  | changed                                                           | x = Bit is unkr                                           | nown               | -n/n = Value           | at POR and BO    | R/Value at all o  | ther Resets      |  |
| '1' = Bit is se | et                                                                | '0' = Bit is clea                                         | ared               | q = Value de           | pends on condit  | ion               |                  |  |
|                 |                                                                   |                                                           |                    |                        |                  |                   |                  |  |
| bit 7-5         | Unimplemen                                                        | ted: Read as '                                            | 0'                 |                        |                  |                   |                  |  |
| bit 4           | TO: Time-out                                                      | bit                                                       |                    |                        |                  |                   |                  |  |
|                 | 1 = After pow                                                     | er-up, CLRWDT                                             | instruction of     | r sleep <b>instruc</b> | tion             |                   |                  |  |
|                 | 0 = A WDT tir                                                     | ne-out occurre                                            | d                  |                        |                  |                   |                  |  |
| bit 3           | PD: Power-do                                                      | own bit                                                   |                    |                        |                  |                   |                  |  |
|                 | 1 = After pow<br>0 = By execut                                    | er-up or by the<br>tion of the SLE                        | CLRWDT inst        | ruction                |                  |                   |                  |  |
| bit 2           | <b>Z:</b> Zero bit                                                |                                                           |                    |                        |                  |                   |                  |  |
|                 | 1 = The result of an arithmetic or logic operation is zero        |                                                           |                    |                        |                  |                   |                  |  |
|                 | 0 = The result                                                    | t of an arithme                                           | ic or logic op     | eration is not z       | ero              |                   |                  |  |
| bit 1           | DC: Digit Car                                                     | ry/Digit Borrow                                           | bit <sup>(1)</sup> |                        |                  |                   |                  |  |
|                 | 1 = A carry-out from the 4th low-order bit of the result occurred |                                                           |                    |                        |                  |                   |                  |  |
|                 | 0 = No carry-0                                                    | 0 = No carry-out from the 4th low-order bit of the result |                    |                        |                  |                   |                  |  |
| bit 0           | C: Carry/Borr                                                     | C: Carry/Borrow bit <sup>(1)</sup>                        |                    |                        |                  |                   |                  |  |
|                 | 1 = A carry-ou                                                    | ut from the Mos                                           | st Significant     | bit of the result      | occurred         |                   |                  |  |
|                 | 0 = No carry-0                                                    | out from the Me                                           | ost Significan     | t bit of the resu      | lt occurred      |                   |                  |  |
| Note 1. F       | or Borrow the po                                                  | larity is reverse                                         | d A subtract       | tion is executed       | hy adding the t  | two's complem     | ent of the       |  |

Note 1: For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.

#### 4.2 Register Definitions: Configuration Words

#### REGISTER 4-1: CONFIG1: CONFIGURATION WORD 1

|                   |                                                                                                                                                                                                                                                                                                              | R/P-1                                                                                                         | R/P-1                                                                                | R/P-1                                                                            | R/P-1           | R/P-1         | R/P-1  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|---------------|--------|
|                   |                                                                                                                                                                                                                                                                                                              | FCMEN                                                                                                         | IESO                                                                                 | CLKOUTEN                                                                         | BORE            | N<1:0>        | CPD    |
|                   |                                                                                                                                                                                                                                                                                                              | bit 13                                                                                                        |                                                                                      |                                                                                  |                 |               | bit 8  |
|                   |                                                                                                                                                                                                                                                                                                              |                                                                                                               |                                                                                      |                                                                                  |                 |               |        |
| R/P-1             | R/P-1                                                                                                                                                                                                                                                                                                        | R/P-1                                                                                                         | R/P-1                                                                                | R/P-1                                                                            | R/P-1           | R/P-1         | R/P-1  |
| CP                | MCLRE                                                                                                                                                                                                                                                                                                        | PWRIE                                                                                                         | WDT                                                                                  | E<1:0>                                                                           |                 | FOSC<2:0>     | hit O  |
| DIL 7             |                                                                                                                                                                                                                                                                                                              |                                                                                                               |                                                                                      |                                                                                  |                 |               | DILU   |
| Legend:           |                                                                                                                                                                                                                                                                                                              |                                                                                                               |                                                                                      |                                                                                  |                 |               |        |
| R = Readable      | bit                                                                                                                                                                                                                                                                                                          | P = Programm                                                                                                  | able bit                                                                             | U = Unimplem                                                                     | ented bit, rea  | d as '1'      |        |
| '0' = Bit is clea | ared                                                                                                                                                                                                                                                                                                         | '1' = Bit is set                                                                                              |                                                                                      | -n = Value whe                                                                   | en blank or aft | er Bulk Erase |        |
|                   |                                                                                                                                                                                                                                                                                                              |                                                                                                               |                                                                                      |                                                                                  |                 |               |        |
| bit 13            | <b>FCMEN:</b> Fail-<br>1 = Fail-Safe<br>0 = Fail-Safe                                                                                                                                                                                                                                                        | -Safe Clock Mon<br>Clock Monitor a<br>Clock Monitor is                                                        | nitor Enable b<br>and internal/e<br>s disabled                                       | vit<br>xternal switchove                                                         | er are both en  | abled.        |        |
| bit 12            | IESO: Internal<br>1 = Internal/E<br>0 = Internal/E                                                                                                                                                                                                                                                           | al External Switc<br>External Switcho<br>External Switcho                                                     | chover bit<br>ver mode is e<br>ver mode is c                                         | enabled<br>lisabled                                                              |                 |               |        |
| bit 11            | CLKOUTEN:<br>If FOSC confi<br>This bit is<br>All other FOS<br>1 = CLKC<br>0 = CLKC                                                                                                                                                                                                                           | Clock Out Enal<br>guration bits an<br>ignored, CLKC<br><u>C modes</u> :<br>DUT function is<br>DUT function is | ole bit<br><u>e set to LP. X</u><br>UT function is<br>disabled. I/O<br>enabled on th | <u>T. HS modes</u> :<br>s disabled. Oscill<br>function on the C<br>ne CLKOUT pin | lator function  | on the CLKOUT | Г pin. |
| bit 10-9          | <b>BOREN&lt;1:0&gt;</b><br>11 = BOR en:<br>10 = BOR en:<br>01 = BOR coi<br>00 = BOR dis                                                                                                                                                                                                                      | Brown-out Reabled<br>abled during op<br>ntrolled by SBC<br>abled                                              | eset Enable b<br>eration and d<br>REN bit of th                                      | its<br>isabled in Sleep<br>e BORCON regis                                        | ster            |               |        |
| bit 8             | <b>CPD</b> : Data Co<br>1 = Data men<br>0 = Data men                                                                                                                                                                                                                                                         | ode Protection I<br>nory code prote<br>nory code prote                                                        | oit <sup>(1)</sup><br>ction is disabl<br>ction is enabl                              | led<br>ed                                                                        |                 |               |        |
| bit 7             | <b>CP</b> : Code Pro<br>1 = Program<br>0 = Program                                                                                                                                                                                                                                                           | otection bit<br>memory code p<br>memory code p                                                                | rotection is di<br>rotection is er                                                   | sabled<br>nabled                                                                 |                 |               |        |
| bit 6             | Dit 6 MCLRE: MCLR/VPP Pin Function Select bit<br><u>If LVP bit = 1</u> :<br>This bit is ignored.<br><u>If LVP bit = 0</u> :<br>1 = MCLR/VPP pin function is MCLR; Weak pull-up enabled.<br>0 = MCLR/VPP pin function is digital input; MCLR internally disabled; Weak pull-up under control of<br>WPUF3 bit. |                                                                                                               |                                                                                      |                                                                                  |                 |               |        |
| bit 5             | <b>PWRTE</b> : Pow<br>1 = PWRT di<br>0 = PWRT er                                                                                                                                                                                                                                                             | ver-up Timer En<br>sabled<br>nabled                                                                           | able bit                                                                             |                                                                                  |                 |               |        |
| bit 4-3           | WDTE<1:0>:<br>11 = WDT en:<br>10 = WDT en:<br>01 = WDT con<br>00 = WDT dis                                                                                                                                                                                                                                   | Watchdog Time<br>abled<br>abled while run<br>ntrolled by the S<br>abled                                       | er Enable bit<br>ning and disa<br>SWDTEN bit i                                       | bled in Sleep<br>n the WDTCON                                                    | register        |               |        |

#### 7.11 Determining the Cause of a Reset

Upon any Reset, multiple bits in the STATUS and PCON register are updated to indicate the cause of the Reset. Table 7-3 and Table 7-4 show the Reset conditions of these registers.

| STKOVF | STKUNF | RMCLR | RI | POR | BOR | то | PD | Condition                                                         |
|--------|--------|-------|----|-----|-----|----|----|-------------------------------------------------------------------|
| 0      | 0      | 1     | 1  | 0   | х   | 1  | 1  | Power-on Reset                                                    |
| 0      | 0      | 1     | 1  | 0   | x   | 0  | х  | Illegal, $\overline{\text{TO}}$ is set on $\overline{\text{POR}}$ |
| 0      | 0      | 1     | 1  | 0   | x   | х  | 0  | Illegal, PD is set on POR                                         |
| 0      | 0      | 1     | 1  | u   | 0   | 1  | 1  | Brown-out Reset                                                   |
| u      | u      | u     | u  | u   | u   | 0  | u  | WDT Reset                                                         |
| u      | u      | u     | u  | u   | u   | 0  | 0  | WDT Wake-up from Sleep                                            |
| u      | u      | u     | u  | u   | u   | 1  | 0  | Interrupt Wake-up from Sleep                                      |
| u      | u      | 0     | u  | u   | u   | u  | u  | MCLR Reset during normal operation                                |
| u      | u      | 0     | u  | u   | u   | 1  | 0  | MCLR Reset during Sleep                                           |
| u      | u      | u     | 0  | u   | u   | u  | u  | RESET Instruction Executed                                        |
| 1      | u      | u     | u  | u   | u   | u  | u  | Stack Overflow Reset (STVREN = 1)                                 |
| u      | 1      | u     | u  | u   | u   | u  | u  | Stack Underflow Reset (STVREN = 1)                                |

TABLE 7-3: RESET STATUS BITS AND THEIR SIGNIFICANCE

#### TABLE 7-4: RESET CONDITION FOR SPECIAL REGISTERS<sup>(2)</sup>

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 1 1000             | 00 110x          |
| MCLR Reset during normal operation | 0000h                 | u uuuu             | uu Ouuu          |
| MCLR Reset during Sleep            | 0000h                 | 1 Ouuu             | uu Ouuu          |
| WDT Reset                          | 0000h                 | 0 uuuu             | uu uuuu          |
| WDT Wake-up from Sleep             | PC + 1                | 0 Ouuu             | uu uuuu          |
| Brown-out Reset                    | 0000h                 | 1 luuu             | 00 11u0          |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | 1 Ouuu             | uu uuuu          |
| RESET Instruction Executed         | 0000h                 | u uuuu             | uu u0uu          |
| Stack Overflow Reset (STVREN = 1)  | 0000h                 | u uuuu             | 1u uuuu          |
| Stack Underflow Reset (STVREN = 1) | 0000h                 | u uuuu             | ul uuuu          |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Enable bit (GIE) is set, the return address is pushed on the stack and PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

2: If a Status bit is not implemented, that bit will be read as '0'.

After the "BSF EECON1, WR" instruction, the processor requires two cycles to set up the write operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms, only during the cycle in which the write takes place (i.e., the last word of the block write). This is not Sleep mode as the clocks and peripherals will continue to run. The processor does not stall when LWLO = 1, loading the write latches. After the write cycle, the processor will resume operation with the third instruction after the EECON1 write instruction.





| Name    | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1      | Bit 0  | Register<br>on page |
|---------|-------|--------|-------|-------|-------------|-------|------------|--------|---------------------|
| FVRCON  | FVREN | FVRRDY | TSEN  | TSRNG | CDAFVR<1:0> |       | ADFVR<1:0> |        | 134                 |
| DACCON0 | DACEN | DACLPS | DACOE | —     | DACPSS<1:0> |       | —          | DACNSS | 154                 |
| DACCON1 | _     | _      | _     |       | 154         |       |            |        |                     |

TABLE 17-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE DAC MODULE

Legend: — = unimplemented, read as '0'. Shaded cells are unused with the DAC module.

#### 23.5 Carrier Source Polarity Select

The signal provided from any selected input source for the carrier high and carrier low signals can be inverted. Inverting the signal for the carrier high source is enabled by setting the MDCHPOL bit of the MDCARH register. Inverting the signal for the carrier low source is enabled by setting the MDCLPOL bit of the MDCARL register.

#### 23.6 Carrier Source Pin Disable

Some peripherals assert control over their corresponding output pin when they are enabled. For example, when the CCP1 module is enabled, the output of CCP1 is connected to the CCP1 pin.

This default connection to a pin can be disabled by setting the MDCHODIS bit in the MDCARH register for the carrier high source and the MDCLODIS bit in the MDCARL register for the carrier low source.

#### 23.7 Programmable Modulator Data

The MDBIT of the MDCON register can be selected as the source for the modulator signal. This gives the user the ability to program the value used for modulation.

#### 23.8 Modulator Source Pin Disable

The modulator source default connection to a pin can be disabled by setting the MDMSODIS bit in the MDSRC register.

#### 23.9 Modulated Output Polarity

The modulated output signal provided on the MDOUT pin can also be inverted. Inverting the modulated output signal is enabled by setting the MDOPOL bit of the MDCON register.

#### 23.10 Slew Rate Control

The slew rate limitation on the output port pin can be disabled. The slew rate limitation can be removed by clearing the MDSLR bit in the MDCON register.

#### 23.11 Operation in Sleep Mode

The DSM module is not affected by Sleep mode. The DSM can still operate during Sleep, if the Carrier and Modulator input sources are also still operable during Sleep.

#### 23.12 Effects of a Reset

Upon any device Reset, the Data Signal Modulator module is disabled. The user's firmware is responsible for initializing the module before enabling the output. The registers are reset to their default values.

#### 25.5.2 SLAVE RECEPTION

When the  $R/\overline{W}$  bit of a matching received address byte is clear, the  $R/\overline{W}$  bit of the SSPxSTAT register is cleared. The received address is loaded into the SSPxBUF register and acknowledged.

When the overflow condition exists for a received address, then not Acknowledge is given. An overflow condition is defined as either bit BF of the SSPxSTAT register is set, or bit SSPOV of the SSPxCON1 register is set. The BOEN bit of the SSPxCON3 register modifies this operation. For more information see Register 25-4.

An MSSPx interrupt is generated for each transferred data byte. Flag bit, SSPxIF, must be cleared by software.

When the SEN bit of the SSPxCON2 register is set, SCLx will be held low (clock stretch) following each received byte. The clock must be released by setting the CKP bit of the SSPxCON1 register, except sometimes in 10-bit mode. See Section 25.2.3 "SPI Master Mode" for more detail.

#### 25.5.2.1 7-bit Addressing Reception

This section describes a standard sequence of events for the MSSPx module configured as an  $I^2C$  Slave in 7-bit Addressing mode. Figure 25-14 and Figure 25-15 are used as visual references for this description.

This is a step by step process of what typically must be done to accomplish  $I^2C$  communication.

- 1. Start bit detected.
- 2. S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- 3. Matching address with  $R/\overline{W}$  bit clear is received.
- 4. The slave pulls SDAx low sending an ACK to the master, and sets SSPxIF bit.
- 5. Software clears the SSPxIF bit.
- 6. Software reads received address from SSPxBUF clearing the BF flag.
- 7. If SEN = 1; Slave software sets CKP bit to release the SCLx line.
- 8. The master clocks out a data byte.
- Slave drives SDAx low sending an ACK to the master, and sets SSPxIF bit.
- 10. Software clears SSPxIF.
- 11. Software reads the received byte from SSPxBUF clearing BF.
- 12. Steps 8-12 are repeated for all received bytes from the Master.
- 13. Master sends Stop condition, setting P bit of SSPxSTAT, and the bus goes idle.

### 25.5.2.2 7-bit Reception with AHEN and DHEN

Slave device reception with AHEN and DHEN set operate the same as without these options with extra interrupts and clock stretching added after the 8th falling edge of SCLx. These additional interrupts allow the slave software to decide whether it wants to ACK the receive address or data byte, rather than the hardware. This functionality adds support for PMBus<sup>™</sup> that was not present on previous versions of this module.

This list describes the steps that need to be taken by slave software to use these options for  $I^2C$  communication. Figure 25-16 displays a module using both address and data holding. Figure 25-17 includes the operation with the SEN bit of the SSPxCON2 register set.

- 1. S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- Matching address with R/W bit clear is clocked in. SSPxIF is set and CKP cleared after the 8th falling edge of SCLx.
- 3. Slave clears the SSPxIF.
- Slave can look at the ACKTIM bit of the SSPx-CON3 register to determine if the SSPxIF was after or before the ACK.
- 5. Slave reads the address value from SSPxBUF, clearing the BF flag.
- 6. Slave sets ACK value clocked out to the master by setting ACKDT.
- 7. Slave releases the clock by setting CKP.
- 8. SSPxIF is set after an  $\overline{ACK}$ , not after a NACK.
- 9. If SEN = 1 the slave hardware will stretch the clock after the ACK.
- 10. Slave clears SSPxIF.

Note: SSPxIF is still set after the 9th falling edge of SCLx even if there is no clock stretching and BF has been cleared. Only if NACK is sent to Master is SSPxIF not set

- 11. SSPxIF set and CKP cleared after 8th falling edge of SCLx for a received data byte.
- 12. Slave looks at ACKTIM bit of SSPxCON3 to determine the source of the interrupt.
- 13. Slave reads the received data from SSPxBUF clearing BF.
- 14. Steps 7-14 are the same for each received data byte.
- 15. Communication is ended by either the slave sending an ACK = 1, or the master sending a Stop condition. If a Stop is sent and Interrupt on Stop Detect is disabled, the slave will only know by polling the P bit of the SSPSTAT register.



#### FIGURE 25-31: STOP CONDITION RECEIVE OR TRANSMIT MODE

#### 25.6.10 SLEEP OPERATION

While in Sleep mode, the I<sup>2</sup>C Slave module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSPx interrupt is enabled).

#### 25.6.11 EFFECTS OF A RESET

A Reset disables the MSSPx module and terminates the current transfer.

#### 25.6.12 MULTI-MASTER MODE

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSPx module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit of the SSPxSTAT register is set, or the bus is Idle, with both the S and P bits clear. When the bus is busy, enabling the SSPx interrupt will generate the interrupt when the Stop condition occurs.

In multi-master operation, the SDAx line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed by hardware with the result placed in the BCLxIF bit.

The states where arbitration can be lost are:

- Address Transfer
- · Data Transfer
- A Start Condition
- A Repeated Start Condition
- An Acknowledge Condition

#### 25.6.13 MULTI -MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDAx pin, arbitration takes place when the master outputs a '1' on SDAx, by letting SDAx float high and another master asserts a '0'. When the SCLx pin floats high, data should be stable. If the expected data on SDAx is a '1' and the data sampled on the SDAx pin is '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLxIF and reset the I<sup>2</sup>C port to its Idle state (Figure 25-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDAx and SCLx lines are deasserted and the SSPxBUF can be written to. When the user services the bus collision Interrupt Service Routine and if the  $l^2C$  bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDAx and SCLx lines are deasserted and the respective control bits in the SSPx-CON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the I<sup>2</sup>C bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDAx and SCLx pins. If a Stop condition occurs, the SSPxIF bit will be set.

A write to the SSPxBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSPxSTAT register, or the bus is Idle and the S and P bits are cleared.

#### 25.6.13.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDAx or SCLx are sampled low at the beginning of the Start condition (Figure 25-33).
- b) SCLx is sampled low before SDAx is asserted low (Figure 25-34).

During a Start condition, both the SDAx and the SCLx pins are monitored.

If the SDAx pin is already low, or the SCLx pin is already low, then all of the following occur:

- · the Start condition is aborted,
- · the BCLxIF flag is set and
- the MSSPx module is reset to its Idle state (Figure 25-33).

The Start condition begins with the SDAx and SCLx pins deasserted. When the SDAx pin is sampled high, the Baud Rate Generator is loaded and counts down. If the SCLx pin is sampled low while SDAx is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDAx pin is sampled low during this count, the BRG is reset and the SDAx line is asserted early (Figure 25-35). If, however, a '1' is sampled on the

SDAx pin, the SDAx pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to zero; if the SCLx pin is sampled as '0' during this time, a bus collision does not occur. At the end of the BRG count, the SCLx pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDAx before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion. Repeated Start or Stop conditions.





#### 26.3 EUSART Baud Rate Generator (BRG)

The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCON register selects 16-bit mode.

The SPBRGH, SPBRGL register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTA register and the BRG16 bit of the BAUDCON register. In Synchronous mode, the BRGH bit is ignored.

Table 26-3 contains the formulas for determining the baud rate. Example 26-1 provides a sample calculation for determining the baud rate and baud rate error.

Typical baud rates and error values for various asynchronous modes have been computed for your convenience and are shown in Table 26-3. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies.

Writing a new value to the SPBRGH, SPBRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate.

If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is Idle before changing the system clock.

#### EXAMPLE 26-1: CALCULATING BAUD RATE ERROR

For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG:

Desired Baud Rate =  $\frac{FOSC}{64([SPBRGH:SPBRGL] + 1)}$ 

Solving for SPBRGH:SPBRGL:

| $X = \frac{FOSC}{\frac{Desired Baud Rate}{64} - 1}$                     |
|-------------------------------------------------------------------------|
| $=\frac{\frac{16000000}{9600}}{\frac{9600}{64}}-1$                      |
| = [25.042] = 25                                                         |
| Calculated Baud Rate = $\frac{16000000}{64(25+1)}$                      |
| = 9615                                                                  |
| Error = $\frac{Calc. Baud Rate - Desired Baud Rate}{Desired Baud Rate}$ |
| $=\frac{(9615-9600)}{9600} = 0.16\%$                                    |

#### 26.4 EUSART Synchronous Mode

Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry.

There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device.

Start and Stop bits are not used in synchronous transmissions.

#### 26.4.1 SYNCHRONOUS MASTER MODE

The following bits are used to configure the EUSART for Synchronous Master operation:

- SYNC = 1
- CSRC = 1
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXSTA register configures the device as a master. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART.

#### 26.4.1.1 Master Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TX/CK pin output driver is automatically enabled when the EUSART is configured for synchronous transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits.

#### 26.4.1.2 Clock Polarity

A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDCON register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock.

26.4.1.3 Synchronous Master Transmission

Data is transferred out of the device on the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation.

A transmission is initiated by writing a character to the TXREG register. If the TSR still contains all or part of a previous character the new character data is held in the TXREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXREG.

Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge.

| Note: | The TSR register is not mapped in data      |
|-------|---------------------------------------------|
|       | memory, so it is not available to the user. |

### 26.4.1.4 Synchronous Master Transmission Setup:

- Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 26.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Disable Receive mode by clearing bits SREN and CREN.
- 4. Enable Transmit mode by setting the TXEN bit.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. If interrupts are desired, set the TXIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 7. If 9-bit transmission is selected, the 9th bit should be loaded in the TX9D bit.
- 8. Start transmission by loading data to the TXREG register.

| LSLF             | Logical Left Shift                                                                                                                                                                                                                  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ]LSLF f{,d}                                                                                                                                                                                                          |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in \left[ 0,1 \right] \end{array}$                                                                                                                                                       |  |  |  |  |  |
| Operation:       | $(f<7>) \rightarrow C$<br>$(f<6:0>) \rightarrow dest<7:1>$<br>$0 \rightarrow dest<0>$                                                                                                                                               |  |  |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                |  |  |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the left through the Carry flag.<br>A '0' is shifted into the LSb. If 'd' is '0',<br>the result is placed in W. If 'd' is '1', the<br>result is stored back in register 'f'. |  |  |  |  |  |
|                  | C ← register f ← 0                                                                                                                                                                                                                  |  |  |  |  |  |

| LSRF             | Logical Right Shift                                                                                                                                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]LSRF f{,d}                                                                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                    |
| Operation:       | $\begin{array}{l} 0 \rightarrow dest < 7 \\ (f < 7:1 >) \rightarrow dest < 6:0 >, \\ (f < 0 >) \rightarrow C, \end{array}$                                                                                                           |
| Status Affected: | C, Z                                                                                                                                                                                                                                 |
| Description:     | The contents of register 'f' are shifted<br>one bit to the right through the Carry<br>flag. A '0' is shifted into the MSb. If 'd' is<br>'0', the result is placed in W. If 'd' is '1',<br>the result is stored back in register 'f'. |
|                  | 0→ register f → C                                                                                                                                                                                                                    |

| MOVF             | Move f                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                |  |  |  |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Description:     | The contents of register f is moved to<br>a destination dependent upon the<br>status of d. If $d = 0$ ,<br>destination is W register. If $d = 1$ , the<br>destination is file register f itself. $d = 1$<br>is useful to test a file register since<br>status flag Z is affected |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                  | After Instruction<br>W = value in FSR register<br>Z = 1                                                                                                                                                                                                                          |  |  |  |  |  |  |

#### **30.3 DC Characteristics**

#### TABLE 30-1:SUPPLY VOLTAGE

| PIC16LF       | 1847    |                                                     | Standard Operating Conditions (unless otherwise stated) |       |                      |        |                                                                                                                                                                                                |
|---------------|---------|-----------------------------------------------------|---------------------------------------------------------|-------|----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIC16F1       | 847     |                                                     |                                                         |       |                      |        |                                                                                                                                                                                                |
| Param.<br>No. | Sym.    | Characteristic                                      | Min.                                                    | Тур†  | Max.                 | Units  | Conditions                                                                                                                                                                                     |
| D001          | Vdd     | Supply Voltage                                      |                                                         |       |                      |        |                                                                                                                                                                                                |
|               |         |                                                     | VDDMIN<br>1.8<br>2.5                                    | _     | VDDMAX<br>3.6<br>3.6 | V<br>V | Fosc ≤ 16 MHz:<br>Fosc ≤ 32 MHz (Note 2)                                                                                                                                                       |
| D001          | Vdd     |                                                     | 1.8<br>2.5                                              | _     | 5.5<br>5.5           | V<br>V | Fosc ≤ 16 MHz:<br>Fosc ≤ 32 MHz <b>(Note 2)</b>                                                                                                                                                |
| D002*         | Vdr     | RAM Data Retention Voltage <sup>(1)</sup>           |                                                         |       |                      |        |                                                                                                                                                                                                |
|               |         |                                                     | 1.5                                                     | _     | —                    | V      | Device in Sleep mode                                                                                                                                                                           |
| D002*         | Vdr     |                                                     | 1.7                                                     |       | —                    | V      | Device in Sleep mode                                                                                                                                                                           |
| D002A*        | VPOR    | Power-on Reset Release Voltage <sup>(3)</sup>       | —                                                       | 1.6   | —                    | V      |                                                                                                                                                                                                |
| D002B*        | VPORR   | Power-on Reset Rearm Voltage <sup>(3)</sup>         |                                                         |       |                      |        |                                                                                                                                                                                                |
|               |         |                                                     | —                                                       | 0.8   | —                    | V      |                                                                                                                                                                                                |
| D002B*        | VPORR   |                                                     | —                                                       | 1.4   | —                    | V      |                                                                                                                                                                                                |
| D003          | VFVR    | Fixed Voltage Reference Voltage                     | —                                                       | 1.024 | —                    | V      | $-40^{\circ}C \leq TA \leq +85^{\circ}C$                                                                                                                                                       |
| D003A         | VADFVR  | FVR Gain Voltage Accuracy for<br>ADC                | -8                                                      | _     | +6                   | %      | 1x VFVR, VDD $\geq$ 2.5V<br>2x VFVR, VDD $\geq$ 2.5V<br>4x VFVR, VDD $\geq$ 4.75V                                                                                                              |
| D003B         | VCDAFVR | FVR Gain Voltage Accuracy for<br>Comparator and DAC | -11                                                     | _     | +7                   | %      | $\begin{array}{l} 1x \; \text{VFvr}, \; \text{Vdd} \geq 2.5 \text{V} \\ 2x \; \text{VFvr}, \; \text{Vdd} \geq 2.5 \text{V} \\ 4x \; \text{VFvr}, \; \text{Vdd} \geq 4.75 \text{V} \end{array}$ |
| D004*         | SVDD    | VDD Rise Rate <sup>(2)</sup>                        | 0.05                                                    | —     | —                    | V/ms   | Ensures that the Power-on Reset signal is released properly.                                                                                                                                   |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

2: PLL required for 32 MHz operation.

3: See Figure 30-3: POR and POR Rearm with Slow Rising VDD.

| PIC16LF1847                                         |                 | Standard Operating Conditions (unless otherwise stated) |      |      |       |            |                        |  |  |  |
|-----------------------------------------------------|-----------------|---------------------------------------------------------|------|------|-------|------------|------------------------|--|--|--|
| PIC16F1847                                          |                 |                                                         |      | _    |       |            |                        |  |  |  |
| Param. Device                                       |                 | Min                                                     | Tunt | Мах  | Unito | Conditions |                        |  |  |  |
| No.                                                 | Characteristics | IVIII.                                                  | турт | Wax. | Units | Vdd        | Note                   |  |  |  |
| D019                                                |                 | _                                                       | 3.50 | 3.70 | mA    | 3.0        | Fosc = 32 MHz          |  |  |  |
|                                                     |                 | _                                                       | 4.20 | 4.30 | mA    | 5.0        | HFINTOSC (Note 3)      |  |  |  |
| D020                                                |                 | —                                                       | 3.20 | 3.50 | mA    | 3.0        | Fosc = 32 MHz          |  |  |  |
|                                                     |                 | _                                                       | 3.70 | 3.90 | mA    | 3.6        | HS Oscillator (Note 4) |  |  |  |
| D020                                                |                 | _                                                       | 3.30 | 3.60 | mA    | 3.0        | Fosc = 32 MHz          |  |  |  |
|                                                     |                 |                                                         | 3.70 | 4.10 | mA    | 5.0        | HS Oscillator (Note 4) |  |  |  |
| D021                                                |                 | —                                                       | 252  | 350  | μA    | 1.8        | Fosc = 4 MHz           |  |  |  |
|                                                     |                 | _                                                       | 480  | 580  | μA    | 3.0        | EXTRC (Note 5)         |  |  |  |
| D021                                                |                 | _                                                       | 302  | 425  | μA    | 1.8        | Fosc = 4 MHz           |  |  |  |
|                                                     |                 |                                                         | 440  | 680  | μA    | 3.0        | EXTRC (Note 5)         |  |  |  |
|                                                     |                 |                                                         | 511  | 780  | μA    | 5.0        |                        |  |  |  |
| * These parameters are characterized but not tested |                 |                                                         |      |      |       |            |                        |  |  |  |

#### TABLE 30-2: SUPPLY CURRENT (IDD)<sup>(1,2)</sup> (CONTINUED)

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance + only and are not tested.

Note 1: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled.

- 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.
- **3:** 8 MHz internal oscillator with 4x PLL enabled.
- 4: 8 MHz crystal oscillator with 4x PLL enabled.
- 5: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in k $\Omega$ .

#### TABLE 30-3: POWER-DOWN CURRENTS (IPD)<sup>(1,2)</sup> (CONTINUED)

| PIC16LF1847 |                        | Operating Conditions: (unless otherwise stated)<br>Low-Power Sleep Mode |      |       |        |       |            |                                    |  |  |  |
|-------------|------------------------|-------------------------------------------------------------------------|------|-------|--------|-------|------------|------------------------------------|--|--|--|
| PIC16F1847  |                        | Low-Power Sleep Mode                                                    |      |       |        |       |            |                                    |  |  |  |
| Param.      | Dovice Characteristics | Min                                                                     | Tunt | Max.  | Max.   | Unite | Conditions |                                    |  |  |  |
| No.         | Device Characteristics | IVIIII.                                                                 | Typt | +85°C | +125°C | Units | Vdd        | Note                               |  |  |  |
| D027        |                        | —                                                                       | 2.0  | 6.0   | 8.0    | μA    | 1.8        | Cap Sense, Low Power,              |  |  |  |
|             |                        | —                                                                       | 5.0  | 9.0   | 12.0   | μA    | 3.0        | CPSRM = 0, CPSRNG = 01<br>(Note 1) |  |  |  |
| D027        |                        | —                                                                       | 21   | 41    | 45     | μA    | 1.8        | Cap Sense, Low Power,              |  |  |  |
|             |                        |                                                                         | 23   | 47    | 55     | μA    | 3.0        | CPSRM = 0, CPSRNG = 01             |  |  |  |
|             |                        |                                                                         | 29   | 55    | 68     | μA    | 5.0        | (Note 1)                           |  |  |  |
| D027A       |                        |                                                                         | 6.0  | 9.0   | 10     | μA    | 1.8        | Cap Sense, Medium Power,           |  |  |  |
|             |                        | —                                                                       | 8.0  | 13    | 14     | μA    | 3.0        | CPSRM = 0, CPSRNG = 10<br>(Note 1) |  |  |  |
| D027A       |                        | —                                                                       | 21   | 44    | 47     | μA    | 1.8        | Cap Sense, Medium Power            |  |  |  |
|             |                        |                                                                         | 24   | 53    | 60     | μA    | 3.0        | CPSRM = 0, CPSRNG = 10             |  |  |  |
|             |                        | —                                                                       | 27   | 57    | 71     | μA    | 5.0        |                                    |  |  |  |
| D027B       |                        | —                                                                       | 13   | 22    | 24     | μA    | 1.8        | Cap Sense, High Power,             |  |  |  |
|             |                        | —                                                                       | 35   | 65    | 70     | μA    | 3.0        | CPSRM = 0, CPSRNG = 11<br>(Note 1) |  |  |  |
| D027B       |                        |                                                                         | 21   | 44    | 50     | μA    | 1.8        | Cap Sense, High Power,             |  |  |  |
|             |                        |                                                                         | 40   | 68    | 80     | μA    | 3.0        | CPSRM = 0, CPSRNG = 11             |  |  |  |
|             |                        | —                                                                       | 50   | 78    | 90     | μA    | 5.0        |                                    |  |  |  |
| D028        |                        | _                                                                       | 8.0  | 16    | 17     | μA    | 1.8        | Comparator,                        |  |  |  |
|             |                        | —                                                                       | 9.0  | 18    | 19     | μA    | 3.0        | Low Power, CXSP = 0<br>(Note 1)    |  |  |  |
| D028        |                        |                                                                         | 28   | 45    | 50     | μA    | 1.8        | Comparator,                        |  |  |  |
|             |                        |                                                                         | 30   | 56    | 61     | μA    | 3.0        | Low Power, $CxSP = 0$              |  |  |  |
|             |                        | —                                                                       | 32   | 60    | 80     | μA    | 5.0        |                                    |  |  |  |
| D028B       |                        |                                                                         | 28   | 46    | 48     | μA    | 1.8        | Comparator,                        |  |  |  |
|             |                        | —                                                                       | 29   | 48    | 50     | μA    | 3.0        | Normal Power, CxSP = 1 (Note 1)    |  |  |  |
| D028B       |                        | _                                                                       | 60   | 80    | 85     | μA    | 1.8        | Comparator,                        |  |  |  |
|             |                        | _                                                                       | 62   | 85    | 90     | μA    | 3.0        | Low Power, CxSP = 1                |  |  |  |
|             |                        | _                                                                       | 64   | 90    | 105    | μA    | 5.0        |                                    |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral △ current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption.

2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD.

3: ADC oscillator source is FRC.

#### TABLE 30-20: SPI MODE REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated) |                       |                                                                       |              |      |      |       |                                  |  |
|---------------------------------------------------------|-----------------------|-----------------------------------------------------------------------|--------------|------|------|-------|----------------------------------|--|
| Param.<br>No.                                           | Symbol                | Characteristic                                                        | Min.         | Тур† | Max. | Units | Conditions                       |  |
| SP70*                                                   | TssL2scH,<br>TssL2scL | $\overline{SS}\downarrow$ to SCK $\downarrow$ or SCK $\uparrow$ input | 2.25 TCY     | _    | —    | ns    |                                  |  |
| SP71*                                                   | TscH                  | SCK input high time (Slave mode)                                      | 1 Tcy + 20   | —    | —    | ns    |                                  |  |
| SP72*                                                   | TscL                  | SCK input low time (Slave mode)                                       | 1 Tcy + 20   | —    | —    | ns    |                                  |  |
| SP73*                                                   | TDIV2scH,<br>TDIV2scL | Setup time of SDI data input to SCK edge                              | 100          | —    | —    | ns    |                                  |  |
| SP74*                                                   | TscH2DIL,<br>TscL2DIL | Hold time of SDI data input to SCK edge                               | 100          | —    | —    | ns    |                                  |  |
| SP75*                                                   | TDOR                  | SDO data output rise time                                             | —            | 10   | 25   | ns    | $3.0V \leq V\text{DD} \leq 5.5V$ |  |
|                                                         |                       |                                                                       | _            | 25   | 50   | ns    | $1.8V \leq V\text{DD} \leq 5.5V$ |  |
| SP76*                                                   | TDOF                  | SDO data output fall time                                             |              | 10   | 25   | ns    |                                  |  |
| SP77*                                                   | TssH2doZ              | SS↑ to SDO output high-impedance                                      | 10           | —    | 50   | ns    |                                  |  |
| SP78*                                                   | TscR                  | SCK output rise time                                                  | _            | 10   | 25   | ns    | $3.0V \le V\text{DD} \le 5.5V$   |  |
|                                                         |                       | (Master mode)                                                         | _            | 25   | 50   | ns    | $1.8V \leq V\text{DD} \leq 5.5V$ |  |
| SP79*                                                   | TscF                  | SCK output fall time (Master mode)                                    | _            | 10   | 25   | ns    |                                  |  |
| SP80*                                                   | TscH2doV,             | SDO data output valid after SCK                                       | —            | —    | 50   | ns    | $3.0V \leq V\text{DD} \leq 5.5V$ |  |
|                                                         | TscL2DoV              | edge                                                                  | _            | _    | 145  | ns    | $1.8V \leq V\text{DD} \leq 5.5V$ |  |
| SP81*                                                   | TDOV2scH,<br>TDOV2scL | SDO data output setup to SCK edge                                     | 1 Tcy        | —    | —    | ns    |                                  |  |
| SP82*                                                   | TssL2DoV              | SDO data output valid after $\overline{SS}\downarrow$ edge            | _            | —    | 50   | ns    |                                  |  |
| SP83*                                                   | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                                   | 1.5 Tcy + 40 | —    | _    | ns    |                                  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



FIGURE 31-56: COMPARATOR HYSTERESIS, LOW-POWER MODE, CxSP = 0, CxHYS = 1



#### 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | Units  | MILLIMETERS |          |      |  |
|-------------------------|--------|-------------|----------|------|--|
| Dimensior               | Limits | MIN         | NOM      | MAX  |  |
| Number of Pins          | N      | 28          |          |      |  |
| Pitch                   | е      |             | 0.65 BSC |      |  |
| Overall Height          | A      | 0.80        | 0.90     | 1.00 |  |
| Standoff                | A1     | 0.00        | 0.02     | 0.05 |  |
| Terminal Thickness      | A3     | 0.20 REF    |          |      |  |
| Overall Width           | E      | 6.00 BSC    |          |      |  |
| Exposed Pad Width       | E2     | 3.65        | 3.70     | 4.20 |  |
| Overall Length          | D      | 6.00 BSC    |          |      |  |
| Exposed Pad Length      | D2     | 3.65        | 3.70     | 4.20 |  |
| Terminal Width          | b      | 0.23        | 0.30     | 0.35 |  |
| Terminal Length         | L      | 0.50        | 0.55     | 0.70 |  |
| Terminal-to-Exposed Pad | K      | 0.20        | -        | -    |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-105C Sheet 2 of 2

28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (MV) - 4x4 mm Body [UQFN] With 0.40 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |      |      |      |
|----------------------------|-------------|------|------|------|
| Dimension                  | MIN         | NOM  | MAX  |      |
| Contact Pitch              | 0.40 BSC    |      |      |      |
| Optional Center Pad Width  | W2          |      |      | 2.35 |
| Optional Center Pad Length | T2          |      |      | 2.35 |
| Contact Pad Spacing        | C1          |      | 4.00 |      |
| Contact Pad Spacing        | C2          |      | 4.00 |      |
| Contact Pad Width (X28)    | X1          |      |      | 0.20 |
| Contact Pad Length (X28)   | Y1          |      |      | 0.80 |
| Distance Between Pads      | G           | 0.20 |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2152A

NOTES: