# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                     |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 48MHz                                                                |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                    |
| Peripherals                | LVD, PWM, WDT                                                        |
| Number of I/O              | 18                                                                   |
| Program Memory Size        | 8KB (8K x 8)                                                         |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 1K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                          |
| Data Converters            | A/D 10x12b; D/A 2x6b                                                 |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                       |
| Supplier Device Package    | 20-SOIC                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mke04z8vwj4r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Table of Contents**

| 1 | Ord  | ering pa  | rts3                               |
|---|------|-----------|------------------------------------|
|   | 1.1  | Determ    | ining valid orderable parts3       |
| 2 | Part | identific | cation3                            |
|   | 2.1  | Descrip   | otion3                             |
|   | 2.2  | Format    |                                    |
|   | 2.3  | Fields    |                                    |
|   | 2.4  | Examp     | le4                                |
| 3 | Para | ameter o  | classification4                    |
| 4 | Rati | ngs       | 4                                  |
|   | 4.1  | Therma    | al handling ratings4               |
|   | 4.2  | Moistur   | re handling ratings5               |
|   | 4.3  | ESD ha    | andling ratings5                   |
|   | 4.4  | Voltage   | e and current operating ratings5   |
| 5 | Gen  | eral      |                                    |
|   | 5.1  | Nonsw     | itching electrical specifications6 |
|   |      | 5.1.1     | DC characteristics                 |
|   |      | 5.1.2     | Supply current characteristics13   |
|   |      | 5.1.3     | EMC performance14                  |
|   | 5.2  | Switchi   | ng specifications15                |
|   |      | 5.2.1     | Control timing15                   |

|   |      | 5.2.2     | FTM module timing16                           |
|---|------|-----------|-----------------------------------------------|
|   | 5.3  | Therm     | al specifications17                           |
|   |      | 5.3.1     | Thermal characteristics17                     |
| 6 | Per  | pheral o  | operating requirements and behaviors19        |
|   | 6.1  | Core n    | nodules19                                     |
|   |      | 6.1.1     | SWD electricals19                             |
|   | 6.2  | Extern    | al oscillator (OSC) and ICS characteristics20 |
|   | 6.3  | NVM s     | pecifications22                               |
|   | 6.4  | Analog    |                                               |
|   |      | 6.4.1     | ADC characteristics23                         |
|   |      | 6.4.2     | Analog comparator (ACMP) electricals25        |
|   | 6.5  | Comm      | unication interfaces26                        |
|   |      | 6.5.1     | SPI switching specifications26                |
| 7 | Dim  | ensions   |                                               |
|   | 7.1  | Obtain    | ing package dimensions29                      |
| 8 | Pine | out       |                                               |
|   | 8.1  | Signal    | Multiplexing and Pin Assignments29            |
|   | 8.2  | Device    | pin assignment31                              |
| 9 | Rev  | ision his | story                                         |



Ratings

| Symbol    | Description                   | Min. | Max. | Unit | Notes |
|-----------|-------------------------------|------|------|------|-------|
| $T_{SDR}$ | Solder temperature, lead-free |      | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| ILAT             | Latch-up current at ambient temperature of °C         | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test.
  - Test was performed at 105 °C case temperature (Class II).
  - I/O pins pass ±100 mA I-test with I<sub>DD</sub> current limit at 200 mA.
  - I/O pins pass +30/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA.
  - Supply groups pass 1.5 Vccmax.
  - RESET pin was only tested with negative I-test due to product conditioning requirement.

### 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in the following table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance



General

circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Symbol           | Description                                                               | Min.                  | Max.                               | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|------------------------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                                    | -0.3                  | 6.0                                | V    |
| I <sub>DD</sub>  | Maximum current into V <sub>DD</sub>                                      | —                     | 120                                | mA   |
| V <sub>IN</sub>  | Input voltage except true open drain pins                                 | -0.3                  | V <sub>DD</sub> + 0.3 <sup>1</sup> | V    |
|                  | Input voltage of true open drain pins                                     | -0.3                  | 6                                  | V    |
| ۱ <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                                 | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3              | V    |

Table 2. Voltage and current operating ratings

1. Maximum rating of  $V_{\text{DD}}$  also applies to  $V_{\text{IN}}.$ 

# 5 General

# 5.1 Nonswitching electrical specifications

### 5.1.1 DC characteristics

This section includes information about power supply requirements and I/O pin characteristics.

| Symbol           | С                                                |                   | Descriptions                          | Min                                                     | Typical <sup>1</sup>  | Max  | Unit |   |
|------------------|--------------------------------------------------|-------------------|---------------------------------------|---------------------------------------------------------|-----------------------|------|------|---|
| —                | —                                                | Operating voltage |                                       | —                                                       | 2.7                   | _    | 5.5  | V |
| V <sub>OH</sub>  | Р                                                | Output            | All I/O pins, except PTA2             | 5 V, $I_{load} = -5 \text{ mA}$                         | V <sub>DD</sub> – 0.8 | _    | _    | V |
|                  | С                                                | high<br>voltage   | and PTA3, standard-<br>drive strength | 3 V, $I_{load} = -2.5 \text{ mA}$                       | V <sub>DD</sub> – 0.8 | —    | _    | V |
|                  | Р                                                |                   | High current drive pins,              | 5 V, $I_{load} = -20 \text{ mA}$                        | $V_{DD} - 0.8$        | —    | _    | V |
|                  | С                                                |                   | high-drive strength <sup>2</sup>      | $3 \text{ V}, \text{ I}_{\text{load}} = -10 \text{ mA}$ | $V_{DD} - 0.8$        | _    |      | V |
| I <sub>OHT</sub> | D Output Max total I <sub>OH</sub> for all ports |                   | 5 V                                   | —                                                       | —                     | -100 | mA   |   |
|                  | higł<br>curre                                    | high<br>current   |                                       | 3 V                                                     |                       |      | -60  |   |
| V <sub>OL</sub>  | Р                                                | Output            | All I/O pins, standard-               | 5 V, I <sub>load</sub> = 5 mA                           | —                     | —    | 0.8  | V |
|                  | С                                                | low<br>voltage    | drive strength                        | 3 V, I <sub>load</sub> = 2.5 mA                         |                       | —    | 0.8  | V |
|                  | Р                                                | venage            | High current drive pins,              | 5 V, I <sub>load</sub> =20 mA                           | _                     | _    | 0.8  | V |
|                  | С                                                |                   | high-drive strength <sup>2</sup>      | 3 V, I <sub>load</sub> = 10 mA                          |                       |      | 0.8  | V |

Table 3. DC characteristics

Table continues on the next page...



Nonswitching electrical specifications



Figure 1. Typical V<sub>DD</sub>-V<sub>OH</sub> Vs. I<sub>OH</sub> (standard drive strength) (V<sub>DD</sub> = 5 V)



Figure 2. Typical V<sub>DD</sub>-V<sub>OH</sub> Vs.  $I_{OH}$  (standard drive strength) (V<sub>DD</sub> = 3 V)



Figure 7. Typical V<sub>OL</sub> Vs. I<sub>OL</sub> (high drive strength) ( $V_{DD} = 5 V$ )



Figure 8. Typical  $V_{OL}$  Vs.  $I_{OL}$  (high drive strength) ( $V_{DD}$  = 3 V)



#### 5.1.2 Supply current characteristics

This section includes information about power supply current in various operating modes.

| С | Parameter                | Symbol           | Core/Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | Temp          |
|---|--------------------------|------------------|------------------|---------------------|----------------------|------------------|------|---------------|
| С | Run supply current FEI   | RI <sub>DD</sub> | 48/24 MHz        | 5                   | 10.1                 | _                | mA   | -40 to 105 °C |
| С | mode, all modules clocks |                  | 24/24 MHz        |                     | 7.1                  | _                |      |               |
| С |                          |                  | 12/12 MHz        |                     | 4.4                  | _                | 1    |               |
| С |                          |                  | 1/1 MHz          |                     | 2.1                  | _                | 1    |               |
| С |                          |                  | 48/24 MHz        | 3                   | 9.9                  | _                |      |               |
| С |                          |                  | 24/24 MHz        |                     | 6.9                  |                  | ]    |               |
| С |                          |                  | 12/12 MHz        |                     | 4.2                  | _                | 1    |               |
|   |                          |                  | 1/1 MHz          |                     | 1.9                  | _                |      |               |
| С | Run supply current FEI   | RI <sub>DD</sub> | 48/24 MHz        | 5                   | 7.4                  | _                | mA   | -40 to 105 °C |
| С | mode, all modules clocks |                  | 24/24 MHz        |                     | 5.2                  | _                | ]    |               |
| С | from flash               |                  | 12/12 MHz        |                     | 3.5                  | _                | ]    |               |
| С |                          |                  | 1/1 MHz          |                     | 2                    | _                | ]    |               |
| С |                          |                  | 48/24 MHz        | 3                   | 7.2                  | _                | ]    |               |
| С |                          |                  | 24/24 MHz        |                     | 5                    | _                | ]    |               |
| С |                          |                  | 12/12 MHz        |                     | 3.3                  | _                | ]    |               |
| С |                          |                  | 1/1 MHz          |                     | 1.8                  | _                | ]    |               |
| С | Run supply current FBE   | RI <sub>DD</sub> | 48/24 MHz        | 5                   | 13.2                 |                  | mA   | -40 to 105 °C |
| Р | mode, all modules clocks |                  | 24/24 MHz        |                     | 9.1                  | 9.5              |      |               |
| С |                          |                  | 12/12 MHz        |                     | 5.1                  | _                |      |               |
| С |                          |                  | 1/1 MHz          |                     | 1.8                  |                  | ]    |               |
| С |                          |                  | 48/24 MHz        | 3                   | 13                   |                  |      |               |
| Р |                          |                  | 24/24 MHz        |                     | 9                    | 9.4              |      |               |
| С |                          |                  | 12/12 MHz        |                     | 5                    |                  | ]    |               |
| С |                          |                  | 1/1 MHz          |                     | 1.7                  | _                | ]    |               |
| С | Run supply current FBE   | RI <sub>DD</sub> | 48/24 MHz        | 5                   | 10.6                 |                  | mA   | -40 to 105 °C |
| Р | mode, all modules clocks |                  | 24/24 MHz        |                     | 7.6                  | 7.8              | ]    |               |
| С | from RAM                 |                  | 12/12 MHz        |                     | 4.3                  | _                |      |               |
| С |                          |                  | 1/1 MHz          |                     | 1.7                  |                  |      |               |
| С |                          |                  | 48/24 MHz        | 3                   | 10.5                 |                  |      |               |
| Р |                          |                  | 24/24 MHz        |                     | 7.5                  | 7.7              |      |               |
| С |                          |                  | 12/12 MHz        |                     | 4.2                  |                  |      |               |
|   |                          |                  | 1/1 MHz          |                     | 1.6                  | _                |      |               |

Table 5. Supply current characteristics

Table continues on the next page...



| С | Parameter                                                 | Symbol           | Core/Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | Temp          |
|---|-----------------------------------------------------------|------------------|------------------|---------------------|----------------------|------------------|------|---------------|
| С | Wait mode current FEI                                     | WI <sub>DD</sub> | 48/24 MHz        | 5                   | 7.2                  | _                | mA   | -40 to 105 °C |
| Р | mode, all modules clocks                                  |                  | 24/24 MHz        |                     | 6.3                  | 6.5              |      |               |
| С | Chabled                                                   |                  | 12/12 MHz        |                     | 3.6                  | _                |      |               |
| С |                                                           |                  | 1/1 MHz          |                     | 1.9                  | —                |      |               |
| С |                                                           |                  | 48/24 MHz        | 3                   | 7.1                  | _                |      |               |
| Р |                                                           |                  | 24/24 MHz        |                     | 6.2                  | 6.4              |      |               |
| С |                                                           |                  | 12/12 MHz        |                     | 3.5                  | —                |      |               |
| С |                                                           |                  | 1/1 MHz          |                     | 1.8                  | _                |      |               |
| Р | Stop mode supply current                                  | SI <sub>DD</sub> |                  | 5                   | 2                    | 40               | μA   | -40 to 105 °C |
| Р | no clocks active (except 1<br>kHz LPO clock) <sup>3</sup> |                  |                  | 3                   | 1.9                  | 39               |      | -40 to 105 °C |
| С | ADC adder to Stop                                         |                  |                  | 5                   | 86                   | _                | μA   | -40 to 105 °C |
| С | ADLPC = 1                                                 |                  |                  | 3                   | 82                   | _                |      |               |
|   | ADLSMP = 1                                                |                  |                  |                     |                      |                  |      |               |
|   | ADCO = 1                                                  |                  |                  |                     |                      |                  |      |               |
|   | MODE = 10B                                                |                  |                  |                     |                      |                  |      |               |
|   | ADICLK = 11B                                              |                  |                  |                     |                      |                  |      |               |
| С | ACMP adder to Stop                                        |                  |                  | 5                   | 12                   | _                | μA   | -40 to 105 °C |
| С |                                                           |                  |                  | 3                   | 12                   | —                |      |               |
| С | LVD adder to Stop <sup>4</sup>                            |                  | _                | 5                   | 130                  | _                | μA   | -40 to 105 °C |
| С |                                                           |                  |                  | 3                   | 125                  | _                |      |               |

Table 5. Supply current characteristics (continued)

1. Data in Typical column was characterized at 5.0 V, 25  $^\circ C$  or is typical recommended value.

2. The Max current is observed at high temperature of 105 °C.

3. RTC adder cause <1 µA I<sub>DD</sub> increase typically, RTC clock source is 1 kHz LPO clock.

4. LVD is periodically woken up from Stop by 5% duty cycle. The period is equal to or less than 2 ms.

### 5.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation play a significant role in EMC performance. The system designer must consult the following Freescale applications notes, available on **freescale.com** for advice and guidance specifically targeted at optimizing EMC performance.

- AN2321: Designing for Board Level Electromagnetic Compatibility
- AN1050: Designing for Electromagnetic Compatibility (EMC) with HCMOS Microcontrollers
- AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers



- AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications
- AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems

#### 5.1.3.1 EMC radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors for 20-pin SOIC package

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 11   | dBµV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 14   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 11   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 5    | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | М    | _    | 2, 3  |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 2.  $V_{DD}$  = 5.0 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 8 MHz (crystal),  $f_{SYS}$  = 40 MHz,  $f_{BUS}$  = 20 MHz

3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method

### 5.2 Switching specifications

### 5.2.1 Control timing

| Num | С | Rating                                                 | Symbol                            | Min                 | Typical <sup>1</sup>   | Max  | Unit |     |
|-----|---|--------------------------------------------------------|-----------------------------------|---------------------|------------------------|------|------|-----|
| 1   | D | System and core clock                                  |                                   | f <sub>Sys</sub>    | DC                     | _    | 48   | MHz |
| 2   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub>                  | DC                  |                        | 24   | MHz  |     |
| 3   | Р | Internal low power oscillato                           | f <sub>LPO</sub>                  | 0.67                | 1.0                    | 1.25 | KHz  |     |
| 4   | D | External reset pulse width <sup>2</sup>                | t <sub>extrst</sub>               | 1.5 ×               | _                      | —    | ns   |     |
|     |   |                                                        |                                   | t <sub>cyc</sub>    |                        |      |      |     |
| 5   | D | Reset low drive                                        |                                   | t <sub>rstdrv</sub> | $34 	imes t_{cyc}$     | _    | —    | ns  |
| 6   | D | IRQ pulse width                                        | Asynchronous<br>path <sup>2</sup> | t <sub>ILIH</sub>   | 100                    | —    | —    | ns  |
|     | D |                                                        | Synchronous path <sup>3</sup>     | t <sub>IHIL</sub>   | 1.5 × t <sub>cyc</sub> | _    | —    | ns  |

#### Table 7. Control timing

Table continues on the next page...



| С | Function                     | Symbol            | Min | Мах | Unit             |
|---|------------------------------|-------------------|-----|-----|------------------|
| D | External clock high time     | t <sub>clkh</sub> | 1.5 | —   | t <sub>cyc</sub> |
| D | External clock low time      | t <sub>clkl</sub> | 1.5 | —   | t <sub>cyc</sub> |
| D | Input capture pulse<br>width | t <sub>ICPW</sub> | 1.5 |     | t <sub>cyc</sub> |

Table 8. FTM input timing (continued)



Figure 11. Timer external clock



Figure 12. Timer input capture pulse

# 5.3 Thermal specifications

### 5.3.1 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

mermal specifications

Board type Symbol Description 24 QFN **20 SOIC** Unit 16 Notes TSSOP Single-layer (1S) °C/W 1, 2  $R_{\theta JA}$ Thermal resistance, junction to 110 88 130 ambient (natural convection) °C/W 1, 3 Four-layer (2s2p)  $R_{\theta,JA}$ Thermal resistance, junction to 42 61 87 ambient (natural convection) Single-layer (1S)  $R_{\theta JMA}$ Thermal resistance, junction to 92 74 109 °C/W 1, 3 ambient (200 ft./min. air speed) Four-layer (2s2p) Thermal resistance, junction to 36 55 80 °C/W 1.3 R<sub>0JMA</sub> ambient (200 ft./min. air speed)  $R_{\theta JB}$ Thermal resistance, junction to 18 34 48 °C/W 4 board °C/W 5 R<sub>0.IC</sub> Thermal resistance, junction to 3.7 37 33 case Ψ.ιτ °C/W Thermal characterization 10 20 10 6 parameter, junction to package top outside center (natural convection)

#### Table 9. Thermal attributes

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.
- 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

 $T_J = T_A + (P_D \times \theta_{JA})$ 

Where:

 $T_A$  = Ambient temperature, °C

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins - user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_I$  (if  $P_{I/O}$  is neglected) is:

 $P_D = K \div (T_J + 273 \ ^\circ C)$ 

Solving the equations above for K gives:





Figure 14. Serial wire data timing

# 6.2 External oscillator (OSC) and ICS characteristics

#### Table 11. OSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С | C                                   | Characteristic                                       | Symbol          | Min   | Typical <sup>1</sup>  | Max     | Unit |
|-----|---|-------------------------------------|------------------------------------------------------|-----------------|-------|-----------------------|---------|------|
| 1   | С | Crystal or                          | Low range (RANGE = 0)                                | f <sub>lo</sub> | 31.25 | 32.768                | 39.0625 | kHz  |
|     | С | resonator<br>frequency              | High range (RANGE = 1)                               | f <sub>hi</sub> | 4     | _                     | 24      | MHz  |
| 2   | D | Lo                                  | bad capacitors                                       | C1, C2          |       | See Note <sup>2</sup> | •       |      |
| 3   | D | Feedback<br>resistor                | ack Low Frequency, Low-Power<br>pr Mode <sup>3</sup> |                 | _     | _                     | _       | MΩ   |
|     |   |                                     | Low Frequency, High-Gain<br>Mode                     |                 | _     | 10                    | —       | MΩ   |
|     |   |                                     | High Frequency, Low-<br>Power Mode                   |                 | _     | 1                     | _       | MΩ   |
|     |   |                                     | High Frequency, High-Gain<br>Mode                    |                 | _     | 1                     | _       | MΩ   |
| 4   | D | Series resistor -                   | Low-Power Mode <sup>3</sup>                          | R <sub>S</sub>  | _     | 0                     | —       | kΩ   |
|     |   | Low Frequency                       | High-Gain Mode                                       |                 | _     | 200                   | _       | kΩ   |
| 5   | D | Series resistor -<br>High Frequency | Low-Power Mode <sup>3</sup>                          | R <sub>S</sub>  |       | 0                     |         | kΩ   |

Table continues on the next page...



| Table 11. | OSC and ICS specifications (temperature range = -40 to 105 °C ambient) |
|-----------|------------------------------------------------------------------------|
|           | (continued)                                                            |

| Num | С | C                                                                         | haracteristic                                                                                   | Symbol                | Min   | Typical <sup>1</sup> | Мах     | Unit              |
|-----|---|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|-------|----------------------|---------|-------------------|
|     | D | Series resistor -                                                         | 4 MHz                                                                                           |                       |       | 0                    |         | kΩ                |
|     | D | High<br>Frequency.                                                        | 8 MHz                                                                                           |                       |       | 0                    |         | kΩ                |
|     | D | High-Gain Mode                                                            | 16 MHz                                                                                          |                       | _     | 0                    | —       | kΩ                |
| 6   | С | Crystal start-up                                                          | Low range, low power                                                                            | t <sub>CSTL</sub>     | _     | 1000                 | _       | ms                |
|     | С | time low range<br>- 32 768 kHz Low range, high gain                       |                                                                                                 |                       |       | 800                  |         | ms                |
|     | С | crystal; High                                                             | High range, low power                                                                           | t <sub>CSTH</sub>     | _     | 3                    | —       | ms                |
|     | С | range = 20 MHz<br>crystal <sup>4,5</sup>                                  | High range, high gain                                                                           |                       | —     | 1.5                  |         | ms                |
| 7   | Т | Internal re                                                               | eference start-up time                                                                          | t <sub>IRST</sub>     |       | 20                   | 50      | μs                |
| 8   | Ρ | Internal reference                                                        | e clock (IRC) frequency trim<br>range                                                           | f <sub>int_t</sub>    | 31.25 | _                    | 39.0625 | kHz               |
| 9   | Ρ | Internal<br>reference clock<br>frequency,<br>factory trimmed <sup>,</sup> | Internal $T = 25 \text{ °C}, V_{DD} = 5 \text{ V}$<br>reference clock frequency, actory trimmed |                       | _     | 37.5                 | _       | kHz               |
| 10  | Ρ | DCO output<br>frequency range                                             | FLL reference = fint_t, flo,<br>or fhi/RDIV                                                     | f <sub>dco</sub>      | 40    | _                    | 50      | MHz               |
| 11  | Ρ | Factory trimmed<br>internal<br>oscillator<br>accuracy                     | T = 25 °C, V <sub>DD</sub> = 5 V                                                                | ∆f <sub>int_ft</sub>  | -0.5  | _                    | 0.5     | %                 |
| 12  | С | Deviation of IRC over                                                     | Over temperature range<br>from -40 °C to 105°C                                                  | $\Delta f_{int_t}$    | -1.2  | _                    | 1       | %                 |
|     |   | temperature<br>when trimmed<br>at T = 25 °C,<br>V <sub>DD</sub> = 5 V     | Over temperature range<br>from 0 °C to 105°C                                                    | $\Delta f_{int_t}$    | -0.5  | _                    | 1       |                   |
| 13  | С | Frequency<br>accuracy of                                                  | Over temperature range<br>from -40 °C to 105°C                                                  | $\Delta f_{dco_{ft}}$ | -1.7  | —                    | 1.5     | %                 |
|     |   | DCO output<br>using factory<br>trim value                                 | Over temperature range<br>from 0 °C to 105°C                                                    | $\Delta f_{dco_{ft}}$ | -1    | _                    | 1.5     |                   |
| 14  | С | FLL a                                                                     | acquisition time <sup>4,6</sup>                                                                 | t <sub>Acquire</sub>  | _     |                      | 2       | ms                |
| 15  | С | Long term ji<br>(average                                                  | tter of DCO output clock<br>d over 2 ms interval) <sup>7</sup>                                  | C <sub>Jitter</sub>   | _     | 0.02                 | 0.2     | %f <sub>dco</sub> |

1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.

- 2. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 4. This parameter is characterized and not tested on each device.
- 5. Proper PC board layout procedures must be followed to achieve specifications.
- This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



#### Peripheral operating requirements and behaviors

| С | Characteristic                                                                                                              | Symbol             | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|----------------------|------------------|-------------------|
| С | Data retention at an average junction<br>temperature of T <sub>Javg</sub> = 85°C after up to<br>10,000 program/erase cycles | t <sub>D_ret</sub> | 15               | 100                  | _                | years             |

#### Table 12. Flash characteristics (continued)

1. Minimum times are based on maximum  $f_{\text{NVMOP}}$  and maximum  $f_{\text{NVMBUS}}$ 

2. Typical times are based on typical  $f_{\text{NVMOP}}$  and maximum  $f_{\text{NVMBUS}}$ 

3. Maximum times are based on typical  $f_{\text{NVMOP}}$  and typical  $f_{\text{NVMBUS}}$  plus aging

4.  $t_{cyc} = 1 / f_{NVMBUS}$ 

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual.

### 6.4 Analog

#### 6.4.1 ADC characteristics

 Table 13. 5 V 12-bit ADC operating conditions

| Characteri<br>stic               | Conditions                                                           | Symbol            | Min               | Typ <sup>1</sup> | Max               | Unit | Comment            |
|----------------------------------|----------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|--------------------|
| Supply                           | Absolute                                                             | V <sub>DDA</sub>  | 2.7               | -                | 5.5               | V    | —                  |
| voltage                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> )        | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   | _                  |
| Input<br>voltage                 |                                                                      | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    | —                  |
| Input<br>capacitance             |                                                                      | C <sub>ADIN</sub> |                   | 4.5              | 5.5               | pF   | —                  |
| Input<br>resistance              |                                                                      | R <sub>ADIN</sub> |                   | 3                | 5                 | kΩ   | _                  |
| Analog<br>source                 | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                           | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to<br>MCU |
| resistance                       | • f <sub>ADCK</sub> < 4 MHz                                          |                   | —                 | —                | 5                 |      |                    |
|                                  | <ul> <li>10-bit mode</li> <li>f<sub>ADCK</sub> &gt; 4 MHz</li> </ul> |                   | —                 | _                | 5                 |      |                    |
|                                  | • f <sub>ADCK</sub> < 4 MHz                                          |                   | —                 | _                | 10                |      |                    |
|                                  | 8-bit mode                                                           |                   | _                 | _                | 10                |      |                    |
|                                  | (all valid f <sub>ADCK</sub> )                                       |                   |                   |                  |                   |      |                    |
| ADC                              | High speed (ADLPC=0)                                                 | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz  | —                  |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                                  |                   | 0.4               | _                | 4.0               |      |                    |

 Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.



rempheral operating requirements and behaviors



Figure 16. ADC input impedance equivalency diagram

| Table 14. | 12-bit ADC | characteristics | $(V_{REFH} = )$ | V <sub>DDA</sub> , | $V_{REFL} = V$ | 'ssa) |
|-----------|------------|-----------------|-----------------|--------------------|----------------|-------|
|-----------|------------|-----------------|-----------------|--------------------|----------------|-------|

| Characteristic                | Conditions                | С | Symbol             | Min | Typ <sup>1</sup> | Max | Unit |
|-------------------------------|---------------------------|---|--------------------|-----|------------------|-----|------|
| Supply current                |                           | Т | I <sub>DDA</sub>   | —   | 133              | _   | μA   |
| ADLPC = 1                     |                           |   |                    |     |                  |     |      |
| ADLSMP = 1                    |                           |   |                    |     |                  |     |      |
| ADCO = 1                      |                           |   |                    |     |                  |     |      |
| Supply current                |                           | Т | I <sub>DDA</sub>   | —   | 218              | —   | μA   |
| ADLPC = 1                     |                           |   |                    |     |                  |     |      |
| ADLSMP = 0                    |                           |   |                    |     |                  |     |      |
| ADCO = 1                      |                           |   |                    |     |                  |     |      |
| Supply current                |                           | Т | I <sub>DDA</sub>   | —   | 327              | —   | μA   |
| ADLPC = 0                     |                           |   |                    |     |                  |     |      |
| ADLSMP = 1                    |                           |   |                    |     |                  |     |      |
| ADCO = 1                      |                           |   |                    |     |                  |     |      |
| Supply current                |                           | Т | I <sub>DDA</sub>   | _   | 582              | 990 | μA   |
| ADLPC = 0                     |                           |   |                    |     |                  |     |      |
| ADLSMP = 0                    |                           |   |                    |     |                  |     |      |
| ADCO = 1                      |                           |   |                    |     |                  |     |      |
| Supply current                | Stop, reset, module off   | Т | I <sub>DDA</sub>   | -   | 0.011            | 1   | μA   |
| ADC asynchronous clock source | High speed (ADLPC<br>= 0) | Р | f <sub>ADACK</sub> | 2   | 3.3              | 5   | MHz  |

Table continues on the next page...



| Characteristic                       | Conditions                   | С | Symbol              | Min  | Typ <sup>1</sup>                  | Max  | Unit             |  |
|--------------------------------------|------------------------------|---|---------------------|------|-----------------------------------|------|------------------|--|
|                                      | Low power (ADLPC<br>= 1)     |   |                     | 1.25 | 2                                 | 3.3  |                  |  |
| Conversion time<br>(including sample | Short sample<br>(ADLSMP = 0) | Т | t <sub>ADC</sub>    | _    | 20                                | _    | ADCK<br>cycles   |  |
| time)                                | Long sample<br>(ADLSMP = 1)  |   |                     |      | 40                                | _    |                  |  |
| Sample time                          | Short sample<br>(ADLSMP = 0) | Т | t <sub>ADS</sub>    | _    | 3.5                               | _    | ADCK<br>cycles   |  |
|                                      | Long sample<br>(ADLSMP = 1)  |   |                     |      | 23.5                              | _    |                  |  |
| Total unadjusted                     | 12-bit mode                  | Т | E <sub>TUE</sub>    | —    | ±3.0                              | —    | LSB <sup>3</sup> |  |
| Error <sup>2</sup>                   | 10-bit mode                  | С |                     | _    | ±1.0                              | ±2.0 | ]                |  |
|                                      | 8-bit mode                   | Т |                     | _    | ±0.8                              | _    |                  |  |
| Differential Non-                    | 12-bit mode                  | Т | DNL                 | —    | ±1.2                              | —    | LSB <sup>3</sup> |  |
| Liniarity                            | 10-bit mode <sup>4</sup>     | С |                     | _    | ±0.3                              | ±1.0 |                  |  |
|                                      | 8-bit mode <sup>4</sup>      | Т |                     | _    | ±0.15                             | —    |                  |  |
| Integral Non-Linearity               | 12-bit mode                  | Т | INL                 | —    | ±1.2                              | —    | LSB <sup>3</sup> |  |
|                                      | 10-bit mode                  | С |                     | _    | ±0.3                              | ±1.0 | •                |  |
|                                      | 8-bit mode                   | Т |                     |      | ±0.15                             | —    |                  |  |
| Zero-scale error <sup>5</sup>        | 12-bit mode                  | Т | E <sub>ZS</sub>     | —    | ±1.2                              | —    | LSB <sup>3</sup> |  |
|                                      | 10-bit mode                  | С |                     | _    | ±0.15                             | ±1.0 | •                |  |
|                                      | 8-bit mode                   | Т |                     |      | ±0.3                              | —    |                  |  |
| Full-scale error <sup>6</sup>        | 12-bit mode                  | Т | E <sub>FS</sub>     | —    | ±1.8                              | —    | LSB <sup>3</sup> |  |
|                                      | 10-bit mode                  | С |                     | _    | ±0.7                              | ±1.0 |                  |  |
|                                      | 8-bit mode                   | Т |                     | _    | ±0.5                              | —    |                  |  |
| Quantization error                   | ≤12 bit modes                | D | Eq                  | —    | _                                 | ±0.5 | LSB <sup>3</sup> |  |
| Input leakage error <sup>7</sup>     | all modes                    | D | E <sub>IL</sub>     |      | I <sub>In</sub> * R <sub>AS</sub> |      | mV               |  |
| Temp sensor slope                    | -40 °C–25 °C                 | D | m                   | —    | 3.266                             | _    | mV/°C            |  |
|                                      | 25 °C–125 °C                 |   |                     | —    | 3.638                             | —    |                  |  |
| Temp sensor voltage                  | 25 °C                        | D | V <sub>TEMP25</sub> | —    | 1.396                             | —    | V                |  |

### Table 14. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

1. Typical values assume  $V_{DDA}$  = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub>=2.5 MHz under FBE mode and alternate clock source (ALTCLK) is selected as ADC clock.

2. Includes quantization

- 3. 1 LSB = (V<sub>REFH</sub> V<sub>REFL</sub>)/2<sup>N</sup>
- 4. Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes
- 5.  $V_{ADIN} = V_{SSA}$
- 6.  $V_{ADIN} = V_{DDA}$
- 7. I<sub>In</sub> = leakage current (refer to DC characteristics)



#### Peripheral operating requirements and behaviors

| Nu<br>m. | Symbol          | Description      | Min. | Max. | Unit | Comment |
|----------|-----------------|------------------|------|------|------|---------|
|          | t <sub>FI</sub> | Fall time input  |      |      |      |         |
| 11       | t <sub>RO</sub> | Rise time output |      | 25   | ns   | —       |
|          | t <sub>FO</sub> | Fall time output |      |      |      |         |

Table 16. SPI master mode timing (continued)



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.



#### Figure 17. SPI master mode timing (CPHA=0)

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

#### Figure 18. SPI master mode timing (CPHA=1)





Figure 20. SPI slave mode timing (CPHA=1)

# 7 Dimensions

### 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to **freescale.com** and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 16-pin TSSOP                             | 98ASH70247A                   |
| 20-pin SOIC                              | 98ASB42343B                   |
| 24-pin QFN                               | 98ASA00474D                   |

# 8 Pinout

# 8.1 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document.



#### NOTE

- PTB5, PTC1, and PTC5 pins support high-current drive output, refer to the PORT\_HDRVE register in Port Control chapter for details.
- VDD and VREFH are internally connected. Only one pin (VDD or VREFH) is available on chip.
- VSS and VREFL are internally connected. Only one pin (VSS or VREFL) is available on chip.
- PTA2 and PTA3 are true open-drain pins when operated as output

| 24  | 20   | 16        | Pin Name | Default        | ALT0 | ALT1    | ALT2      | ALT3      | ALT4      | ALT5     | ALT6      | ALT7 |
|-----|------|-----------|----------|----------------|------|---------|-----------|-----------|-----------|----------|-----------|------|
| QFN | SOIC | TSSO<br>P |          |                |      |         |           |           |           |          |           |      |
| 1   | _    | _         | PTC5     | DISABLED       | PTC5 | KBI1_P1 | FTM2_CH3  | BUSOUT    |           |          |           |      |
| 2   | _    | _         | PTC4     | DISABLED       | PTC4 | KBI1_P0 | FTM2_CH2  |           | PWT_IN0   |          |           |      |
| 3   | 3    | 3         | VDD      | VDD            |      |         |           |           |           |          | VDD       |      |
| 3   | 3    | 3         | VREFH    | VDDA/<br>VREFH |      |         |           |           |           | VDDA     | VREFH     |      |
| 4   | 4    | 4         | VREFL    | VREFL          |      |         |           |           |           |          | VREFL     |      |
| 4   | 4    | 4         | VSS      | VSS/<br>VSSA   |      |         |           |           |           | VSSA     | VSS       |      |
| 5   | 5    | 5         | PTB7     | EXTAL          | PTB7 |         | I2C0_SCL  |           |           |          | EXTAL     |      |
| 6   | 6    | 6         | PTB6     | XTAL           | PTB6 |         | I2C0_SDA  |           |           |          | XTAL      |      |
| 7   | 7    | 7         | PTB5     | ACMP1_OUT      | PTB5 | KBI1_P7 | FTM2_CH5  | SPI0_PCS  | ACMP1_OUT |          |           |      |
| 8   | 8    | 8         | PTB4     | NMI_b          | PTB4 | KBI1_P6 | FTM2_CH4  | SPI0_MISO | ACMP1_IN2 | NMI_b    |           |      |
| 9   | 9    | -         | PTC3     | ADC0_SE11      | PTC3 | KBI1_P5 | FTM2_CH3  |           |           |          | ADC0_SE11 |      |
| 10  | 10   | -         | PTC2     | ADC0_SE10      | PTC2 | KBI1_P4 | FTM2_CH2  |           |           |          | ADC0_SE10 |      |
| 11  | 11   | -         | PTC1     | ADC0_SE9       | PTC1 | KBI1_P3 | FTM2_CH1  |           |           |          | ADC0_SE9  |      |
| 12  | 12   | -         | PTC0     | ADC0_SE8       | PTC0 | KBI1_P2 | FTM2_CH0  |           |           |          | ADC0_SE8  |      |
| 13  | 13   | 9         | PTB3     | ADC0_SE7       | PTB3 | KBI0_P7 | SPI0_MOSI | FTM0_CH1  |           |          | ADC0_SE7  |      |
| 14  | 14   | 10        | PTB2     | ADC0_SE6       | PTB2 | KBI0_P6 | SPI0_SCK  | FTM0_CH0  | ACMP0_IN0 |          | ADC0_SE6  |      |
| 15  | 15   | 11        | PTB1     | ADC0_SE5       | PTB1 | KBI0_P5 | UART0_TX  | SPI0_MISO | TCLK2     |          | ADC0_SE5  |      |
| 16  | 16   | 12        | PTB0     | ADC0_SE4       | PTB0 | KBI0_P4 | UART0_RX  | SPI0_PCS  | PWT_IN1   |          | ADC0_SE4  |      |
| 17  | -    | -         | PTA7     | ADC0_SE3       | PTA7 |         | FTM2_FLT2 | SPI0_MOSI | ACMP1_IN1 |          | ADC0_SE3  |      |
| 18  | _    | -         | PTA6     | ADC0_SE2       | PTA6 |         | FTM2_FLT1 | SPI0_SCK  | ACMP1_IN0 |          | ADC0_SE2  |      |
| 19  | 17   | 13        | PTA3     | DISABLED       | PTA3 | KBI0_P3 | UART0_TX  | I2C0_SCL  |           |          |           |      |
| 20  | 18   | 14        | PTA2     | DISABLED       | PTA2 | KBI0_P2 | UART0_RX  | I2C0_SDA  |           |          |           |      |
| 21  | 19   | 15        | PTA1     | ADC0_SE1       | PTA1 | KBI0_P1 | FTM0_CH1  |           | ACMP0_IN1 |          | ADC0_SE1  |      |
| 22  | 20   | 16        | PTA0     | SWD_CLK        | PTA0 | KBI0_P0 | FTM0_CH0  | RTCO      | ACMP0_IN2 | ADC0_SE0 | SWD_CLK   |      |
| 23  | 1    | 1         | PTA5     | RESET_b        | PTA5 | IRQ     | TCLK1     |           |           |          | RESET_b   |      |
| 24  | 2    | 2         | PTA4     | SWD_DIO        | PTA4 |         |           |           | ACMP0_OUT |          | SWD_DIO   |      |



### 8.2 Device pin assignment



Figure 21. 24-pin QFN package



Figure 22. 20-pin SOIC package



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex-M0+ are the registered trademarks of ARM Limited.

©2013-2014 Freescale Semiconductor, Inc.

Document Number MKE04P24M48SF0 Revision 3, 3/2014



