

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XFI

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | M8C                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 24MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                       |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 56                                                                           |
| Program Memory Size        | 16KB (16K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.25V                                                                   |
| Data Converters            | A/D 48x14b; D/A 2x9b                                                         |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 68-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 68-QFN (8×8)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c24994-24lfxit |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 2. PSoC Functional Overview

The PSoC family consists of many programmable system-on-chips with On-Chip Controller devices. All PSoC family devices are designed to replace traditional MCUs, system ICs, and the numerous discrete components that surround them. The PSoC CY8C24x94 devices are unique members of the PSoC family because it includes a full featured, full speed (12 Mbps) USB port. Configurable analog, digital, and interconnect circuitry enable a high level of integration in a host of industrial, consumer, and communication applications.

This architecture enables the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, as illustrated on the left, is comprised of four main areas: PSoC Core, Digital System, Analog System, and System Resources including a full speed USB port. Configurable global busing enables all the device resources to be combined into a complete custom system. The PSoC CY8C24x94 devices can have up to seven I/O ports that connect to the global digital and analog interconnects, providing access to 4 digital blocks and 6 analog blocks.

## 2.1 The PSoC Core

The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPI/O (General Purpose I/O).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 8% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. In USB systems, the IMO self tunes to  $\pm$  0.25% accuracy for USB communication.

PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin is also capable of generating a system interrupt on high level, low level, and change from last read.

## 2.2 The Digital System

The Digital System is composed of four digital PSoC blocks. Each block is an 8-bit resource used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references.





Digital peripheral configurations include the following:

- Full Speed USB (12 Mbps)
- PWMs (8 to 32 bit)
- PWMs with Dead band (8 to 24 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8 bit with selectable parity
- SPI master and slave
- I2C slave and multi-master
- Cyclical Redundancy Checker/Generator (8 to 32 bit)
- IrDA

Pseudo Random Sequence Generators (8 to 32 bit)

The digital blocks are connected to any GPI/O through a series of global buses that can route any signal to any pin. The buses also enable signal multiplexing and performing logic operations. This configurability frees the designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This enables you the optimum choice of system resources for your application. Family resources are shown in Table 2-1 on page 4.



## 2.3 The Analog System

The Analog System is composed of 6 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are as follows.

- Analog-to-digital converters (up to 2, with 6 to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR)
- Filters (2 and 4 pole band-pass, low-pass, and notch)
- Amplifiers (up to 2, with selectable gain to 48x)
- Instrumentation amplifiers (1 with selectable gain to 93x)
- Comparators (up to 2, with 16 selectable thresholds)
- DACs (up to 2, with 6- to 9-bit resolution)
- Multiplying DACs (up to 2, with 6- to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a PSoC Core Resource)
- 1.3V reference (as a System Resource)
- DTMF Dialer
- Modulators
- Correlators
- Peak Detectors
- Many other topologies possible

Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown in Figure 2-2.

### Figure 2-2. Analog System Block Diagram



### 2.3.1 The Analog Multiplexer System

The Analog Mux Bus can connect to every GPI/O pin in ports 0-5. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with comparators and analog-to-digital converters. It is split into two sections for simultaneous dual-channel processing. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Track pad, finger sensing.
- Chip-wide mux that enables analog input from up to 48 I/O pins.
- Crosspoint connection between any I/O pin combinations.

When designing capacitive sensing applications, refer to the latest signal-to-noise signal level requirements Application Notes, which are found under http://www.cypress.com > Design Resources > Application Notes. In general, and unless otherwise noted in the relevant Application Notes, the minimum signal-to-noise ratio (SNR) for CapSense applications is 5:1.



### 2.4 Additional System Resources

System Resources, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each resource follow.

- Full Speed USB (12 Mbps) with 5 configurable endpoints and 256 bytes of RAM. No external components required except two series resistors. Wider than commercial temperature USB operation (-10°C to +85°C).
- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks are generated using digital PSoC blocks as clock dividers.
- Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math and digital filters.
- Decimator provides a custom hardware filter for digital signal processing applications including creation of Delta Sigma ADCs.
- The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, multi-master are supported.
- Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs.
- Versatile analog multiplexer system.

### 2.5 PSoC Device Characteristics

Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific PSoC device groups. The device covered by this data sheet is shown in the highlighted row of the table

| PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size |
|---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------|
| CY8C29x66           | up to<br>64    | 4               | 16                | 12               | 4                 | 4                 | 12               | 2K           | 32K           |
| CY8C27x43           | up to<br>44    | 2               | 8                 | 12               | 4                 | 4                 | 12               | 256<br>Bytes | 16K           |
| CY8C24x94           | 56             | 1               | 4                 | 48               | 2                 | 2                 | 6                | 1K           | 16K           |
| CY8C24x23A          | up to<br>24    | 1               | 4                 | 12               | 2                 | 2                 | 6                | 256<br>Bytes | 4K            |
| CY8C21x34           | up to<br>28    | 1               | 4                 | 28               | 0                 | 2                 | 4                | 512<br>Bytes | 8K            |
| CY8C21x23           | 16             | 1               | 4                 | 8                | 0                 | 2                 | 4                | 256<br>Bytes | 4K            |
| CY8C20x34           | up to<br>28    | 0               | 0                 | 28               | 0                 | 0                 | 3                | 512<br>Bytes | 8K            |

#### Table 2-1. PSoC Device Characteristics

## 3. Getting Started

The quickest way to understand PSoC silicon is to read this data sheet and then use the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications.

For in depth information, along with detailed programming information, see the PSoC® Programmable System-on-Chip Technical Reference Manual for CY8C28xxx PSoC devices.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device data sheets on the web at www.cypress.com/psoc.

### 3.1 Application Notes

Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located here: www.cypress.com/psoc. Select Application Notes under the Documentation tab.

### 3.2 Development Kits

PSoC Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

### 3.3 Training

Free PSoC technical training (on demand, webinars, and workshops) is available online at www.cypress.com/training. The training covers a wide variety of topics and skill levels to assist you in your designs.

### 3.4 CyPros Consultants

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

### 3.5 Solutions Library

Visit our growing library of solution focused designs at www.cypress.com/solutions. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

### 3.6 Technical Support

For assistance with technical issues, search KnowledgeBase articles and forums at www.cypress.com/support. If you cannot find an answer to your question, call technical support at 1-800-541-4736.



## 4. Development Tools

PSoC Designer is a Microsoft<sup>®</sup> Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP or Windows Vista.

This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers.

PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family.

### 4.1 PSoC Designer Software Subsystems

### 4.1.1 System-Level View

A drag-and-drop visual embedded system design environment based on PSoC Express. In the system level view you create a model of your system inputs, outputs, and communication interfaces. You define when and how an output device changes state based upon any or all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC Mixed-Signal Controllers that match your system requirements.

PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device.

### 4.1.2 Chip-Level View

The chip-level view is a more traditional integrated development environment (IDE) based on PSoC Designer 4.4. Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration enables changing configurations at run time.

### 4.1.3 Hybrid Designs

You can begin in the system-level view, allow it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over on-chip resources. All views of the project share a common code editor, builder, and common debug, emulation, and programming tools.

### 4.1.4 Code Generation Tools

PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices.

The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

### 4.1.5 Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

### 4.1.6 Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

### 4.2 In-Circuit Emulator

A low cost, high functionality In-Circuit Emulator (ICE) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.



## 5. Designing with PSoC Designer

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions.

The PSoC development process can be summarized in the following four steps:

- 1. Select components
- 2. Configure components
- 3. Organize and Connect
- 4. Generate, Verify, and Debug

### 5.1 Select Components

Both the system-level and chip-level views provide a library of prebuilt, pretested hardware peripheral components. In the system-level view, these components are called "drivers" and correspond to inputs (a thermistor, for example), outputs (a brushless DC fan, for example), communication interfaces (I<sup>2</sup>C-bus, for example), and the logic to control how they interact with one another (called valuators).

In the chip-level view, the components are called "user modules". User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties.

### 5.2 Configure Components

Each of the components you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a Pulse Width Modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus.

Both the system-level drivers and chip-level user modules are documented in data sheets that are viewed directly in PSoC Designer. These data sheets explain the internal operation of the component and provide performance specifications. Each data sheet describes the use of each user module parameter or driver property, and other information you may need to successfully implement your design.

### 5.3 Organize and Connect

You can build signal chains at the chip level by interconnecting user modules to each other and the I/O pins, or connect system level inputs, outputs, and communication interfaces to each other with valuator functions.

In the system-level view, selecting a potentiometer driver to control a variable speed fan driver and setting up the valuators to control the fan speed based on input from the pot selects, places, routes, and configures a programmable gain amplifier (PGA) to buffer the input from the potentiometer, an analog to digital converter (ADC) to convert the potentiometer's output to a digital signal, and a PWM to control the fan.

In the chip-level view, perform the selection, configuration, and routing so that you have complete control over the use of all on-chip resources.

### 5.4 Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system.

Both system-level and chip-level designs generate software based on your design. The chip-level design provides application programming interfaces (APIs) with high level functions to control and respond to hardware events at run-time and interrupt service routines that you can adapt as needed. The system-level design also generates a C main() program that completely controls the chosen application and contains placeholders for custom code at strategic positions allowing you to further refine the software without disrupting the generated code.

A complete code development environment allows you to develop and customize your applications in C, assembly language, or both.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the ICE where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.



## 7. Pin Information

This section describes, lists, and illustrates the CY8C24x94 PSoC device family pins and pinout configuration.

The CY8C24x94 PSoC devices are available in the following packages, all of which are shown on the following pages. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss, Vdd, and XRES are not capable of Digital I/O.

Note CY8C24794 must use Power Cycle programming when using the MiniProg.

### 7.1 56-Pin Part Pinout

### Table 7-1. 56-Pin Part Pinout (QFN<sup>[2]</sup>) See LEGEND details and footnotes in Table 7-2 on page 9.

| Pin     |            | pe     | Name           | Description                                        | 1   |            | Figu                                 | ire 7-1                                            | . CY8C24794 56-Pin PSoC Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|------------|--------|----------------|----------------------------------------------------|-----|------------|--------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No.     | •          | Analog |                |                                                    |     |            |                                      | -                                                  | P0[3], A, IO, M<br>P0[5], A, IO, M<br>Vdd<br>Vdd<br>P0[6], A, I, M<br>P0[6], A, I, M<br>P0[2], A, I, M<br>P0[2], A, I, M<br>P2[6], M<br>P2[4], M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1       | I/O        | I, M   | P2[3]          | Direct switched capacitor block input.             |     |            |                                      | -                                                  | P0(3), A, 10, M, 11, M, |
| 2       | I/O        | I, M   | P2[1]          | Direct switched capacitor block input.             |     |            |                                      | ΣΣ.<br>Σ                                           | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3       | I/O        | M      | P4[7]          |                                                    |     |            |                                      | 2[5<br>2[7<br>20[1                                 | P0[5]<br>P0[6]<br>P0[6]<br>P0[6]<br>P2[6]<br>P2[6]<br>P2[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4       | I/O        | M      | P4[5]          |                                                    |     |            |                                      |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5       | I/O        | M      | P4[3]          |                                                    |     | A, I, M, F |                                      | 88825                                              | в д в в а а а а а а а а а а а а а а а а                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6       | 1/0        | M      | P4[1]          |                                                    |     |            | 2[3] = 1<br>2[1] = 2                 |                                                    | 42 <b>e</b> P2[2], A, I, M<br>41 <b>e</b> P2[0], A, I, M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7       | I/O        | M      | P3[7]          |                                                    |     |            | P4[7] = 3                            |                                                    | 40 <b>e</b> P4[6],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 8<br>9  | 1/O<br>1/O | M      | P3[5]          |                                                    |     |            | P4[5] 🗖 4                            |                                                    | 39 <b>=</b> P4[4],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9<br>10 | 1/O        | M      | P3[3]<br>P3[1] |                                                    |     |            | P4[3] = 5                            |                                                    | 38 🖬 P4[2],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10      | 1/0        | M      | P5[7]          |                                                    |     |            | P4[1] <b>=</b> 6<br>P3[7] <b>=</b> 7 |                                                    | 37 <b>■</b> P4[0],M<br><b>QFN</b> 36 <b>■</b> P3[6],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12      | 1/0        | M      | P5[7]          |                                                    |     |            | P3[5] = 8                            |                                                    | (Top View) 35 E P3[4],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13      | 1/O        | M      | P5[3]          |                                                    |     |            | P3[3] 🗖 9                            |                                                    | (10) VIEW) 34 = P3[2],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14      | 1/O        | M      | P5[1]          |                                                    |     |            | P3[1] 🗖 1                            |                                                    | 33 <b>=</b> P3[0],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15      | 1/0        | M      | P1[7]          | I2C Serial Clock (SCL).                            |     |            | P5[7] 🗖 1'<br>P5[5] 🗖 12             |                                                    | 32 <b>=</b> P5[6],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16      | 1/O        | M      | P1[5]          | I2C Serial Data (SDA).                             |     |            | P5[5] 🗖 12<br>P5[3] 🗖 13             |                                                    | 31 <b>■</b> P5[4],M<br>30 <b>■</b> P5[2],M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 17      | 1/O        | M      | P1[3]          |                                                    |     | M,I        | P5[1] 🗖 14                           | 1                                                  | 29 <b>–</b> P5[0].M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 18      | 1/O        | M      | P1[1]          | I2C Serial Clock (SCL), ISSP SCLK <sup>[1]</sup> . |     |            |                                      |                                                    | * * * 8 7 8 8 8 8 8 7 8 9 9 9 9 9 9 9 9 9 9 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19      |            | wer    | Vss            | Ground connection.                                 |     |            | $\sim$                               |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 20      |            | SB     | D+             |                                                    |     |            |                                      | M, 12C SCL, P1[7]<br>M, 12C SDA, P1[5]<br>M, P1[3] | M. I2C SCL, P1 [1]<br>Vss<br>D-<br>P7[]<br>M. I2C SDA, P1[0]<br>M. I2C SDA, P1[0]<br>M. P1[2]<br>EXTCLK, M. P1[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 21      |            | SB     | <br>D-         |                                                    |     |            |                                      | Ч Ā Д                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22      | Po         | wer    | Vdd            | Supply voltage.                                    |     |            |                                      | SC                                                 | M, I2C SCL<br>M, I2C SDA,<br>M<br>EXTCLK, M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 23      | I/O        |        | P7[7]          |                                                    |     |            |                                      | 12C                                                | 12C I2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 24      | I/O        |        | P7[0]          |                                                    |     |            |                                      | Σ́Σ́                                               | Σ́Σ <sup>́Ш</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 25      | I/O        | М      | P1[0]          | I2C Serial Data (SDA), ISSP SDATA <sup>[1]</sup> . |     |            |                                      |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 26      | I/O        | М      | P1[2]          |                                                    |     |            |                                      |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 27      | I/O        | М      | P1[4]          | Optional External Clock Input (EXTCLK).            |     |            |                                      |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 28      | I/O        | М      | P1[6]          |                                                    |     |            |                                      |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 29      | I/O        | М      | P5[0]          |                                                    | Pin | Ту         | /pe                                  |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 30      | I/O        | М      | P5[2]          |                                                    | No. |            | Analog                               | Name                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 31      | I/O        | M      | P5[4]          |                                                    | 44  | I/O        | M                                    | P2[6]                                              | External Voltage Reference (VREF) input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 32      | I/O        | М      | P5[6]          |                                                    | 45  | I/O        | I, M                                 | P0[0]                                              | Analog column mux input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 33      | I/O        | М      | P3[0]          |                                                    | 46  | I/O        | I, M                                 | P0[2]                                              | Analog column mux input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 34      | I/O        | М      | P3[2]          |                                                    | 47  | I/O        | I, M                                 | P0[4]                                              | Analog column mux input VREF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 35      | I/O        | М      | P3[4]          |                                                    | 48  | I/O        | I, M                                 | P0[6]                                              | Analog column mux input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 36      | I/O        | М      | P3[6]          |                                                    | 49  | Po         | wer                                  | Vdd                                                | Supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 37      | I/O        | М      | P4[0]          |                                                    | 50  | Po         | wer                                  | Vss                                                | Ground connectl/On.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 38      | I/O        | М      | P4[2]          |                                                    | 51  | I/O        | I, M                                 | P0[7]                                              | Analog column mux input,.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 39      | I/O        | М      | P4[4]          |                                                    | 52  | I/O        | I/O, M                               | P0[5]                                              | Analog column mux input and column output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 40      | I/O        | М      | P4[6]          |                                                    | 53  | I/O        | I/O, M                               | P0[3]                                              | Analog column mux input and column output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 41      | I/O        | I, M   | P2[0]          | Direct switched capacitor block input.             | 54  | I/O        | I, M                                 | P0[1]                                              | Analog column mux input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |            | I, M   | P2[2]          | Direct switched capacitor block input.             | 55  | I/O        | М                                    | P2[7]                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 42      | I/O        | 1, 101 | FZ[Z]          | Direct Switched Capacitor Diock Input.             | 55  | 1/0        | IVI                                  | F 2[7]                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



### Figure 7-5. CY8C24094 OCD (Not for Production)



BGA (Top View)

## 7.6 100-Ball VFBGA Part Pinout (On-Chip Debug)

The following 100-pin VFBGA part table and drawing is for the CY8C24094 On-Chip Debug (OCD) PSoC device. **Note** This part is only used for in-circuit debugging. It is NOT available for production.

| Pin<br>No. | Digital | Analog    | Name  | Description                                | Pin<br>No. | Digital | Analog | Name  | Description                                        |  |
|------------|---------|-----------|-------|--------------------------------------------|------------|---------|--------|-------|----------------------------------------------------|--|
| A1         | Powe    | r         | Vss   | Ground connection.                         | F1         |         |        | OCDE  | OCD even data I/O.                                 |  |
| A2         | Powe    | r         | Vss   | Ground connection.                         | F2         | I/O     | М      | P5[7] |                                                    |  |
| A3         |         |           | NC    | No connection.                             | F3         | I/O     | М      | P3[5] |                                                    |  |
| A4         |         |           | NC    | No connection.                             | F4         | I/O     | М      | P5[1] |                                                    |  |
| A5         |         |           | NC    | No connection.                             | F5         | Pow     | er     | Vss   | Ground connection.                                 |  |
| A6         | Powe    | r         | Vdd   | Supply voltage.                            | F6         | Pow     | er     | Vss   | Ground connection.                                 |  |
| A7         |         |           | NC    | No connection.                             | F7         | I/O     | М      | P5[0] |                                                    |  |
| A8         |         |           | NC    | No connection.                             | F8         | I/O     | М      | P3[0] |                                                    |  |
| A9         | Powe    | r         | Vss   | Ground connection.                         | F9         |         |        | XRES  | Active high pin reset with internal pull down.     |  |
| A10        | Powe    | r         | Vss   | Ground connection.                         | F10        | I/O     |        | P7[1] |                                                    |  |
| B1         | Powe    | r         | Vss   | Ground connection.                         | G1         |         |        | OCDO  | OCD odd data output.                               |  |
| B2         | Powe    | r         | Vss   | Ground connection.                         | G2         | I/O     | М      | P5[5] |                                                    |  |
| B3         | I/O     | I,M       | P2[1] | Direct switched capacitor block input.     | G3         | I/O     | М      | P3[3] |                                                    |  |
| B4         | I/O     | I,M       | P0[1] | Analog column mux input.                   | G4         | I/O     | М      | P1[7] | I2C Serial Clock (SCL).                            |  |
| B5         | I/O     | I,M       | P0[7] | Analog column mux input.                   | G5         | I/O     | М      | P1[1] | I2C Serial Clock (SCL), ISSP SCLK <sup>[1]</sup> . |  |
| B6         | Powe    | r         | Vdd   | Supply voltage.                            | G6         | I/O     | М      | P1[0] | I2C Serial Data (SDA), ISSP SDATA <sup>[1]</sup> . |  |
| B7         | I/O     | I,M       | P0[2] | Analog column mux input.                   | G7         | I/O     | М      | P1[6] |                                                    |  |
| B8         | I/O     | I,M       | P2[2] | Direct switched capacitor block input.     | G8         | I/O     | М      | P3[4] |                                                    |  |
| B9         | Powe    | r         | Vss   | Ground connection.                         | G9         | I/O     | М      | P5[6] |                                                    |  |
| B10        | Powe    | r         | Vss   | Ground connection.                         | G10        | I/O     |        | P7[2] |                                                    |  |
| C1         |         |           | NC    | No connection.                             | H1         |         |        | NC    | No connection.                                     |  |
| C2         | I/O     | М         | P4[1] |                                            | H2         | I/O     | М      | P5[3] |                                                    |  |
| C3         | I/O     | М         | P4[7] |                                            | H3         | I/O     | М      | P3[1] |                                                    |  |
| C4         | I/O     | М         | P2[7] |                                            | H4         | I/O     | М      | P1[5] | I2C Serial Data (SDA).                             |  |
| C5         |         | I/O,<br>M | P0[5] | Analog column mux input and column output. | H5         | I/O     | М      | P1[3] |                                                    |  |
| C6         | I/O     | I,M       | P0[6] | Analog column mux input.                   | H6         | I/O     | М      | P1[2] |                                                    |  |
| C7         | I/O     | I,M       | P0[0] | Analog column mux input.                   | H7         | I/O     | М      | P1[4] | Optional External Clock Input (EXTCLK).            |  |

Table 7-6. 100-Ball Part Pinout (VFBGA)



### Table 7-6. 100-Ball Part Pinout (VFBGA) (continued)

| C8  | I/O  | I,M       | D3[0] | Direct switched capacitor block input.     | H8  | I/O | М  | P3[2] |                    |
|-----|------|-----------|-------|--------------------------------------------|-----|-----|----|-------|--------------------|
|     |      | ,         | P2[0] |                                            | -   |     |    |       |                    |
| C9  | I/O  | М         | P4[2] |                                            | H9  | I/O | Μ  | P5[4] |                    |
| C10 |      |           | NC    | No connection.                             | H10 | I/O |    | P7[3] |                    |
| D1  |      |           | NC    | No connection.                             | J1  | Pow | er | Vss   | Ground connection. |
| D2  | I/O  | М         | P3[7] |                                            | J2  | Pow | er | Vss   | Ground connection. |
| D3  | I/O  | М         | P4[5] |                                            | J3  | USB |    | D+    |                    |
| D4  | I/O  | М         | P2[5] |                                            | J4  | USB |    | D-    |                    |
| D5  | I/O  | I/O,<br>M | P0[3] | Analog column mux input and column output. | J5  | Pow | er | Vdd   | Supply voltage.    |
| D6  | I/O  | I,M       | P0[4] | Analog column mux input.                   | J6  | I/O |    | P7[7] |                    |
| D7  | I/O  | М         | P2[6] | External Voltage Reference (VREF) input.   | J7  | I/O |    | P7[0] |                    |
| D8  | I/O  | М         | P4[6] |                                            | J8  | I/O | М  | P5[2] |                    |
| D9  | I/O  | М         | P4[0] |                                            | J9  | Pow | er | Vss   | Ground connection. |
| D10 |      |           | CCLK  | OCD CPU clock output.                      | J10 | Pow | er | Vss   | Ground connection. |
| E1  |      |           | NC    | No connection.                             | K1  | Pow | er | Vss   | Ground connection. |
| E2  |      |           | NC    | No connection.                             | K2  | Pow | er | Vss   | Ground connection. |
| E3  | I/O  | М         | P4[3] |                                            | K3  |     |    | NC    | No connection.     |
| E4  | I/O  | I,M       | P2[3] | Direct switched capacitor block input.     | K4  |     |    | NC    | No connection.     |
| E5  | Powe | er        | Vss   | Ground connection.                         | K5  | Pow | er | Vdd   | Supply voltage.    |
| E6  | Powe | er        | Vss   | Ground connection.                         | K6  | I/O |    | P7[6] |                    |
| E7  | I/O  | М         | P2[4] | External Analog Ground (AGND) input.       | K7  | I/O |    | P7[5] |                    |
| E8  | I/O  | М         | P4[4] |                                            | K8  | I/O |    | P7[4] |                    |
| E9  | I/O  | М         | P3[6] |                                            | K9  | Pow | er | Vss   | Ground connection. |
| E10 |      | -         | HCLK  | OCD high speed clock output.               | K10 | Pow | er | Vss   | Ground connection. |
|     |      |           |       |                                            |     |     |    |       |                    |

LEGENDA = Analog, I = Input, O = Output, M = Analog Mux Input, NC = No Connection, OCD = On-Chip Debugger.

### Figure 7-6. CY8C24094 OCD (Not for Production)



BGA (Top View)



## 7.7 100-Pin Part Pinout (On-Chip Debug)

The 100-pin TQFP part is for the CY8C24094 On-Chip Debug (OCD) PSoC device.

Note This part is only used for in-circuit debugging. It is NOT available for production.

## Table 7-7. 100-Pin Part Pinout (TQFP)

| Pin<br>No. | Digital | Analog | Name  | Description                                                             | Pin<br>No.     | Digital | Analog    | Name  | Description                                    |
|------------|---------|--------|-------|-------------------------------------------------------------------------|----------------|---------|-----------|-------|------------------------------------------------|
| 1          |         |        | NC    | No connection.                                                          | 51             | I/O     | М         | P1[6] |                                                |
| 2          |         |        | NC    | No connection.                                                          | 52             | I/O     | М         | P5[0] |                                                |
| 3          | I/O     |        | P0[1] | Analog column mux input.                                                | 53             | I/O     | М         | P5[2] |                                                |
| 4          | I/O     | М      | P2[7] |                                                                         | 54             | I/O     | М         | P5[4] |                                                |
| 5          | I/O     | М      | P2[5] |                                                                         | 55             | I/O     | М         | P5[6] |                                                |
| 6          | I/O     | I, M   | P2[3] | Direct switched capacitor block input.                                  | 56 I/O M P3[0] |         |           |       |                                                |
| 7          | I/O     | I, M   | P2[1] | Direct switched capacitor block input.                                  | 57             | I/O     | М         | P3[2] |                                                |
| 8          | I/O     | М      | P4[7] |                                                                         | 58             | I/O     | М         | P3[4] |                                                |
| 9          | I/O     | М      | P4[5] |                                                                         | 59             | I/O     | М         | P3[6] |                                                |
| 10         | I/O     | М      | P4[3] |                                                                         | 60             |         |           | HCLK  | OCD high speed clock output.                   |
| 11         | I/O     | М      | P4[1] |                                                                         | 61             |         |           | CCLK  | OCD CPU clock output.                          |
| 12         |         |        | OCDE  | OCD even data I/O.                                                      | 62             | Inpu    |           | XRES  | Active high pin reset with internal pull down. |
| 13         |         |        | OCDO  | OCD odd data output.                                                    | 63             |         | М         | P4[0] |                                                |
| 14         | D       |        | NC    | No connection.                                                          | 64             | I/O     | М         | P4[2] |                                                |
| 15         | Powe    |        | Vss   | Ground connection.                                                      | 65             | Pow     | -         | Vss   | Ground connection.                             |
| 16         | 1/0     | M      | P3[7] |                                                                         | 66             | I/O     | M         | P4[4] |                                                |
| 17         | I/O     | M      | P3[5] |                                                                         | 67             | 1/0     | M         | P4[6] |                                                |
| 18         | I/O     | M      | P3[3] |                                                                         | 68             | 1/0     | I, M      | P2[0] | Direct switched capacitor block input.         |
| 19         | 1/0     | M      | P3[1] |                                                                         | 69<br>70       | I/O     | I, M      | P2[2] | Direct switched capacitor block input.         |
| 20         | I/O     | M      | P5[7] |                                                                         | 70             | I/O     |           | P2[4] | External Analog Ground (AGND) input.           |
| 21         | I/O     | M      | P5[5] |                                                                         | 71             | 1/0     | r         | NC    | No connection.                                 |
| 22         | 1/0     | M      | P5[3] |                                                                         | 72             | I/O     |           | P2[6] | External Voltage Reference (VREF) input.       |
| 23         | I/O     | M      | P5[1] |                                                                         | 73             | 1/0     |           | NC    | No connection.                                 |
| 24         | I/O     | М      | P1[7] | I2C Serial Clock (SCL).                                                 | 74             | I/O     | <u> </u>  | P0[0] | Analog column mux input.                       |
| 25         |         |        | NC    | No connection.                                                          | 75             |         |           | NC    | No connection.                                 |
| 26         |         |        | NC    | No connection.                                                          | 76             | 1/0     |           | NC    | No connection.                                 |
| 27         | 1/0     | 1      | NC    | No connection.                                                          | 77             | I/O     | I, M      | P0[2] | Analog column mux input and column output.     |
| 28         | 1/0     |        | P1[5] | I2C Serial Data (SDA)                                                   | 78<br>79       | 1/0     |           | NC    | No connection.                                 |
| 29         | I/O     |        | P1[3] |                                                                         | -              | I/O     | I, M      | P0[4] | Analog column mux input and column output.     |
| 30         | I/O     |        | P1[1] | Crystal (XTALin), I2C Serial Clock (SCL),<br>ISSP SCLK <sup>[1]</sup> . | 80             |         |           | NC    | No connection.                                 |
| 31         |         |        | NC    | No connection.                                                          | 81             | I/O     | I, M      | P0[6] | Analog column mux input.                       |
| 32         | Powe    | er     | Vss   | Ground connection.                                                      | 82             | Pow     | er        | Vdd   | Supply voltage.                                |
| 33         | USB     |        | D+    |                                                                         | 83             |         |           | NC    | No connection.                                 |
| 34         | USB     |        | D-    |                                                                         | 84             | Pow     | er        | Vss   | Ground connection.                             |
| 35         | Powe    | er     | Vdd   | Supply voltage.                                                         | 85             |         |           | NC    | No connection.                                 |
| 36         | I/O     |        | P7[7] |                                                                         | 86             |         |           | NC    | No connection.                                 |
| 37         | I/O     |        | P7[6] |                                                                         | 87             |         |           | NC    | No connection.                                 |
| 38         | I/O     |        | P7[5] |                                                                         | 88             |         |           | NC    | No connection.                                 |
| 39         | I/O     |        | P7[4] |                                                                         | 89             |         |           | NC    | No connection.                                 |
| 40         | I/O     |        | P7[3] |                                                                         | 90             |         |           | NC    | No connection.                                 |
| 41         | I/O     |        | P7[2] |                                                                         | 91             |         |           | NC    | No connection.                                 |
|            | I/O     |        | P7[1] |                                                                         | 92             |         |           | NC    | No connection.                                 |
| 43         | I/O     |        | P7[0] |                                                                         | 93             |         |           | NC    | No connection.                                 |
| 44         |         |        | NC    | No connection.                                                          | 94             |         | T         | NC    | No connection.                                 |
| 45         |         |        | NC    | No connection.                                                          | 95             | I/O     | I, M      | P0[7] | Analog column mux input.                       |
| 46         |         |        | NC    | No connection.                                                          | 96             |         | Les       | NC    | No connection.                                 |
| 47         |         |        | NC    | No connection.                                                          | 97             | I/O     | I/O,<br>M | P0[5] | Analog column mux input and column output.     |
| 48         | I/O     |        | P1[0] | Crystal (XTALout), I2C Serial Data (SDA), ISSP SDATA <sup>[1]</sup> .   | 98             |         |           | NC    | No connection.                                 |
| 49         | I/O     |        | P1[2] |                                                                         | 99             | I/O     | I/O,<br>M | P0[3] | Analog column mux input and column output.     |
| 50         | I/O     |        | P1[4] | Optional External Clock Input (EXTCLK).                                 | 100            |         |           | NC    | No connection.                                 |



## 8.3 Register Map Bank 0 Table: User Space

| Name                 | Addr (0,Hex) | Access | Name        | Addr (0,Hex) | Access  | Name     | Addr (0,Hex) | Access | Name               | Addr (0,Hex) | Acces |
|----------------------|--------------|--------|-------------|--------------|---------|----------|--------------|--------|--------------------|--------------|-------|
| PRT0DR               | 00           | RW     | PMA0_DR     | 40           | RW      | ASC10CR0 | 80           | RW     |                    | C0           |       |
| PRTOIE               | 01           | RW     | PMA1_DR     | 41           | RW      | ASC10CR1 | 81           | RW     |                    | C1           |       |
| PRTOGS               | 02           | RW     | PMA2_DR     | 42           | RW      | ASC10CR2 | 82           | RW     |                    | C2           |       |
| PRT0DM2              | 03           | RW     | PMA3_DR     | 43           | RW      | ASC10CR3 | 83           | RW     |                    | C3           |       |
| PRT1DR               | 04           | RW     | PMA4_DR     | 44           | RW      | ASD11CR0 | 84           | RW     |                    | C4           |       |
| PRT1IE               | 05           | RW     | PMA5_DR     | 45           | RW      | ASD11CR1 | 85           | RW     |                    | C5           |       |
| PRT1GS               | 06           | RW     | PMA6_DR     | 46           | RW      | ASD11CR2 | 86           | RW     |                    | C6           |       |
| PRT1DM2              | 07           | RW     | PMA7_DR     | 47           | RW      | ASD11CR3 | 87           | RW     |                    | C7           |       |
| PRT2DR               | 08           | RW     | USB_SOF0    | 48           | R       |          | 88           |        |                    | C8           |       |
| PRT2IE               | 09           | RW     | USB_SOF1    | 49           | R       |          | 89           |        |                    | C9           |       |
| PRT2GS               | 0A           | RW     | USB_CR0     | 4A           | RW      |          | 8A           |        |                    | CA           |       |
| PRT2DM2              | 0B           | RW     | USBI/O_CR0  | 4B           | #       |          | 8B           |        |                    | СВ           |       |
| PRT3DR               | 0C           | RW     | USBI/O_CR1  | 4C           | RW      |          | 8C           |        |                    | CC           |       |
| PRT3IE               | 0D           | RW     |             | 4D           |         |          | 8D           |        |                    | CD           |       |
| PRT3GS               | 0E           | RW     | EP1_CNT1    | 4E           | #       |          | 8E           |        |                    | CE           |       |
| PRT3DM2              | 0F           | RW     | EP1_CNT     | 4F           | RW      |          | 8F           |        |                    | CF           |       |
| PRT4DR               | 10           | RW     | EP2_CNT1    | 50           | #       | ASD20CR0 | 90           | RW     | CUR_PP             | D0           | RW    |
| PRT4IE               | 11           | RW     | EP2_CNT     | 51           | RW      | ASD20CR1 | 91           | RW     | STK_PP             | D1           | RW    |
| PRT4GS               | 12           | RW     | EP3_CNT1    | 52           | #       | ASD20CR2 | 92           | RW     |                    | D2           | 1     |
| PRT4DM2              | 13           | RW     | EP3_CNT     | 53           | RW      | ASD20CR3 | 93           | RW     | IDX_PP             | D3           | RW    |
| PRT5DR               | 14           | RW     | EP4_CNT1    | 54           | #       | ASC21CR0 | 94           | RW     | <br>MVR_PP         | D4           | RW    |
| PRT5IE               | 15           | RW     | <br>EP4_CNT | 55           | RW      | ASC21CR1 | 95           | RW     | MVW_PP             | D5           | RW    |
| PRT5GS               | 16           | RW     | EP0_CR      | 56           | #       | ASC21CR2 | 96           | RW     | I2C_CFG            | D6           | RW    |
| PRT5DM2              | 17           | RW     | EP0_CNT     | 57           | #       | ASC21CR3 | 97           | RW     | I2C_SCR            | D7           | #     |
|                      | 18           |        | EP0 DR0     | 58           | RW      |          | 98           |        | I2C DR             | D8           | RW    |
|                      | 19           |        | <br>EP0_DR1 | 59           | RW      |          | 99           |        | I2C MSCR           | D9           | #     |
|                      | 1A           |        | EP0 DR2     | 5A           | RW      |          | 9A           |        | INT CLR0           | DA           | RW    |
|                      | 1B           |        | EP0 DR3     | 5B           | RW      |          | 9B           |        | INT CLR1           | DB           | RW    |
| PRT7DR               | 10           | RW     | EP0 DR4     | 5C           | RW      |          | 90           |        | INT CLR2           | DC           | RW    |
| PRT7IE               | 1D           | RW     | EP0 DR5     | 5D           | RW      |          | 9D           |        | INT CLR3           | DD           | RW    |
| PRT7GS               | 1E           | RW     | EP0 DR6     | 5E           | RW      |          | 9E           |        | INT MSK3           | DE           | RW    |
| PRT7DM2              | 1F           | RW     | EP0 DR7     | 5F           | RW      |          | 9F           |        | INT MSK2           | DF           | RW    |
| DBB00DR0             | 20           | #      | AMX IN      | 60           | RW      |          | A0           | -      | INT MSK0           | E0           | RW    |
| DBB00DR1             | 20           | W      | AMUXCFG     | 61           | RW      |          | Al           |        | INT MSK1           | E1           | RW    |
| DBB00DR2             | 22           | RW     | AMONOLO     | 62           | 1.00    |          | A2           |        | INT VC             | E2           | RC    |
| DBB00CR0             | 23           | #      | ARF_CR      | 63           | RW      |          | A3           |        | RES WDT            | E3           | W     |
| DBB00CR0             | 23           | #      | CMP_CR0     | 64           | #       |          | A3<br>A4     |        | DEC DH             | E4           | RC    |
| DBB01DR0             | 24           | W W    | ASY_CR      | 65           | #       |          | A4<br>A5     |        | DEC_DH             | E5           | RC    |
| DBB01DR1             | 26           | RW     | CMP_CR1     | 66           | #<br>RW |          | A6           |        | DEC_DE<br>DEC_CR0  | E6           | RW    |
| DBB01DR2             | 20           | #      | CIVIP_CR1   | 67           | RW      |          | A0<br>A7     |        | DEC_CR0<br>DEC_CR1 | E0<br>E7     | RW    |
| DCB02DR0             | 27           | #      |             | 68           |         |          | A7<br>A8     | w      | MULO X             | E7<br>E8     | W     |
|                      |              |        |             |              |         | MUL1_X   | A0<br>A9     |        | _                  | E0<br>E9     |       |
| DCB02DR1<br>DCB02DR2 | 29           | W      |             | 69           |         | MUL1_Y   |              | W      | MUL0_Y             |              | W     |
|                      | 2A           | RW     |             | 6A           |         | MUL1_DH  | AA           | R      | MUL0_DH            | EA           | R     |
| CB02CR0              | 2B           | #      |             | 6B           | 514/    | MUL1_DL  | AB           | R      | MUL0_DL            | EB           | R     |
| DCB03DR0             | 2C           | #      | TMP_DR0     | 6C           | RW      | ACC1_DR1 | AC           | RW     | ACC0_DR1           | EC           | RW    |
| DCB03DR1             | 2D           | W      | TMP_DR1     | 6D           | RW      | ACC1_DR0 | AD           | RW     | ACC0_DR0           | ED           | RW    |
| DCB03DR2             | 2E           | RW     | TMP_DR2     | 6E           | RW      | ACC1_DR3 | AE           | RW     | ACC0_DR3           | EE           | RW    |
| CB03CR0              | 2F           | #      | TMP_DR3     | 6F           | RW      | ACC1_DR2 | AF           | RW     | ACC0_DR2           | EF           | RW    |
|                      | 30           |        | ACB00CR3    | 70           | RW      | RDIORI   | B0           | RW     |                    | FO           |       |
|                      | 31           |        | ACB00CR0    | 71           | RW      | RDI0SYN  | B1           | RW     |                    | F1           |       |
|                      | 32           |        | ACB00CR1    | 72           | RW      | RDI0IS   | B2           | RW     |                    | F2           |       |
|                      | 33           |        | ACB00CR2    | 73           | RW      | RDI0LT0  | B3           | RW     |                    | F3           |       |
|                      | 34           |        | ACB01CR3    | 74           | RW      | RDI0LT1  | B4           | RW     |                    | F4           |       |
|                      | 35           |        | ACB01CR0    | 75           | RW      | RDI0RO0  | B5           | RW     |                    | F5           |       |
|                      | 36           |        | ACB01CR1    | 76           | RW      | RDI0RO1  | B6           | RW     |                    | F6           |       |
|                      | 37           |        | ACB01CR2    | 77           | RW      |          | B7           |        | CPU_F              | F7           | RL    |
|                      | 38           |        |             | 78           |         |          | B8           |        |                    | F8           |       |
|                      | 39           |        |             | 79           |         |          | B9           |        |                    | F9           |       |
|                      | 3A           |        |             | 7A           |         |          | BA           | İ      |                    | FA           | l     |
|                      | 3B           |        |             | 7B           |         |          | BB           | 1      |                    | FB           | 1     |
|                      | 3C           |        |             | 7C           |         |          | BC           |        |                    | FC           |       |
|                      | 3D           |        | 1           | 7D           |         | Ì        | BD           | 1      | DAC_D              | FD           | RW    |
|                      | 3E           |        |             | 7E           |         |          | BE           |        | <br>CPU_SCR1       | FE           | #     |
|                      | 3E           |        |             |              |         |          |              |        |                    |              |       |



## 9.3.3 DC Full Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -10°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -10°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 9-6. DC Full Speed (12 Mbps) USB Specifications

| Symbol            | Description                          | Min | Тур | Max | Units | Notes                                                   |  |  |  |
|-------------------|--------------------------------------|-----|-----|-----|-------|---------------------------------------------------------|--|--|--|
| USB Interface     |                                      |     |     |     |       |                                                         |  |  |  |
| V <sub>DI</sub>   | Differential Input Sensitivity       | 0.2 | -   | -   | V     | (D+) - (D-)                                             |  |  |  |
| V <sub>CM</sub>   | Differential Input Common Mode Range | 0.8 | -   | 2.5 | V     |                                                         |  |  |  |
| V <sub>SE</sub>   | Single Ended Receiver Threshold      | 0.8 | -   | 2.0 | V     |                                                         |  |  |  |
| CIN               | Transceiver Capacitance              | -   | -   | 20  | pF    |                                                         |  |  |  |
| I <sub>I/O</sub>  | High-Z State Data Line Leakage       | -10 | -   | 10  | μA    | 0V < V <sub>IN</sub> < 3.3V.                            |  |  |  |
| R <sub>EXT</sub>  | External USB Series Resistor         | 23  | -   | 25  | W     | In series with each USB pin.                            |  |  |  |
| V <sub>UOH</sub>  | Static Output High, Driven           | 2.8 | -   | 3.6 | V     | 15 k $\Omega$ ± 5% to Ground. Internal pull up enabled. |  |  |  |
| V <sub>UOHI</sub> | Static Output High, Idle             | 2.7 | -   | 3.6 | V     | 15 k $\Omega$ ± 5% to Ground. Internal pull up enabled. |  |  |  |
| V <sub>UOL</sub>  | Static Output Low                    | -   | -   | 0.3 | V     | 15 k $\Omega$ ± 5% to Ground. Internal pull up enabled. |  |  |  |
| Z <sub>O</sub>    | USB Driver Output Impedance          | 28  | -   | 44  | W     | Including R <sub>EXT</sub> Resistor.                    |  |  |  |
| V <sub>CRS</sub>  | D+/D- Crossover Voltage              | 1.3 | -   | 2.0 | V     |                                                         |  |  |  |

### 9.3.4 DC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block.

| Symbol              | Description                                                                                                                                     | Min            | Тур               | Max              | Units          | Notes                                                                                                                                                                                                     |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>   | Input Offset Voltage (absolute value)<br>Power = Low, Opamp Bias = High<br>Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High | -<br>-<br>-    | 1.6<br>1.3<br>1.2 | 10<br>8<br>7.5   | mV<br>mV<br>mV |                                                                                                                                                                                                           |
| TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift                                                                                                              | -              | 7.0               | 35.0             | μV/ºC          |                                                                                                                                                                                                           |
| I <sub>EBOA</sub>   | Input Leakage Current (Port 0 Analog Pins)                                                                                                      | -              | 20                | -                | pА             | Gross tested to 1 µA.                                                                                                                                                                                     |
| C <sub>INOA</sub>   | Input Capacitance (Port 0 Analog Pins)                                                                                                          | -              | 4.5               | 9.5              | pF             | Package and pin dependent.<br>Temp = 25 <sup>o</sup> C.                                                                                                                                                   |
| V <sub>CMOA</sub>   | Common Mode Voltage Range<br>Common Mode Voltage Range (high power<br>or high opamp bias)                                                       | 0.0<br>0.5     | _                 | Vdd<br>Vdd - 0.5 | V              | The common-mode input<br>voltage range is measured<br>through an analog output<br>buffer. The specification<br>includes the limitations<br>imposed by the characteristics<br>of the analog output buffer. |
| G <sub>OLOA</sub>   | Open Loop Gain<br>Power = Low, Opamp Bias = High<br>Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                        | 60<br>60<br>80 | _                 | -                | dB             |                                                                                                                                                                                                           |

Table 9-7. 5V DC Operational Amplifier Specifications



### Table 9-7. 5V DC Operational Amplifier Specifications (continued)

| Symbol                   | Description                                                                                                                                                                                                                                                           | Min                                 | Тур                                       | Max                                        | Units                      | Notes                                                                                                                         |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OHIGHO</sub><br>A | High Output Voltage Swing (internal signals)<br>Power = Low, Opamp Bias = High<br>Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                                                                                                                | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.5 |                                           |                                            | V<br>V<br>V                |                                                                                                                               |
| V <sub>OLOWOA</sub>      | Low Output Voltage Swing (internal signals)<br>Power = Low, Opamp Bias = High<br>Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                                                                                                                 | _<br>_<br>_                         | _<br>_<br>_                               | 0.2<br>0.2<br>0.5                          | V<br>V<br>V                |                                                                                                                               |
| I <sub>SOA</sub>         | Supply Current (including associated AGND<br>buffer)<br>Power = Low, Opamp Bias = Low<br>Power = Low, Opamp Bias = High<br>Power = Medium, Opamp Bias = Low<br>Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = Low<br>Power = High, Opamp Bias = High | -<br>-<br>-<br>-<br>-               | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                               |
| PSRR <sub>OA</sub>       | Supply Voltage Rejection Ratio                                                                                                                                                                                                                                        | 65                                  | 80                                        | _                                          | dB                         | $\label{eq:Vss} \begin{array}{l} Vss \leq VIN \leq (Vdd - 2.25)  \text{or}  (Vdd \\ -  1.25V) \leq VIN \leq Vdd. \end{array}$ |

9.3.5 DC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

| Table 9-8. | DC Low Power | Comparator S | pecifications |
|------------|--------------|--------------|---------------|
|------------|--------------|--------------|---------------|

| Symbol             | Description                                        | Min | Тур | Max     | Units | Notes |
|--------------------|----------------------------------------------------|-----|-----|---------|-------|-------|
|                    | Low power comparator (LPC) reference voltage range | 0.2 | -   | Vdd - 1 | V     |       |
| I <sub>SLPC</sub>  | LPC supply current                                 | -   | 10  | 40      | μA    |       |
| V <sub>OSLPC</sub> | LPC voltage offset                                 | -   | 2.5 | 30      | mV    |       |



### 9.3.6 DC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 9-9. 5V DC Analog Output Buffer Specifications

| Symbol                   | Description                                                                           | Min                                      | Тур        | Max                                      | Units    | Notes                                                                                          |
|--------------------------|---------------------------------------------------------------------------------------|------------------------------------------|------------|------------------------------------------|----------|------------------------------------------------------------------------------------------------|
| V <sub>OSOB</sub>        | Input Offset Voltage (Absolute Value)                                                 | -                                        | 3          | 12                                       | mV       |                                                                                                |
| TCV <sub>OSO</sub><br>B  | Average Input Offset Voltage Drift                                                    | —                                        | +6         | -                                        | μV/°C    |                                                                                                |
| V <sub>CMOB</sub>        | Common-Mode Input Voltage Range                                                       | 0.5                                      | -          | Vdd - 1.0                                | V        |                                                                                                |
| R <sub>OUTOB</sub>       | Output Resistance<br>Power = Low<br>Power = High                                      | -                                        | 0.6<br>0.6 |                                          | W<br>W   |                                                                                                |
| V <sub>OHIGHO</sub><br>b | High Output Voltage Swing (Load = 32 ohms<br>to Vdd/2)<br>Power = Low<br>Power = High | 0.5 x Vdd +<br>1.1<br>0.5 x Vdd +<br>1.1 | -          |                                          | V<br>V   |                                                                                                |
| V <sub>OLOWOB</sub>      | Low Output Voltage Swing (Load = 32 ohms<br>to Vdd/2)<br>Power = Low<br>Power = High  |                                          | -          | 0.5 x Vdd -<br>1.3<br>0.5 x Vdd -<br>1.3 | V<br>V   |                                                                                                |
| I <sub>SOB</sub>         | Supply Current Including Bias Cell (No Load)<br>Power = Low<br>Power = High           |                                          | 1.1<br>2.6 | 5.1<br>8.8                               | mA<br>mA |                                                                                                |
| PSRR <sub>OB</sub>       | Supply Voltage Rejection Ratio                                                        | 53                                       | 64         | -                                        | dB       | $\begin{array}{l} (0.5 \ x \ Vdd \ - \ 1.3) \leq V_{OUT} \leq \\ (Vdd \ - \ 2.3). \end{array}$ |

### Table 9-10. 3.3V DC Analog Output Buffer Specifications

| Symbol                   | Description                                                                           | Min                                      | Тур        | Max                                      | Units    | Notes                                                                  |
|--------------------------|---------------------------------------------------------------------------------------|------------------------------------------|------------|------------------------------------------|----------|------------------------------------------------------------------------|
| V <sub>OSOB</sub>        | Input Offset Voltage (Absolute Value)                                                 | -                                        | 3          | 12                                       | mV       |                                                                        |
| TCV <sub>OSOB</sub>      | Average Input Offset Voltage Drift                                                    | -                                        | +6         | -                                        | μV/°C    |                                                                        |
| V <sub>CMOB</sub>        | Common-Mode Input Voltage Range                                                       | 0.5                                      | -          | Vdd - 1.0                                | V        |                                                                        |
| R <sub>OUTOB</sub>       | Output Resistance<br>Power = Low<br>Power = High                                      |                                          | 1<br>1     |                                          | W<br>W   |                                                                        |
| V <sub>OHIGHO</sub><br>b | High Output Voltage Swing (Load = 1K ohms<br>to Vdd/2)<br>Power = Low<br>Power = High | 0.5 x Vdd +<br>1.0<br>0.5 x Vdd +<br>1.0 |            |                                          | V<br>V   |                                                                        |
| V <sub>OLOWOB</sub>      | Low Output Voltage Swing (Load = 1K ohms<br>to Vdd/2)<br>Power = Low<br>Power = High  |                                          |            | 0.5 x Vdd -<br>1.0<br>0.5 x Vdd -<br>1.0 | V<br>V   |                                                                        |
| I <sub>SOB</sub>         | Supply Current Including Bias Cell (No Load)<br>Power = Low<br>Power = High           | _                                        | 0.8<br>2.0 | 2.0<br>4.3                               | mA<br>mA |                                                                        |
| PSRR <sub>OB</sub>       | Supply Voltage Rejection Ratio                                                        | 34                                       | 64         | -                                        | dB       | $(0.5 \text{ x Vdd} - 1.0) \le V_{OUT} \le (0.5 \text{ x Vdd} + 0.9).$ |



### Table 9-12. 3.3V DC Analog Reference Specifications (continued)

| Symbol | Description                                       | Min                   | Max                     | Units                    |   |  |  |  |
|--------|---------------------------------------------------|-----------------------|-------------------------|--------------------------|---|--|--|--|
| _      | RefHi = 3.2 x BandGap                             | Not Allowed           |                         |                          |   |  |  |  |
| -      | RefLo = Vdd/2 - BandGap                           |                       | Not Allowed             |                          |   |  |  |  |
| _      | RefLo = BandGap                                   | Not Allowed           |                         |                          |   |  |  |  |
| -      | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V)        |                       | Not Allowed             |                          |   |  |  |  |
| -      | RefLo = P2[4] – BandGap (P2[4] = Vdd/2)           |                       | Not Allowed             |                          |   |  |  |  |
| -      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] - P2[6] - 0.048 | P2[4]- P2[6] +<br>0.022 | P2[4] - P2[6] +<br>0.092 | V |  |  |  |

### 9.3.8 DC Analog PSoC Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

### Table 9-13. DC Analog PSoC Block Specifications

| Symbol          | Description                               | Min | Тур  | Max | Units | Notes |
|-----------------|-------------------------------------------|-----|------|-----|-------|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time)     | -   | 12.2 | -   | kΩ    |       |
| C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | -   | 80   | -   | fF    |       |

Note

AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V ± 0.02V.
 Avoid using P2[4] for digital signaling when using an analog resource that depends on the Analog Reference. Some coupling of the digital signal may appear on the AGND.



## 9.4 AC Electrical Characteristics

### 9.4.1 AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

### Table 9-16. AC Chip-Level Specifications

| Symbol                    | Description                                                                                              | Min   | Тур  | Max                        | Units | Notes                                                                                             |
|---------------------------|----------------------------------------------------------------------------------------------------------|-------|------|----------------------------|-------|---------------------------------------------------------------------------------------------------|
| F <sub>IMO245V</sub>      | Internal Main Oscillator Frequency for 24 MHz (5V)                                                       | 23.04 | 24   | 24.96 <sup>[9,10]</sup>    | MHz   | Trimmed for 5V operation using factory trim values.                                               |
| F <sub>IMO243V</sub>      | Internal Main Oscillator Frequency for 24 MHz (3.3V)                                                     | 22.08 | 24   | 25.92 <sup>[10,11]</sup>   | MHz   | Trimmed for 3.3V operation using factory trim values.                                             |
| F <sub>IMOUSB5</sub><br>V | Internal Main Oscillator Frequency with USB (5V)<br>Frequency locking enabled and USB traffic present.   | 23.94 | 24   | 24.06 <sup>[10]</sup>      | MHz   | $\begin{array}{l} -10^\circ C \leq T_A \leq 85^\circ C \\ 4.35 \leq V dd \leq 5.15 \end{array}$   |
| F <sub>IMOUSB3</sub><br>V | Internal Main Oscillator Frequency with USB (3.3V)<br>Frequency locking enabled and USB traffic present. | 23.94 | 24   | 24.06 <sup>[10]</sup>      | MHz   | $\begin{array}{l} -0^{\circ}C \leq T_{A} \leq 70^{\circ}C \\ 3.15 \leq Vdd \leq 3.45 \end{array}$ |
| F <sub>CPU1</sub>         | CPU Frequency (5V Nominal)                                                                               | 0.93  | 24   | 24.96 <sup>[9,10]</sup>    | MHz   |                                                                                                   |
| F <sub>CPU2</sub>         | CPU Frequency (3.3V Nominal)                                                                             | 0.93  | 12   | 12.96 <sup>[10,11]</sup>   | MHz   |                                                                                                   |
| F <sub>BLK5</sub>         | Digital PSoC Block Frequency (5V Nominal)                                                                | 0     | 48   | 49.92 <sup>[9,10,12]</sup> | MHz   | Refer to the AC Digital Block Specifications.                                                     |
| F <sub>BLK3</sub>         | Digital PSoC Block Frequency (3.3V Nominal)                                                              | 0     | 24   | 25.92 <sup>[10,12]</sup>   | MHz   |                                                                                                   |
| F <sub>32K1</sub>         | Internal Low Speed Oscillator Frequency                                                                  | 15    | 32   | 64                         | kHz   |                                                                                                   |
| Jitter32k                 | 32 kHz Period Jitter                                                                                     | -     | 100  |                            | ns    |                                                                                                   |
| Step24M                   | 24 MHz Trim Step Size                                                                                    | _     | 50   | -                          | kHz   |                                                                                                   |
| Fout48M                   | 48 MHz Output Frequency                                                                                  | 46.08 | 48.0 | 49.92 <sup>[9,11]</sup>    | MHz   | Trimmed. Utilizing factory trim values.                                                           |
| Jitter24M<br>1            | 24 MHz Period Jitter (IMO) Peak-to-Peak                                                                  | _     | 300  |                            | ps    |                                                                                                   |
| F <sub>MAX</sub>          | Maximum frequency of signal on row input or row output.                                                  | -     | _    | 12.96                      | MHz   |                                                                                                   |
| T <sub>RAMP</sub>         | Supply Ramp Time                                                                                         | 0     | -    | _                          | μS    |                                                                                                   |

### Figure 9-2. 24 MHz Period Jitter (IMO) Timing Diagram



#### Notes

9. 4.75V < Vdd < 5.25V.

- 10. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.
- 11. 3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V.
- 12. See the individual user module data sheets for information on maximum frequencies for user modules



## 9.4.2 AC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

### Table 9-17. AC GPI/O Specifications

| Symbol             | Description                                  | Min | Тур | Max | Units | Notes                         |
|--------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------|
| F <sub>GPI/O</sub> | GPI/O Operating Frequency                    | 0   | -   | 12  | MHz   | Normal Strong Mode            |
| TRiseF             | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | -   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TFallF             | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | -   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TRiseS             | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | -   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |
| TFallS             | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | -   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |

### Figure 9-3. GPI/O Timing Diagram



### 9.4.3 AC Full Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-10^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-10^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

| Table 9-18. | AC Full S | peed (12 | Mbps) | USB S | pecifications |
|-------------|-----------|----------|-------|-------|---------------|
|-------------|-----------|----------|-------|-------|---------------|

| Symbol               | Description                                                | Min           | Тур | Max           | Units | Notes           |
|----------------------|------------------------------------------------------------|---------------|-----|---------------|-------|-----------------|
| T <sub>RFS</sub>     | Transition Rise Time                                       | 4             | -   | 20            | ns    | For 50 pF load. |
| T <sub>FSS</sub>     | Transition Fall Time                                       | 4             | -   | 20            | ns    | For 50 pF load. |
| T <sub>RFMFS</sub>   | Rise/Fall Time Matching: (T <sub>R</sub> /T <sub>F</sub> ) | 90            | -   | 111           | %     | For 50 pF load. |
| T <sub>DRATEFS</sub> | Full Speed Data Rate                                       | 12 -<br>0.25% | 12  | 12 +<br>0.25% | Mbps  |                 |



### 9.4.5 AC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

### Table 9-21. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Мах | Units | Notes                                                                        |
|-------------------|-------------------|-----|-----|-----|-------|------------------------------------------------------------------------------|
| T <sub>RLPC</sub> | LPC response time | -   | -   | 50  | μS    | $\geq$ 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> . |

### 9.4.6 AC Digital Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 9-22. AC Digital Block Specifications

| Function                | Description                               | Min                | Тур | Max   | Units | Notes                                                   |
|-------------------------|-------------------------------------------|--------------------|-----|-------|-------|---------------------------------------------------------|
| Timer                   | Capture Pulse Width                       | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Maximum Frequency, No Capture             | _                  | _   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, With Capture           | -                  | _   | 25.92 | MHz   |                                                         |
| Counter                 | Enable Pulse Width                        | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Maximum Frequency, No Enable Input        | -                  | -   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, Enable Input           | -                  | _   | 25.92 | MHz   |                                                         |
| Dead                    | Kill Pulse Width:                         |                    |     |       |       |                                                         |
| Band                    | Asynchronous Restart Mode                 | 20                 | _   | _     | ns    |                                                         |
|                         | Synchronous Restart Mode                  | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Disable Mode                              | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
|                         | Maximum Frequency                         | _                  | _   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency             | -                  | _   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency             | -                  | _   | 24.6  | MHz   |                                                         |
| SPIM                    | Maximum Input Clock Frequency             | -                  | -   | 8.2   | MHz   | Maximum data rate at 4.1 MHz due to 2 x over clocking.  |
| SPIS                    | Maximum Input Clock Frequency             | -                  | _   | 4.1   | MHz   |                                                         |
|                         | Width of SS_Negated Between Transmissions | 50 <sup>[13]</sup> | _   | _     | ns    |                                                         |
| Trans-<br>mitter        | Maximum Input Clock Frequency             | -                  | -   | 24.6  | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking. |
| Receiver                | Maximum Input Clock Frequency             | -                  | -   | 24.6  | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking. |

Note 13.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



## 9.4.7 AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

### Table 9-23. AC External Clock Specifications

| Symbol  | Description                    | Min   | Тур | Max   | Units | Notes |
|---------|--------------------------------|-------|-----|-------|-------|-------|
| FOSCEXT | Frequency for USB Applications | 23.94 | 24  | 24.06 | MHz   |       |
| -       | Duty Cycle                     | 47    | 50  | 53    | %     |       |
| -       | Power up to IMO Switch         | 150   | -   | -     | μS    |       |

### 9.4.8 AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

### Table 9-24. 5V AC Analog Output Buffer Specifications

| Symbol             | Description                                                                                        | Min          | Тур    | Max        | Units        | Notes |
|--------------------|----------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------|-------|
| T <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High                | -            |        | 2.5<br>2.5 | μs<br>μs     |       |
| Τ <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100pF<br>Load<br>Power = Low<br>Power = High               |              |        | 2.2<br>2.2 | μs<br>μs     |       |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step, 100<br>pF Load<br>Power = Low<br>Power = High              | 0.65<br>0.65 |        |            | V/μs<br>V/μs |       |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step, 100<br>pF Load<br>Power = Low<br>Power = High             | 0.65<br>0.65 |        | _<br>_     | V/μs<br>V/μs |       |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW,<br>100 pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8   | _<br>_ | _<br>_     | MHz<br>MHz   |       |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100<br>pF Load<br>Power = Low<br>Power = High   | 300<br>300   |        |            | kHz<br>kHz   |       |



## 12.1 Ordering Code Definitions

### CY 8 C 24 XXX-SP XX





## 13. Document History Page

| Document Title: CY8C24094, CY8C24794, CY8C24894 and CY8C24994 PSoC <sup>®</sup> Programmable System-on-Chip™<br>Document Number: 38-12018 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                                                      | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| **                                                                                                                                        | 133189  | 01.27.2004         | NWJ                | New silicon and new document – Advance Data Sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *A                                                                                                                                        | 251672  | See ECN            | SFV                | First Preliminary Data Sheet. Changed title to encompass only the CY8C24794 because the CY8C24494 and CY8C24694 are not being offered by Cypress.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *В                                                                                                                                        | 289742  | See ECN            | НМТ                | Add standard DS items from SFV memo. Add Analog Input Mux on pinouts. 2 MACs. Change 512 bytes of SRAM to 1K. Add dimension key to package. Remove HAPI. Update diagrams, registers and specs.                                                                                                                                                                                                                                                                                                                                                                                |
| *C                                                                                                                                        | 335236  | See ECN            | НМТ                | Add CY logo. Update CY copyright. Update new CY.com URLs. Re-add ISSP programming pinout notation. Add Reflow Temp. table. Update features (MAC, Oscillator, and voltage range), registers (INT_CLR2/MSK2, second MAC), and specs. (Rext, IMO, analog output buffer).                                                                                                                                                                                                                                                                                                         |
| *D                                                                                                                                        | 344318  | See ECN            | НМТ                | Add new color and logo. Expand analog arch. diagram. Fix I/O #. Update Electrical Specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *E                                                                                                                                        | 346774  | See ECN            | HMT                | Add USB temperature specifications. Make data sheet Final.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *F                                                                                                                                        | 349566  | See ECN            | НМТ                | Remove USB logo. Add URL to preferred dimensions for mounting MLF packages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *G                                                                                                                                        | 393164  | See ECN            | HMT                | Add new device, CY8C24894 56-pin MLF with XRES pin. Add Fimousb3v char. to specs. Upgrade to CY Perform logo and update corporate address and copyright.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *H                                                                                                                                        | 469243  | See ECN            | НМТ                | Add ISSP note to pinout tables. Update typical and recommended Storage<br>Temperature per industrial specs. Update Low Output Level maximum I/OL<br>budget. Add FLS_PR1 to Register Map Bank 1 for users to specify which Flash<br>bank should be used for SROM operations. Add two new devices for a 68-pin QFN<br>and 100-ball VFBGA under RPNs: CY8C24094 and CY8C24994. Add two<br>packages for 68-pin QFN. Add OCD non-production pinouts and package<br>diagrams. Update CY branding and QFN convention. Add new Dev. Tool section.<br>Update copyright and trademarks. |
| *                                                                                                                                         | 561158  | See ECN            | НМТ                | Add Low Power Comparator (LPC) AC/DC electrical spec. tables. Add CY8C20x34 to PSoC Device Characteristics table. Add detailed dimensions to 56-pin QFN package diagram and update revision. Secure one package diagram/manufacturing per QFN. Update emulation pod/feet kit part numbers. Fix pinout type-o per TestTrack.                                                                                                                                                                                                                                                   |
| *J                                                                                                                                        | 728238  | See ECN            | НМТ                | Add CapSense SNR requirement reference. Update figure standards. Update Technical Training paragraphs. Add QFN package clarifications and dimensions. Update ECN-ed Amkor dimensioned QFN package diagram revisions. Reword SNR reference. Add new 56-pin QFN spec.                                                                                                                                                                                                                                                                                                           |
| *K                                                                                                                                        | 2552459 | 08/14/08           | AZIE/PYRS          | Add footnote on AGND descriptions to avoid using P2[4] for digital signaling as it may add noise to AGND. Remove reference to CMP_GO_EN1 in Map Bank 1 Table on Address 65; this register has no functionality on 24xxx. Add footnote on die sales. Add description 'Optional External Clock Input' on P1[4] to match description of P1[4].                                                                                                                                                                                                                                   |
| *L                                                                                                                                        | 2616550 | 12/05/08           | OGNE/PYRS          | Updated Programmable Pin Configuration detail.<br>Changed title from PSoC® Mixed-Signal Array to PSoC® Programmable<br>System-on-Chip™                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *М                                                                                                                                        | 2657956 | 02/11/09           | DPT/PYRS           | Added package diagram 001-09618 and updated Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *N                                                                                                                                        | 2708135 | 05/18/2009         | BRW                | Added Note in the Pin Information section on page 8.<br>Removed reference to Hi-Tech Lite Compiler in the section Development Tools<br>Selection on page 42.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *0                                                                                                                                        | 2718162 | 06/11/2009         | DPT                | Added 56-Pin QFN (Sawn) package diagram and updated ordering information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |