



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 33                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 128 x 8                                                                  |
| RAM Size                   | 192 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b                                                                |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f874a-e-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams (Continued)**



### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 2-1. The Special Function Registers can be classified into two sets: core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in the peripheral features section.

TABLE 2-1:SPECIAL FUNCTION REGISTER SUMMARY

| Address              | Name    | Bit 7                | Bit 6                                              | Bit 5        | Bit 4          | Bit 3           | Bit 2           | Bit 1        | Bit 0         | Valu<br>POR, | e on:<br>BOR | Details<br>on page: |
|----------------------|---------|----------------------|----------------------------------------------------|--------------|----------------|-----------------|-----------------|--------------|---------------|--------------|--------------|---------------------|
| Bank 0               |         |                      |                                                    |              |                |                 |                 |              |               |              |              |                     |
| 00h <sup>(3)</sup>   | INDF    | Addressing           | g this locatio                                     | n uses cont  | ents of FSR t  | o address da    | ata memory (    | not a physic | cal register) | 0000         | 0000         | 31, 150             |
| 01h                  | TMR0    | Timer0 Mo            | dule Registe                                       | er           |                |                 |                 |              |               | xxxx         | xxxx         | 55, 150             |
| 02h <sup>(3)</sup>   | PCL     | Program C            | Counter (PC)                                       | Least Sign   | ificant Byte   |                 |                 |              |               | 0000         | 0000         | 30, 150             |
| 03h <sup>(3)</sup>   | STATUS  | IRP                  | RP1                                                | RP0          | TO             | PD              | Z               | DC           | С             | 0001         | 1xxx         | 22, 150             |
| 04h <sup>(3)</sup>   | FSR     | Indirect Da          | ta Memory                                          | Address Po   | inter          |                 |                 |              |               | xxxx         | xxxx         | 31, 150             |
| 05h                  | PORTA   |                      | _                                                  | PORTA Da     | ta Latch whe   | en written: PO  | ORTA pins w     | hen read     |               | 0x           | 0000         | 43, 150             |
| 06h                  | PORTB   | PORTB Da             | ORTB Data Latch when written: PORTB pins when read |              |                |                 |                 |              |               |              | xxxx         | 45, 150             |
| 07h                  | PORTC   | PORTC Da             | ata Latch wh                                       | nen written: | PORTC pins     | when read       |                 |              |               | xxxx         | xxxx         | 47, 150             |
| 08h <sup>(4)</sup>   | PORTD   | PORTD Da             | ata Latch wh                                       | nen written: | PORTD pins     | when read       |                 |              |               | xxxx         | xxxx         | 48, 150             |
| 09h <sup>(4)</sup>   | PORTE   |                      | _                                                  | _            | _              | _               | RE2             | RE1          | RE0           |              | -xxx         | 49, 150             |
| 0Ah <sup>(1,3)</sup> | PCLATH  |                      | _                                                  | _            | Write Buffer   | for the uppe    | r 5 bits of the | Program C    | Counter       | 0            | 0000         | 30, 150             |
| 0Bh <sup>(3)</sup>   | INTCON  | GIE                  | PEIE                                               | TMR0IE       | INTE           | RBIE            | TMR0IF          | INTF         | RBIF          | 0000         | 000x         | 24, 150             |
| 0Ch                  | PIR1    | PSPIF <sup>(3)</sup> | ADIF                                               | RCIF         | TXIF           | SSPIF           | CCP1IF          | TMR2IF       | TMR1IF        | 0000         | 0000         | 26, 150             |
| 0Dh                  | PIR2    |                      | CMIF                                               |              | EEIF           | BCLIF           | _               |              | CCP2IF        | - 0 - 0      | 0 0          | 28, 150             |
| 0Eh                  | TMR1L   | Holding Re           | egister for th                                     | e Least Sig  | nificant Byte  | of the 16-bit   | TMR1 Regis      | ter          |               | xxxx         | xxxx         | 60, 150             |
| 0Fh                  | TMR1H   | Holding Re           | egister for th                                     | e Most Sigr  | ificant Byte c | of the 16-bit 7 | FMR1 Regist     | er           |               | xxxx         | xxxx         | 60, 150             |
| 10h                  | T1CON   |                      | _                                                  | T1CKPS1      | T1CKPS0        | T1OSCEN         | T1SYNC          | TMR1CS       | TMR10N        | 00           | 0000         | 57, 150             |
| 11h                  | TMR2    | Timer2 Mo            | dule Registe                                       | er           | •              |                 |                 |              | •             | 0000         | 0000         | 62, 150             |
| 12h                  | T2CON   |                      | TOUTPS3                                            | TOUTPS2      | TOUTPS1        | TOUTPS0         | TMR2ON          | T2CKPS1      | T2CKPS0       | -000         | 0000         | 61, 150             |
| 13h                  | SSPBUF  | Synchrono            | ous Serial Po                                      | ort Receive  | Buffer/Transr  | nit Register    |                 |              |               | xxxx         | xxxx         | 79, 150             |
| 14h                  | SSPCON  | WCOL                 | SSPOV                                              | SSPEN        | СКР            | SSPM3           | SSPM2           | SSPM1        | SSPM0         | 0000         | 0000         | 82, 82,<br>150      |
| 15h                  | CCPR1L  | Capture/C            | ompare/PW                                          | M Register   | 1 (LSB)        |                 |                 |              | •             | xxxx         | xxxx         | 63, 150             |
| 16h                  | CCPR1H  | Capture/C            | ompare/PW                                          | M Register   | 1 (MSB)        |                 |                 |              |               | xxxx         | xxxx         | 63, 150             |
| 17h                  | CCP1CON |                      | —                                                  | CCP1X        | CCP1Y          | CCP1M3          | CCP1M2          | CCP1M1       | CCP1M0        | 00           | 0000         | 64, 150             |
| 18h                  | RCSTA   | SPEN                 | RX9                                                | SREN         | CREN           | ADDEN           | FERR            | OERR         | RX9D          | 0000         | 000x         | 112, 150            |
| 19h                  | TXREG   | USART Tr             | ansmit Data                                        | Register     | •              |                 |                 |              | •             | 0000         | 0000         | 118, 150            |
| 1Ah                  | RCREG   | USART Re             | eceive Data                                        | Register     |                |                 |                 |              |               | 0000         | 0000         | 118, 150            |
| 1Bh                  | CCPR2L  | Capture/C            | Capture/Compare/PWM Register 2 (LSB)               |              |                |                 |                 |              |               | xxxx         | xxxx         | 63, 150             |
| 1Ch                  | CCPR2H  | Capture/C            | Capture/Compare/PWM Register 2 (MSB)               |              |                |                 |                 |              |               |              | xxxx         | 63, 150             |
| 1Dh                  | CCP2CON | —                    | —                                                  | CCP2X        | CCP2Y          | CCP2M3          | CCP2M2          | CCP2M1       | CCP2M0        | 00           | 0000         | 64, 150             |
| 1Eh                  | ADRESH  | A/D Result           | Register Hi                                        | gh Byte      |                |                 | -               |              |               | xxxx         | xxxx         | 133, 150            |
| 1Fh                  | ADCON0  | ADCS1                | ADCS0                                              | CHS2         | CHS1           | CHS0            | GO/DONE         | _            | ADON          | 0000         | 00-0         | 127, 150            |

**Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.

2: Bits PSPIE and PSPIF are reserved on PIC16F873A/876A devices; always maintain these bits clear.

**3:** These registers can be addressed from any bank.

4: PORTD, PORTE, TRISD and TRISE are not implemented on PIC16F873A/876A devices, read as '0'.

5: Bit 4 of EEADRH implemented only on the PIC16F876A/877A devices.

| Address               | Name       | Bit 7                                                        | Bit 6                                                        | Bit 5        | Bit 4         | Bit 3        | Bit 2        | Bit 1        | Bit 0         | Value on:<br>POR, BOR | Details<br>on page: |
|-----------------------|------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------|---------------|--------------|--------------|--------------|---------------|-----------------------|---------------------|
| Bank 2                |            |                                                              |                                                              |              |               |              |              |              |               |                       |                     |
| 100h <sup>(3)</sup>   | INDF       | Addressing                                                   | g this locatio                                               | n uses cont  | ents of FSR t | o address da | ata memory ( | not a physic | cal register) | 0000 0000             | 31, 150             |
| 101h                  | TMR0       | Timer0 Mo                                                    | dule Registe                                                 | er           |               |              |              |              |               | xxxx xxxx             | 55, 150             |
| 102h <sup>(3)</sup>   | PCL        | Program C                                                    | ounter's (P                                                  | C) Least Sig | nificant Byte |              |              |              |               | 0000 0000             | 30, 150             |
| 103h <sup>(3)</sup>   | STATUS     | IRP                                                          | RP1                                                          | RP0          | TO            | PD           | Z            | DC           | С             | 0001 1xxx             | 22, 150             |
| 104h <sup>(3)</sup>   | FSR        | Indirect Da                                                  | ta Memory                                                    | Address Po   | inter         |              |              |              |               | xxxx xxxx             | 31, 150             |
| 105h                  | —          | Unimpleme                                                    | ented                                                        |              |               |              |              |              |               | _                     | —                   |
| 106h                  | PORTB      | PORTB Da                                                     | ata Latch wh                                                 |              | xxxx xxxx     | 45, 150      |              |              |               |                       |                     |
| 107h                  | —          | Unimpleme                                                    | ented                                                        | _            | —             |              |              |              |               |                       |                     |
| 108h                  | —          | Unimpleme                                                    | Inimplemented                                                |              |               |              |              |              |               |                       |                     |
| 109h                  | —          | Unimpleme                                                    | Inimplemented                                                |              |               |              |              |              |               |                       | —                   |
| 10Ah <sup>(1,3)</sup> | PCLATH     | _                                                            | — — Write Buffer for the upper 5 bits of the Program Counter |              |               |              |              |              |               |                       | 30, 150             |
| 10Bh <sup>(3)</sup>   | INTCON     | GIE                                                          | PEIE                                                         | TMR0IE       | INTE          | RBIE         | TMR0IF       | INTF         | RBIF          | 0000 000x             | 24, 150             |
| 10Ch                  | EEDATA     | EEPROM                                                       | Data Regist                                                  | er Low Byte  |               |              |              |              |               | xxxx xxxx             | 39, 151             |
| 10Dh                  | EEADR      | EEPROM                                                       | Address Re                                                   | gister Low E | Byte          |              |              |              |               | xxxx xxxx             | 39, 151             |
| 10Eh                  | EEDATH     | _                                                            | _                                                            | EEPROM       | Data Registe  | r High Byte  |              |              |               | xx xxxx               | 39, 151             |
| 10Fh                  | EEADRH     |                                                              | _                                                            | _            | (5)           | EEPROM A     | Address Regi | ster High B  | yte           | xxxx                  | 39, 151             |
| Bank 3                |            |                                                              |                                                              |              |               |              |              |              |               |                       |                     |
| 180h <sup>(3)</sup>   | INDF       | Addressing                                                   | g this locatio                                               | n uses cont  | ents of FSR t | o address da | ata memory ( | not a physic | cal register) | 0000 0000             | 31, 150             |
| 181h                  | OPTION_REG | RBPU                                                         | INTEDG                                                       | TOCS         | TOSE          | PSA          | PS2          | PS1          | PS0           | 1111 1111             | 23, 150             |
| 182h <sup>(3)</sup>   | PCL        | Program C                                                    | ounter (PC)                                                  | Least Sign   | ificant Byte  |              |              | •            | •             | 0000 0000             | 30, 150             |
| 183h <sup>(3)</sup>   | STATUS     | IRP                                                          | RP1                                                          | RP0          | TO            | PD           | Z            | DC           | С             | 0001 1xxx             | 22, 150             |
| 184h <sup>(3)</sup>   | FSR        | Indirect Da                                                  | ta Memory                                                    | Address Po   | inter         |              |              |              |               | xxxx xxxx             | 31, 150             |
| 185h                  | _          | Unimpleme                                                    | ented                                                        |              |               |              |              |              |               | —                     | _                   |
| 186h                  | TRISB      | PORTB Da                                                     | ata Direction                                                | Register     |               |              |              |              |               | 1111 1111             | 45, 150             |
| 187h                  | _          | Unimpleme                                                    | ented                                                        |              |               |              |              |              |               | —                     | _                   |
| 188h                  | _          | Unimpleme                                                    | ented                                                        |              |               |              |              |              |               | _                     | _                   |
| 189h                  | _          | Unimpleme                                                    | ented                                                        |              |               |              |              |              |               | _                     | _                   |
| 18Ah <sup>(1,3)</sup> | PCLATH     | — — Write Buffer for the upper 5 bits of the Program Counter |                                                              |              |               |              |              |              | 0 0000        | 30, 150               |                     |
| 18Bh <sup>(3)</sup>   | INTCON     | GIE PEIE TMROIE INTE RBIE TMROIF INTF RBIF                   |                                                              |              |               |              |              |              | 0000 000x     | 24, 150               |                     |
| 18Ch                  | EECON1     | EEPGD — — — WRERR WREN WR RD                                 |                                                              |              |               |              |              |              | x x000        | 34, 151               |                     |
| 18Dh                  | EECON2     | EEPROM Control Register 2 (not a physical register)          |                                                              |              |               |              |              |              |               |                       | 39, 151             |
| 18Eh                  | —          | Reserved;                                                    | maintain cle                                                 | ear          |               |              |              |              |               | 0000 0000             | —                   |
| 18Fh                  | _          | Reserved;                                                    | maintain cle                                                 | ear          |               |              |              |              |               | 0000 0000             | _                   |

| TARI E 2-1. | SPECIAL FUNCTION REGISTER SUMMARY |           | 1 |
|-------------|-----------------------------------|-----------|---|
| IADLE Z-I.  | SPECIAL FUNCTION REGISTER SUMMART | CONTINUED | , |

**Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.

2: Bits PSPIE and PSPIF are reserved on PIC16F873A/876A devices; always maintain these bits clear.

3: These registers can be addressed from any bank.

4: PORTD, PORTE, TRISD and TRISE are not implemented on PIC16F873A/876A devices, read as '0'.

5: Bit 4 of EEADRH implemented only on the PIC16F876A/877A devices.



### FIGURE 4-12: PARALLEL SLAVE PORT READ WAVEFORMS



### TABLE 4-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT

| Address | Name   | Bit 7                | Bit 6    | Bit 5     | Bit 4           | Bit 3     | Bit 2   | Bit 1       | Bit 0   | Value on:<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|--------|----------------------|----------|-----------|-----------------|-----------|---------|-------------|---------|-----------------------|---------------------------------|
| 08h     | PORTD  | Port Data            | Latch wh | en writte | en; Port pins w | /hen read |         |             |         | xxxx xxxx             | uuuu uuuu                       |
| 09h     | PORTE  | —                    | _        | —         | —               | —         | RE2     | RE1         | RE0     | xxx                   | uuu                             |
| 89h     | TRISE  | IBF                  | OBF      | IBOV      | PSPMODE         | _         | PORTE D | ata Directi | on bits | 0000 -111             | 0000 -111                       |
| 0Ch     | PIR1   | PSPIF <sup>(1)</sup> | ADIF     | RCIF      | TXIF            | SSPIF     | CCP1IF  | TMR2IF      | TMR1IF  | 0000 0000             | 0000 0000                       |
| 8Ch     | PIE1   | PSPIE <sup>(1)</sup> | ADIE     | RCIE      | TXIE            | SSPIE     | CCP1IE  | TMR2IE      | TMR1IE  | 0000 0000             | 0000 0000                       |
| 9Fh     | ADCON1 | ADFM                 | ADCS2    | _         | _               | PCFG3     | PCFG2   | PCFG1       | PCFG0   | 00 0000               | 00 0000                         |

**Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port. **Note 1:** Bits PSPIE and PSPIF are reserved on the PIC16F873A/876A; always maintain these bits clear.

### 5.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- · Internal or external clock select
- Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 5-1 is a block diagram of the Timer0 module and the prescaler shared with the WDT.

Additional information on the Timer0 module is available in the PIC<sup>®</sup> Mid-Range MCU Family Reference Manual (DS33023).

Timer mode is selected by clearing bit TOCS (OPTION\_REG<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In Counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 5.2 "Using Timer0 with an External Clock".

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler is not readable or writable. **Section 5.3** "**Prescaler**" details the operation of the prescaler.

### 5.1 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit TMR0IF (INTCON<2>). The interrupt can be masked by clearing bit TMR0IE (INTCON<5>). Bit TMR0IF must be cleared in software by the Timer0 module Interrupt Service Routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from Sleep since the timer is shut-off during Sleep.

FIGURE 5-1: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER



| Address                | Name    | Bit 7                | Bit 6         | Bit 5       | Bit 4     | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value<br>POR, | e on:<br>BOR | Valu<br>all o<br>Res | e on<br>other<br>sets |
|------------------------|---------|----------------------|---------------|-------------|-----------|---------|--------|---------|---------|---------------|--------------|----------------------|-----------------------|
| 0Bh,8Bh,<br>10Bh, 18Bh | INTCON  | GIE                  | PEIE          | TMR0IE      | INTE      | RBIE    | TMR0IF | INTF    | RBIF    | 0000          | 000x         | 0000                 | 000u                  |
| 0Ch                    | PIR1    | PSPIF <sup>(1)</sup> | ADIF          | RCIF        | TXIF      | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | 0000          | 0000         | 0000                 | 0000                  |
| 0Dh                    | PIR2    | _                    | _             | _           | _         | _       | —      | _       | CCP2IF  |               | 0            |                      | 0                     |
| 8Ch                    | PIE1    | PSPIE <sup>(1)</sup> | ADIE          | RCIE        | TXIE      | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | 0000          | 0000         | 0000                 | 0000                  |
| 8Dh                    | PIE2    | —                    | —             | —           | —         |         | —      | —       | CCP2IE  |               | 0            |                      | 0                     |
| 87h                    | TRISC   | PORTC D              | Data Directio | on Register |           |         |        |         |         | 1111          | 1111         | 1111                 | 1111                  |
| 11h                    | TMR2    | Timer2 M             | odule's Reg   | ister       |           |         |        |         |         | 0000          | 0000         | 0000                 | 0000                  |
| 92h                    | PR2     | Timer2 M             | odule's Peri  | od Register |           |         |        |         |         | 1111          | 1111         | 1111                 | 1111                  |
| 12h                    | T2CON   | _                    | TOUTPS3       | TOUTPS2     | TOUTPS1   | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000          | 0000         | -000                 | 0000                  |
| 15h                    | CCPR1L  | Capture/C            | Compare/PV    | VM Registe  | r 1 (LSB) |         |        |         |         | xxxx          | xxxx         | uuuu                 | uuuu                  |
| 16h                    | CCPR1H  | Capture/C            | Compare/PV    | VM Registe  | r 1 (MSB) |         |        |         |         | xxxx          | xxxx         | uuuu                 | uuuu                  |
| 17h                    | CCP1CON | _                    | —             | CCP1X       | CCP1Y     | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00            | 0000         | 00                   | 0000                  |
| 1Bh                    | CCPR2L  | Capture/C            | Compare/PV    | VM Registe  | r 2 (LSB) |         |        |         |         | xxxx          | xxxx         | uuuu                 | uuuu                  |
| 1Ch                    | CCPR2H  | Capture/C            | Compare/PV    | VM Registe  | r 2 (MSB) |         |        |         |         | xxxx          | xxxx         | uuuu                 | uuuu                  |
| 1Dh                    | CCP2CON |                      | _             | CCP2X       | CCP2Y     | CCP2M3  | CCP2M2 | CCP2M1  | CCP2M0  | 00            | 0000         | 00                   | 0000                  |

TABLE 8-5: REGISTERS ASSOCIATED WITH PWM AND TIMER2

 $\label{eq:logend: Legend: Legend: x = unknown, u = unchanged, - = unimplemented, read as `0'. Shaded cells are not used by PWM and Timer2.$ 

Note 1: Bits PSPIE and PSPIF are reserved on 28-pin devices; always maintain these bits clear.

### 9.3.2 OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPCON<5:0> and SSPSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

The MSSP consists of a transmit/receive shift register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready. Once the eight bits of data have been received, that byte is moved to the SSPBUF register. Then, the Buffer Full detect bit, BF (SSPSTAT<0>), and the interrupt flag bit, SSPIF, are set. This double-buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the

SSPBUF register during transmission/reception of data will be ignored and the write collision detect bit, WCOL (SSPCON<7>), will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSPBUF register completed successfully.

When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. Buffer Full bit, BF (SSPSTAT<0>), indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. The SSPBUF must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 9-1 shows the loading of the SSPBUF (SSPSR) for data transmission.

The SSPSR is not directly readable or writable and can only be accessed by addressing the SSPBUF register. Additionally, the MSSP Status register (SSPSTAT) indicates the various status conditions.

### EXAMPLE 9-1: LOADING THE SSPBUF (SSPSR) REGISTER

| LOOP | BTFSS         | SSPSTAT, BF         | ;Has data been received(transmit complete)?      |
|------|---------------|---------------------|--------------------------------------------------|
|      | BRA           | LOOP                | ;No                                              |
|      | MOVF          | SSPBUF, W           | ;WREG reg = contents of SSPBUF                   |
|      | MOVWF         | RXDATA              | ;Save in user RAM, if data is meaningful         |
|      | MOVF<br>MOVWF | TXDATA, W<br>SSPBUF | ;W reg = contents of TXDATA<br>;New data to xmit |

### 9.3.5 MASTER MODE

The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2, Figure 9-2) is to broadcast data by the software protocol.

In Master mode, the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "Line Activity Monitor" mode.

The clock polarity is selected by appropriately programming the CKP bit (SSPCON<4>). This then, would give waveforms for SPI communication as shown in Figure 9-3, Figure 9-5 and Figure 9-6, where the MSB is transmitted first. In Master mode, the SPI clock rate (bit rate) is user programmable to be one of the following:

- Fosc/4 (or Tcy)
- Fosc/16 (or 4 Tcy)
- Fosc/64 (or 16 Tcy)
- Timer2 output/2

This allows a maximum data rate (at 40 MHz) of 10.00 Mbps.

Figure 9-3 shows the waveforms for Master mode. When the CKE bit is set, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown.



### FIGURE 9-3: SPI MODE WAVEFORM (MASTER MODE)



### 9.4.9 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated Start condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the I<sup>2</sup>C logic module is in the Idle state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the Baud Rate Generator is loaded with the contents of SSPADD<5:0> and begins counting. The SDA pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDA is sampled high, the SCL pin will be deasserted (brought high). When SCL is sampled high, the Baud Rate Generator is reloaded with the contents of SSPADD<6:0> and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA = 0) for one TBRG while SCL is high. Following this, the RSEN bit (SSPCON2<1>) will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDA pin held low. As soon as a Start condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the Baud Rate Generator has timed out.

- Note 1: If RSEN is programmed while any other event is in progress, it will not take effect.
  - A bus collision during the Repeated Start condition occurs if:
    - SDA is sampled low when SCL goes from low to high.
    - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data '1'.

Immediately following the SSPIF bit getting set, the user may write the SSPBUF with the 7-bit address in 7-bit mode or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode) or eight bits of data (7-bit mode).

### 9.4.9.1 WCOL Status Flag

If the user writes the SSPBUF when a Repeated Start sequence is in progress, the WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

**Note:** Because queueing of events is not allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated Start condition is complete.

### FIGURE 9-20: REPEAT START CONDITION WAVEFORM





#### 9.4.17.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDA or SCL are sampled low at the beginning of the Start condition (Figure 9-26).
- b) SCL is sampled low before SDA is asserted low (Figure 9-27).

During a Start condition, both the SDA and the SCL pins are monitored.

If the SDA pin is already low, or the SCL pin is already low, then all of the following occur:

- the Start condition is aborted,
- the BCLIF flag is set and
- · the MSSP module is reset to its Idle state (Figure 9-26).

The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded from SSPADD<6:0> and counts down to 0. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 9-28). If, however, a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to 0 and during this time, if the SCL pin is sampled as '0', a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.



#### **FIGURE 9-26: BUS COLLISION DURING START CONDITION (SDA ONLY)**

NOTES:

### 11.5 A/D Operation During Sleep

The A/D module can operate during Sleep mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed which eliminates all digital switching noise from the conversion. When the conversion is completed, the GO/DONE bit will be cleared and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from Sleep. If the A/D interrupt is not enabled, the ADON bit will remain set.

When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set.

Turning off the A/D places the A/D module in its lowest current consumption state.

| Not | e: | For the A/D module to operate in Sleep,   |
|-----|----|-------------------------------------------|
|     |    | the A/D clock source must be set to RC    |
|     |    | (ADCS1:ADCS0 = 11). To allow the con-     |
|     |    | version to occur during Sleep, ensure the |
|     |    | SLEEP instruction immediately follows the |
|     |    | instruction that sets the GO/DONE bit.    |

### 11.6 Effects of a Reset

A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion is aborted. All A/D input pins are configured as analog inputs.

The value that is in the ADRESH:ADRESL registers is not modified for a Power-on Reset. The ADRESH:ADRESL registers will contain unknown data after a Power-on Reset.

| Address               | Name   | Bit 7                | Bit 6      | Bit 5                                    | Bit 4                                               | Bit 3    | Bit 2     | Bit 1     | Bit 0  | Value on<br>POR, BOR | <u>Valu</u> e on<br>MCLR, WDT |
|-----------------------|--------|----------------------|------------|------------------------------------------|-----------------------------------------------------|----------|-----------|-----------|--------|----------------------|-------------------------------|
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE                  | PEIE       | TMR0IE                                   | INTE                                                | RBIE     | TMR0IF    | INTF      | RBIF   | 0000 000x            | 0000 000u                     |
| 0Ch                   | PIR1   | PSPIF <sup>(1)</sup> | ADIF       | RCIF                                     | TXIF                                                | SSPIF    | CCP1IF    | TMR2IF    | TMR1IF | 0000 0000            | 0000 0000                     |
| 8Ch                   | PIE1   | PSPIE <sup>(1)</sup> | ADIE       | RCIE                                     | TXIE                                                | SSPIE    | CCP1IE    | TMR2IE    | TMR1IE | 0000 0000            | 0000 0000                     |
| 1Eh                   | ADRESH | A/D Resu             | lt Registe | r High Byte                              | e                                                   |          | xxxx xxxx | uuuu uuuu |        |                      |                               |
| 9Eh                   | ADRESL | A/D Resu             | lt Registe | r Low Byte                               | ;                                                   |          |           |           |        | xxxx xxxx            | uuuu uuuu                     |
| 1Fh                   | ADCON0 | ADCS1                | ADCS0      | CHS2                                     | CHS1                                                | CHS0     | GO/DONE   | _         | ADON   | 0000 00-0            | 0000 00-0                     |
| 9Fh                   | ADCON1 | ADFM                 | ADCS2      | —                                        | —                                                   | PCFG3    | PCFG2     | PCFG1     | PCFG0  | 00 0000              | 00 0000                       |
| 85h                   | TRISA  | —                    | _          | PORTA D                                  | ata Direction                                       | Register |           |           |        | 11 1111              | 11 1111                       |
| 05h                   | PORTA  | —                    | _          | PORTA D                                  | PORTA Data Latch when written: PORTA pins when read |          |           |           |        |                      | 0u 0000                       |
| 89h <sup>(1)</sup>    | TRISE  | IBF                  | OBF        | IBOV PSPMODE — PORTE Data Direction bits |                                                     |          |           |           |        | 0000 -111            | 0000 -111                     |
| 09h <sup>(1)</sup>    | PORTE  | —                    | _          | _                                        | —                                                   | —        | RE2       | RE1       | RE0    | xxx                  | uuu                           |

TABLE 11-2: REGISTERS/BITS ASSOCIATED WITH A/D

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.

Note 1: These registers are not available on 28-pin devices.





### 12.6 Comparator Interrupts

The comparator interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that occurred. The CMIF bit (PIR registers) is the Comparator Interrupt Flag. The CMIF bit must be reset by clearing it ('0'). Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated.

The CMIE bit (PIE registers) and the PEIE bit (INTCON register) must be set to enable the interrupt. In addition, the GIE bit must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs.

Note: If a change in the CMCON register (C1OUT or C2OUT) should occur when a read operation is being executed (start of the Q2 cycle), then the CMIF (PIR registers) interrupt flag may not get set.

The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of CMCON will end the mismatch condition.
- b) Clear flag bit CMIF.

A mismatch condition will continue to set flag bit CMIF. Reading CMCON will end the mismatch condition and allow flag bit CMIF to be cleared.

### 14.3 Reset

The PIC16F87XA differentiates between various kinds of Reset:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during Sleep
- WDT Reset (during normal operation)
- WDT Wake-up (during Sleep)
- Brown-out Reset (BOR)

Some registers are not affected in any Reset condition. Their status is unknown on POR and unchanged in any other Reset. Most other registers are reset to a "Reset state" on Power-on Reset (POR), on the MCLR and WDT Reset, on MCLR Reset during Sleep and Brownout Reset (BOR). They are not affected by a WDT wake-up which is viewed as the resumption of normal operation. The TO and PD bits are set or cleared differently in different Reset situations as indicated in Table 14-4. These bits are used in software to determine the nature of the Reset. See Table 14-6 for a full description of Reset states of all registers.

A simplified block diagram of the on-chip Reset circuit is shown in Figure 14-4.

### FIGURE 14-4: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



### 14.13 Watchdog Timer (WDT)

The Watchdog Timer is a free running, on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKI pin. That means that the WDT will run even if the clock on the OSC1/CLKI and OSC2/CLKO pins of the device has been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT time-out generates a device Reset (Watchdog Timer Reset). If the device is in Sleep mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the Status register will be cleared upon a Watchdog Timer time-out.

The WDT can be permanently disabled by clearing configuration bit, WDTE (Section 14.1 "Configuration Bits").

WDT time-out period values may be found in **Section 17.0** "**Electrical Characteristics**" under parameter #31. Values for the WDT prescaler (actually a postscaler but shared with the Timer0 prescaler) may be assigned using the OPTION\_REG register.

- **Note 1:** The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT and prevent it from timing out and generating a device Reset condition.
  - 2: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared but the prescaler assignment is not changed.



### FIGURE 14-11: WATCHDOG TIMER BLOCK DIAGRAM

### TABLE 14-7: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address   | Name         | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|-----------|--------------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h     | Config. bits | (1)   | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | Fosc1 | Fosc0 |
| 81h, 181h | OPTION_REG   | RBPU  | INTEDG               | TOCS  | TOSE  | PSA                  | PS2   | PS1   | PS0   |

Legend: Shaded cells are not used by the Watchdog Timer.

Note 1: See Register 14-1 for operation of these bits.

NOTES:

| Param<br>No. | Symbol                | Characteristic                                                         |                                               | Min          | Тур†     | Max       | Units    | Conditions |
|--------------|-----------------------|------------------------------------------------------------------------|-----------------------------------------------|--------------|----------|-----------|----------|------------|
| 70*          | TssL2scH,<br>TssL2scL | $\overline{SS} \downarrow$ to SCK $\downarrow$ or SCK $\uparrow$ Input |                                               | Тсү          | _        | —         | ns       |            |
| 71*          | TscH                  | SCK Input High Time (Slave mode)                                       |                                               | TCY + 20     | _        | _         | ns       |            |
| 72*          | TscL                  | SCK Input Low Time (Slave mode)                                        |                                               | TCY + 20     | _        | -         | ns       |            |
| 73*          | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDI Data Input to SCI                                    | K Edge                                        | 100          | _        | —         | ns       |            |
| 74*          | TSCH2DIL,<br>TSCL2DIL | Hold Time of SDI Data Input to SCK                                     | Edge                                          | 100          | _        | —         | ns       |            |
| 75*          | TDOR                  | SDO Data Output Rise Time                                              | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) | _            | 10<br>25 | 25<br>50  | ns<br>ns |            |
| 76*          | TDOF                  | SDO Data Output Fall Time                                              | •                                             | _            | 10       | 25        | ns       |            |
| 77*          | TssH2doZ              | SS ↑ to SDO Output High-Impedanc                                       | e                                             | 10           | _        | 50        | ns       |            |
| 78*          | TSCR                  | SCK Output Rise Time<br>(Master mode)                                  | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) |              | 10<br>25 | 25<br>50  | ns<br>ns |            |
| 79*          | TscF                  | SCK Output Fall Time (Master mode                                      | )                                             | —            | 10       | 25        | ns       |            |
| 80*          | TscH2doV,<br>TscL2doV | SDO Data Output Valid after<br>SCK Edge                                | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) | _            |          | 50<br>145 | ns       |            |
| 81*          | TDOV2sCH,<br>TDOV2sCL | SDO Data Output Setup to SCK Edg                                       | Тсү                                           |              | —        | ns        |          |            |
| 82*          | TssL2doV              | SDO Data Output Valid after $\overline{SS} \downarrow E$               | _                                             | _            | 50       | ns        |          |            |
| 83*          | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK Edge                                                    |                                               | 1.5 TCY + 40 | —        | —         | ns       |            |

### TABLE 17-9: SPI MODE REQUIREMENTS

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



### FIGURE 17-15: I<sup>2</sup>C BUS START/STOP BITS TIMING

### Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Fax: 45-4485-2829

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/12