Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1536 | | Number of Logic Elements/Cells | 6912 | | Total RAM Bits | 131072 | | Number of I/O | 158 | | Number of Gates | 411955 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv300e-8pq240c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong DS022-2 (v2.8) January 16, 2006 ## Virtex<sup>™</sup>-E 1.8 V Field Programmable Gate Arrays **Production Product Specification** ## **Architectural Description** ## **Virtex-E Array** The Virtex-E user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs). - CLBs provide the functional elements for constructing logic - IOBs provide the interface between the package pins and the CLBs CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM. Figure 1: Virtex-E Architecture Overview The VersaRing™ I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking. The Virtex-E architecture also includes the following circuits that connect to the GRM. - Dedicated block memories of 4096 bits each - Clock DLLs for clock-distribution delay compensation and clock domain control - 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device. ## Input/Output Block The Virtex-E IOB, Figure 2, features SelectI/O+ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1. Figure 2: Virtex-E Input/Output Block (IOB) The three IOB storage elements function either as edge-triggered D-type flip-flops or as level-sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop. © 2000–2006 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. Table 1: Supported I/O Standards | I/O | Output | Input | Input | Board<br>Termination | |---------------|------------------|-----------|------------------|----------------------------| | Standard | v <sub>cco</sub> | $v_{cco}$ | V <sub>REF</sub> | Voltage (V <sub>TT</sub> ) | | LVTTL | 3.3 | 3.3 | N/A | N/A | | LVCMOS2 | 2.5 | 2.5 | N/A | N/A | | LVCMOS18 | 1.8 | 1.8 | N/A | N/A | | SSTL3 & II | 3.3 | N/A | 1.50 | 1.50 | | SSTL2 & II | 2.5 | N/A | 1.25 | 1.25 | | GTL | N/A | N/A | 0.80 | 1.20 | | GTL+ | N/A | N/A | 1.0 | 1.50 | | HSTL I | 1.5 | N/A | 0.75 | 0.75 | | HSTL III & IV | 1.5 | N/A | 0.90 | 1.50 | | CTT | 3.3 | N/A | 1.50 | 1.50 | | AGP-2X | 3.3 | N/A | 1.32 | N/A | | PCl33_3 | 3.3 | 3.3 | N/A | N/A | | PCI66_3 | 3.3 | 3.3 | N/A | N/A | | BLVDS & LVDS | 2.5 | N/A | N/A | N/A | | LVPECL | 3.3 | N/A | N/A | N/A | In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear. The output buffer and all of the IOB control signals have independent polarity controls. All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. After configuration, clamping diodes are connected to $V_{CCO}$ with the exception of LVCMOS18, LVCMOS25, GTL, GTL+, LVDS, and LVPECL. Optional pull-up, pull-down and weak-keeper circuits are attached to each pad. Prior to configuration all outputs not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but I/Os can optionally be pulled up. The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins are in a high-impedance state. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration. All Virtex-E IOBs support IEEE 1149.1-compatible Boundary Scan testing. ### Input Path The Virtex-E IOB input path routes the input signal directly to internal logic and/ or through an optional input flip-flop. An optional delay element at the D-input of this flip-flop eliminates pad-to-pad hold time. The delay is matched to the internal clock-distribution delay of the FPGA, and when used, assures that the pad-to-pad hold time is zero. Each input buffer can be configured to conform to any of the low-voltage signalling standards supported. In some of these standards the input buffer utilizes a user-supplied threshold voltage, $V_{REF}$ The need to supply $V_{REF}$ imposes constraints on which standards can be used in close proximity to each other. See **I/O Banking**. There are optional pull-up and pull-down resistors at each user I/O input for use after configuration. Their value is in the range $50-100~k\Omega$ . ## **Output Path** The output path includes a 3-state output buffer that drives the output signal onto the pad. The output signal can be routed to the buffer directly from the internal logic or through an optional IOB output flip-flop. The 3-state control of the output can also be routed directly from the internal logic or through a flip-flip that provides synchronous enable and disable. Each output driver can be individually programmed for a wide range of low-voltage signalling standards. Each output buffer can source up to 24 mA and sink up to 48 mA. Drive strength and slew rate controls minimize bus transients. In most signalling standards, the output High voltage depends on an externally supplied $V_{CCO}$ voltage. The need to supply $V_{CCO}$ imposes constraints on which standards can be used in close proximity to each other. See <code>I/O Banking</code>. An optional weak-keeper circuit is connected to each output. When selected, the circuit monitors the voltage on the pad and weakly drives the pin High or Low to match the input signal. If the pin is connected to a multiple-source signal, the weak keeper holds the signal in its last state if all drivers are disabled. Maintaining a valid logic level in this way eliminates bus chatter. Since the weak-keeper circuit uses the IOB input buffer to monitor the input level, an appropriate $V_{REF}$ voltage must be provided if the signalling standard requires one. The provision of this voltage must comply with the I/O banking rules. ### I/O Banking Some of the I/O standards described above require $V_{CCO}$ and/or $V_{REF}$ voltages. These voltages are externally supplied and connected to device pins that serve groups of IOBs, called banks. Consequently, restrictions exist about which I/O standards can be combined within a given bank. forces a storage element into the initialization state specified for it in the configuration. BY forces it into the opposite state. Alternatively, these signals can be configured to operate asynchronously. All of the control signals are independently invertible, and are shared by the two flip-flops within the slice. ### Additional Logic The F5 multiplexer in each slice combines the function generator outputs. This combination provides either a function generator that can implement any 5-input function, a 4:1 multiplexer, or selected functions of up to nine inputs. Similarly, the F6 multiplexer combines the outputs of all four function generators in the CLB by selecting one of the F5-multiplexer outputs. This permits the implementation of any 6-input function, an 8:1 multiplexer, or selected functions of up to 19 inputs. Each CLB has four direct feedthrough paths, two per slice. These paths provide extra data input lines or additional local routing that does not consume logic resources. ## Arithmetic Logic Dedicated carry logic provides fast arithmetic carry capability for high-speed arithmetic functions. The Virtex-E CLB supports two separate carry chains, one per Slice. The height of the carry chains is two bits per CLB. The arithmetic logic includes an XOR gate that allows a 2-bit full adder to be implemented within a slice. In addition, a dedicated AND gate improves the efficiency of multiplier implementation. The dedicated carry path can also be used to cascade function generators for implementing wide logic functions. ### **BUFTs** Each Virtex-E CLB contains two 3-state drivers (BUFTs) that can drive on-chip buses. See **Dedicated Routing**. Each Virtex-E BUFT has an independent 3-state control pin and an independent input pin. ### Block SelectRAM Virtex-E FPGAs incorporate large block SelectRAM memories. These complement the Distributed SelectRAM memories that provide shallow RAM structures implemented in CLBs. Block SelectRAM memory blocks are organized in columns, starting at the left (column 0) and right outside edges and inserted every 12 CLB columns (see notes for smaller devices). Each memory block is four CLBs high, and each memory column extends the full height of the chip, immediately adjacent (to the right, except for column 0) of the CLB column locations indicated in Table 3. Table 3: CLB/Block RAM Column Locations | XCV<br>Device<br>/Col. | 0 | 12 | 24 | 36 | 48 | 60 | 72 | 84 | 96 | 108 | 120 | 138 | 156 | |------------------------|---|----------|----------|----|------|-------|----------|-------|----------|-----|-----|-----|-----| | 50E | | | | Co | olum | ns 0, | 6, 1 | 8, & | 24 | | | | | | 100E | | | | Со | lumr | ns 0, | 12, | 18, & | 30 | | | | | | 200E | | | | Со | lumr | ns 0, | 12, 3 | 30, & | 42 | | | | | | 300E | | <b>V</b> | | √ | √ | | | | | | | | | | 400E | | <b>V</b> | | | √ | √ | | | | | | | | | 600E | | <b>V</b> | √ | | √ | √ | √ | | | | | | | | 1000E | | 1 | √ | | | | <b>V</b> | √ | √ | | | | | | 1600E | | <b>V</b> | √ | √ | | | <b>V</b> | √ | √ | √ | | | | | 2000E | | <b>V</b> | √ | √ | | | | √ | √ | √ | √ | | | | 2600E | | 1 | √ | √ | | | | | <b>√</b> | √ | √ | √ | | | 3200E | 1 | 1 | <b>V</b> | √ | | | | | | √ | √ | √ | √ | Table 4 shows the amount of block SelectRAM memory that is available in each Virtex-E device. Table 4: Virtex-E Block SelectRAM Amounts | Virtex-E Device | # of Blocks | Block SelectRAM Bits | |-----------------|-------------|----------------------| | XCV50E | 16 | 65,536 | | XCV100E | 20 | 81,920 | | XCV200E | 28 | 114,688 | | XCV300E | 32 | 131,072 | | XCV400E | 40 | 163,840 | | XCV600E | 72 | 294,912 | | XCV1000E | 96 | 393,216 | | XCV1600E | 144 | 589,824 | | XCV2000E | 160 | 655,360 | | XCV2600E | 184 | 753,664 | | XCV3200E | 208 | 851,968 | As illustrated in Figure 6, each block SelectRAM cell is a fully synchronous dual-ported (True Dual Port) 4096-bit RAM with independent control signals for each port. The data widths of the two ports can be configured independently, providing built-in bus-width conversion. Note 1: If none of the Virtex FPGAs have been selected to drive DONE, an external pull-up resistor of 330 Ω should be added to the common DONE line. (For Spartan-XL devices, add a 4.7K Ω pull-up resistor.) This pull-up is not needed if the DriveDONE attribute is set. If used, DriveDONE should be selected only for the last device in the configuration chain. XCVE\_ds\_013\_050103 Figure 13: Master/Slave Serial Mode Circuit Diagram Figure 14: Slave-Serial Mode Programming Switching Characteristics ### Master-Serial Mode In master-serial mode, the CCLK output of the FPGA drives a Xilinx Serial PROM that feeds bit-serial data to the DIN input. The FPGA accepts this data on each rising CCLK edge. After the FPGA has been loaded, the data for the next device in a daisy-chain is presented on the DOUT pin after the rising CCLK edge. The maximum capacity for a single LOUT/DOUT write is 2<sup>20</sup>-1 (1,048,575) 32-bit words, or 33,554,4000 bits. The interface is identical to slave-serial except that an internal oscillator is used to generate the configuration clock (CCLK). A wide range of frequencies can be selected for CCLK, which always starts at a slow default frequency. Configuration bits then switch CCLK to a higher frequency for the remainder of the configuration. Switching to a lower frequency is prohibited. The CCLK frequency is set using the ConfigRate option in the bitstream generation software. The maximum CCLK fre- quency that can be selected is 60 MHz. When selecting a CCLK frequency, ensure that the serial PROM and any daisy-chained FPGAs are fast enough to support the clock rate. On power-up, the CCLK frequency is approximately 2.5 MHz. This frequency is used until the ConfigRate bits have been loaded when the frequency changes to the selected ConfigRate. Unless a different frequency is specified in the design, the default ConfigRate is 4 MHz. In a full master/slave system (Figure 13), the left-most device operates in master-serial mode. The remaining devices operate in slave-serial mode. The SPROM $\overline{\text{RESET}}$ pin is driven by $\overline{\text{INIT}}$ , and the $\overline{\text{CE}}$ input is driven by DONE. There is the potential for contention on the DONE pin, depending on the start-up sequence options chosen. The sequence of operations necessary to configure a Virtex-E FPGA serially appears in Figure 15. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the Boundary Scan port (when using TCK as a start-up clock). - 1. Load the CFG\_IN instruction into the Boundary Scan instruction register (IR). - 2. Enter the Shift-DR (SDR) state. - 3. Shift a configuration bitstream into TDI. - 4. Return to Run-Test-Idle (RTI). - 5. Load the JSTART instruction into IR. - 6. Enter the SDR state. - 7. Clock TCK through the startup sequence. - 8. Return to RTI. Configuration and readback via the TAP is always available. The Boundary Scan mode is selected by a <101> or <001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. ## **Configuration Sequence** The configuration of Virtex-E devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting PROGRAM. The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 20. Figure 20: Power-Up Timing Configuration Signals The corresponding timing characteristics are listed in Table 12. Table 12: Power-up Timing Characteristics | Description | Symbol | Value | Units | |-----------------------------|----------------------|-------|---------| | Power-on Reset <sup>1</sup> | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | т | 0.5 | μs, min | | COLK (Output) Delay | T <sub>ICCK</sub> | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | ### Notes: 1. $T_{POR}$ delay is the initialization time required after $V_{CCINT}$ and $V_{CCO}$ in Bank 2 reach the recommended operating voltage. ## **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. ## Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits standard requires a Differential Amplifier input buffer and a Push-Pull output buffer. ### SSTL3 — Stub Series Terminated Logic for 3.3V The Stub Series Terminated Logic for 3.3V, or SSTL3 standard is a general purpose 3.3V memory bus standard also sponsored by Hitachi and IBM (JESD8-8). This standard has two classes, I and II. Selectl/O devices support both classes for the SSTL3 standard. This standard requires a Differential Amplifier input buffer and an Push-Pull output buffer. ## SSTL2 — Stub Series Terminated Logic for 2.5V The Stub Series Terminated Logic for 2.5V, or SSTL2 standard is a general purpose 2.5V memory bus standard sponsored by Hitachi and IBM (JESD8-9). This standard has two classes, I and II. SelectI/O devices support both classes for the SSTL2 standard. This standard requires a Differential Amplifier input buffer and an Push-Pull output buffer. ## CTT — Center Tap Terminated The Center Tap Terminated, or CTT standard is a 3.3V memory bus standard sponsored by Fujitsu (JESD8-4). This standard requires a Differential Amplifier input buffer and a Push-Pull output buffer. ### AGP-2X — Advanced Graphics Port The Intel AGP standard is a 3.3V Advanced Graphics Port-2X bus standard used with the Pentium II processor for graphics applications. This standard requires a Push-Pull output buffer and a Differential Amplifier input buffer. ### LVDS — Low Voltage Differential Signal LVDS is a differential I/O standard. It requires that one data bit is carried through two signal lines. As with all differential signaling standards, LVDS has an inherent noise immunity over single-ended I/O standards. The voltage swing between two signal lines is approximately 350mV. The use of a reference voltage ( $V_{REF}$ ) or a board termination voltage ( $V_{TT}$ ) is not required. LVDS requires the use of two pins per input or output. LVDS requires external resistor termination. ### **BLVDS** — Bus LVDS This standard allows for bidirectional LVDS communication between two or more devices. The external resistor termination is different than the one for standard LVDS. # LVPECL — Low Voltage Positive Emitter Coupled Logic LVPECL is another differential I/O standard. It requires two signal lines for transmitting one data bit. This standard specifies two pins per input or output. The voltage swing between these two signal lines is approximately 850 mV. The use of a reference voltage ( $V_{REF}$ ) or a board termination voltage ( $V_{TT}$ ) is not required. The LVPECL standard requires external resistor termination. ### **Library Symbols** The Xilinx library includes an extensive list of symbols designed to provide support for the variety of SelectI/O features. Most of these symbols represent variations of the five generic SelectI/O symbols. - IBUF (input buffer) - IBUFG (global clock input buffer) - OBUF (output buffer) - OBUFT (3-state output buffer) - IOBUF (input/output buffer) ### **IBUF** Signals used as inputs to the Virtex-E device must source an input buffer (IBUF) via an external input port. The generic Virtex-E IBUF symbol appears in Figure 37. The extension Figure 37: Input Buffer (IBUF) Symbols to the base name defines which I/O standard the IBUF uses. The assumed standard is LVTTL when the generic IBUF has no specified extension. The following list details the variations of the IBUF symbol: - IBUF - IBUF LVCMOS2 - IBUF PCI33 3 - IBUF PCI66 3 - IBUF\_GTL - IBUF GTLP - IBUF\_HSTL\_I - IBUF\_HSTL\_III - IBUF\_HSTL\_IV - IBUF\_SSTL3 I - IBUF\_SSTL3\_II - IBUF\_SSTL2\_I - IBUF\_SSTL2\_II - IBUF CTT - IBUF\_AGP - IBUF\_LVCMOS18 - IBUF\_LVDS - IBUF LVPECL When the IBUF symbol supports an I/O standard that requires a $V_{REF}$ the IBUF automatically configures as a differential amplifier input buffer. The $V_{REF}$ voltage must be supplied on the $V_{REF}$ pins. In the case of LVDS, LVPECL, and BLVDS, $V_{REF}$ is not required. Table 21: Guidelines for Max Number of Simultaneously Switching Outputs per Power/Ground Pair (Continued) | | P | ackage | | |----------------|--------------|--------|--------| | Standard | BGA, CS, FGA | HQ | PQ, TQ | | HSTL Class I | 18 | 13 | 9 | | HSTL Class III | 9 | 7 | 5 | | HSTL Class IV | 5 | 4 | 3 | | SSTL2 Class I | 15 | 11 | 8 | | SSTL2 Class II | 10 | 7 | 5 | | SSTL3 Class I | 11 | 8 | 6 | | SSTL3 Class II | 7 | 5 | 4 | | СТТ | 14 | 10 | 7 | | AGP | 9 | 7 | 5 | Note: This analysis assumes a 35 pF load for each output. Table 22: Virtex-E Equivalent Power/Ground Pairs | Pkg/Part | XCV100E | XCV200E | XCV300E | XCV400E | XCV600E | XCV1000E | XCV1600E | XCV2000E | |----------------------|---------|---------|---------|---------|---------|----------|----------|----------| | CS144 | 12 | 12 | | | | | | | | PQ240 | 20 | 20 | 20 | 20 | | | | | | HQ240 | | | | | 20 | 20 | | | | BG352 | 20 | 32 | 32 | | | | | | | BG432 | | | 32 | 40 | 40 | | | | | BG560 | | | | 40 | 40 | 56 | 58 | 60 | | FG256 <sup>(1)</sup> | 20 | 24 | 24 | | | | | | | FG456 | | 40 | 40 | | | | | | | FG676 | | | | 54 | 56 | | | | | FG680 <sup>(2)</sup> | | | | | 46 | 56 | 56 | 56 | | FG860 | | | | | | 58 | 60 | 64 | | FG900 | | | | | 56 | 58 | | 60 | | FG1156 | | | | | | 96 | 104 | 120 | - Virtex-E devices in FG256 packages have more V<sub>CCO</sub> than Virtex series devices. - 2. FG680 numbers are preliminary. ## **Virtex-E Data Sheet** The Virtex-E Data Sheet contains the following modules: - DS022-1, Virtex-E 1.8V FPGAs: Introduction and Ordering Information (Module 1) - DS022-2, Virtex-E 1.8V FPGAs: Functional Description (Module 2) - DS022-3, Virtex-E 1.8V FPGAs: DC and Switching Characteristics (Module 3) - DS022-4, Virtex-E 1.8V FPGAs: <u>Pinout Tables (Module 4)</u> ## **Power-On Power Supply Requirements** Xilinx FPGAs require a certain amount of supply current during power-on to insure proper device operation. The actual current consumed depends on the power-on ramp rate of the power supply. This is the time required to reach the nominal power supply voltage of the device<sup>1</sup> from 0V. The fastest ramp rate is 0V to nominal voltage in 2 ms, and the slowest allowed ramp rate is 0V to nominal voltage in 50 ms. For more details on power supply requirements, see XAPP158 on <a href="https://www.xilinx.com">www.xilinx.com</a>. | Product (Commercial Grade) | Description <sup>(2)</sup> | Current Requirement <sup>(3)</sup> | |-----------------------------------|---------------------------------|------------------------------------| | XCV50E - XCV600E | Minimum required current supply | 500 mA | | XCV812E - XCV2000E | Minimum required current supply | 1 A | | XCV2600E - XCV3200E | Minimum required current supply | 1.2 A | | Virtex-E Family, Industrial Grade | Minimum required current supply | 2 A | #### Notes: - Ramp rate used for this specification is from 0 1.8 V DC. Peak current occurs on or near the internal power-on reset threshold and lasts for less than 3 ms. - 2. Devices are guaranteed to initialize properly with the minimum current available from the power supply as noted above. - 3. Larger currents might result if ramp rates are forced to be faster. ## **DC Input and Output Levels** Values for $V_{IL}$ and $V_{IH}$ are recommended input voltages. Values for $I_{OL}$ and $I_{OH}$ are guaranteed over the recommended operating conditions at the $V_{OL}$ and $V_{OH}$ test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at minimum $V_{CCO}$ with the respective $V_{OL}$ and $V_{OH}$ voltage levels shown. Other standards are sample tested. | Input/Output | | V <sub>IL</sub> | V <sub>IH</sub> | | V <sub>OL</sub> | V <sub>OH</sub> | I <sub>OL</sub> | I <sub>OH</sub> | |-----------------------|--------|-------------------------|-------------------------|------------------------|-------------------------|-------------------------|-----------------|-----------------| | Standard | V, Min | V, Max | V, Min | V, Max | V, Max | V, Min | mA | mA | | LVTTL <sup>(1)</sup> | - 0.5 | 0.8 | 2.0 | 3.6 | 0.4 | 2.4 | 24 | <b>– 24</b> | | LVCMOS2 | - 0.5 | 0.7 | 1.7 | 2.7 | 0.4 | 1.9 | 12 | - 12 | | LVCMOS18 | - 0.5 | 35% V <sub>CCO</sub> | 65% V <sub>CCO</sub> | 1.95 | 0.4 | V <sub>CCO</sub> - 0.4 | 8 | - 8 | | PCI, 3.3 V | - 0.5 | 30% V <sub>CCO</sub> | 50% V <sub>CCO</sub> | V <sub>CCO</sub> + 0.5 | 10% V <sub>CCO</sub> | 90% V <sub>CCO</sub> | Note 2 | Note 2 | | GTL | - 0.5 | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> + 0.05 | 3.6 | 0.4 | n/a | 40 | n/a | | GTL+ | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.6 | n/a | 36 | n/a | | HSTL I <sup>(3)</sup> | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 8 | -8 | | HSTL III | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 24 | -8 | | HSTL IV | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 48 | -8 | | SSTL3 I | - 0.5 | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.6 | V <sub>REF</sub> + 0.6 | 8 | -8 | | SSTL3 II | - 0.5 | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.8 | V <sub>REF</sub> + 0.8 | 16 | -16 | | SSTL2 I | - 0.5 | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.61 | V <sub>REF</sub> + 0.61 | 7.6 | -7.6 | | SSTL2 II | - 0.5 | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.80 | V <sub>REF</sub> + 0.80 | 15.2 | -15.2 | ## **IOB Input Switching Characteristics Standard Adjustments** | | | | | Speed | Grade <sup>(1)</sup> | | | |------------------------------------|------------------------|--------------------|-------|-------|----------------------|-------|-------| | Description | Symbol | Standard | Min | -8 | -7 | -6 | Units | | Data Input Delay Adjustments | | | | | | | | | Standard-specific data input delay | T <sub>ILVTTL</sub> | LVTTL | 0.0 | 0.0 | 0.0 | 0.0 | ns | | adjustments | T <sub>ILVCMOS2</sub> | LVCMOS2 | -0.02 | 0.0 | 0.0 | 0.0 | ns | | | T <sub>ILVCMOS18</sub> | LVCMOS18 | 0.12 | +0.20 | +0.20 | +0.20 | ns | | | T <sub>ILVDS</sub> | LVDS | 0.00 | +0.15 | +0.15 | +0.15 | ns | | | T <sub>ILVPECL</sub> | LVPECL | 0.00 | +0.15 | +0.15 | +0.15 | ns | | | T <sub>IPCI33_3</sub> | PCI, 33 MHz, 3.3 V | -0.05 | +0.08 | +0.08 | +0.08 | ns | | | T <sub>IPCI66_3</sub> | PCI, 66 MHz, 3.3 V | -0.05 | -0.11 | -0.11 | -0.11 | ns | | | T <sub>IGTL</sub> | GTL | +0.10 | +0.14 | +0.14 | +0.14 | ns | | | T <sub>IGTLPLUS</sub> | GTL+ | +0.06 | +0.14 | +0.14 | +0.14 | ns | | | T <sub>IHSTL</sub> | HSTL | +0.02 | +0.04 | +0.04 | +0.04 | ns | | | T <sub>ISSTL2</sub> | SSTL2 | -0.04 | +0.04 | +0.04 | +0.04 | ns | | | T <sub>ISSTL3</sub> | SSTL3 | -0.02 | +0.04 | +0.04 | +0.04 | ns | | | T <sub>ICTT</sub> | CTT | +0.01 | +0.10 | +0.10 | +0.10 | ns | | | T <sub>IAGP</sub> | AGP | -0.03 | +0.04 | +0.04 | +0.04 | ns | ### Notes: 1. Input timing i for LVTTL is measured at 1.4 V. For other I/O standards, see Table 4. Figure 1: Virtex-E Input/Output Block (IOB) ## **Block RAM Switching Characteristics** | | | Speed Grade <sup>(1)</sup> | | | | | |---------------------------------------------|--------------------------------------|----------------------------|---------|---------|---------|---------| | Description | Symbol | Min | -8 | -7 | -6 | Units | | Sequential Delays | | | | | | | | Clock CLK to DOUT output | T <sub>BCKO</sub> | 0.63 | 2.46 | 3.1 | 3.5 | ns, max | | Setup and Hold Times before Clock CLK | | | | | | | | ADDR inputs | T <sub>BACK</sub> /T <sub>BCKA</sub> | 0.42 / 0 | 0.9 / 0 | 1.0 / 0 | 1.1 / 0 | ns, min | | DIN inputs | T <sub>BDCK</sub> /T <sub>BCKD</sub> | 0.42 / 0 | 0.9 / 0 | 1.0 / 0 | 1.1 / 0 | ns, min | | EN input | T <sub>BECK</sub> /T <sub>BCKE</sub> | 0.97 / 0 | 2.0 / 0 | 2.2 / 0 | 2.5 / 0 | ns, min | | RST input | T <sub>BRCK</sub> /T <sub>BCKR</sub> | 0.9 / 0 | 1.8 / 0 | 2.1 / 0 | 2.3 / 0 | ns, min | | WEN input | T <sub>BWCK</sub> /T <sub>BCKW</sub> | 0.86 / 0 | 1.7 / 0 | 2.0 / 0 | 2.2 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>BPWH</sub> | 0.6 | 1.2 | 1.35 | 1.5 | ns, min | | Minimum Pulse Width, Low | T <sub>BPWL</sub> | 0.6 | 1.2 | 1.35 | 1.5 | ns, min | | CLKA -> CLKB setup time for different ports | T <sub>BCCS</sub> | 1.2 | 2.4 | 2.7 | 3.0 | ns, min | ### Notes: ## **TBUF Switching Characteristics** | | | Speed Grade | | | | | |----------------------------------------|------------------|-------------|-------|------|------|---------| | Description | Symbol | Min | -8 | -7 | -6 | Units | | Combinatorial Delays | | | | | | | | IN input to OUT output | T <sub>IO</sub> | 0.0 | 0.0 | 0.0 | 0.0 | ns, max | | TRI input to OUT output high-impedance | T <sub>OFF</sub> | 0.05 | 0.092 | 0.10 | 0.11 | ns, max | | TRI input to valid data on OUT output | T <sub>ON</sub> | 0.05 | 0.092 | 0.10 | 0.11 | ns, max | ## **JTAG Test Access Port Switching Characteristics** | Description | Symbol | Value | Units | |-------------------------------------------|---------------------|-------|----------| | TMS and TDI Setup times before TCK | T <sub>TAPTK</sub> | 4.0 | ns, min | | TMS and TDI Hold times after TCK | T <sub>TCKTAP</sub> | 2.0 | ns, min | | Output delay from clock TCK to output TDO | T <sub>TCKTDO</sub> | 11.0 | ns, max | | Maximum TCK clock frequency | F <sub>TCK</sub> | 33 | MHz, max | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. ## Global Clock Set-Up and Hold for LVTTL Standard, without DLL | | | | Speed Grade <sup>(2, 3)</sup> | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------|-------------------------------|---------|---------|---------|-------| | Description <sup>(1)</sup> | Symbol | Device | Min | -8 | -7 | -6 | Units | | Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in IOB Input Switching Characteristics Standard Adjustments, page 8. | | | | | | | | | Full Delay | T <sub>PSFD</sub> /T <sub>PHFD</sub> | XCV50E | 1.8 / 0 | 1.8 / 0 | 1.8 / 0 | 1.8 / 0 | ns | | Global Clock and IFF, without DLL | | XCV100E | 1.8 / 0 | 1.8 / 0 | 1.8 / 0 | 1.8 / 0 | ns | | | | XCV200E | 1.9 / 0 | 1.9 / 0 | 1.9 / 0 | 1.9 / 0 | ns | | | | XCV300E | 2.0 / 0 | 2.0 / 0 | 2.0 / 0 | 2.0 / 0 | ns | | | | XCV400E | 2.0 / 0 | 2.0 / 0 | 2.0 / 0 | 2.0 / 0 | ns | | | | XCV600E | 2.1 / 0 | 2.1 / 0 | 2.1 / 0 | 2.1 / 0 | ns | | | | XCV1000E | 2.3 / 0 | 2.3 / 0 | 2.3 / 0 | 2.3 / 0 | ns | | | | XCV1600E | 2.5 / 0 | 2.5 / 0 | 2.5 / 0 | 2.5 / 0 | ns | | | | XCV2000E | 2.5 / 0 | 2.5 / 0 | 2.5 / 0 | 2.5 / 0 | ns | | | | XCV2600E | 2.7 / 0 | 2.7 / 0 | 2.7 / 0 | 2.7 / 0 | ns | | | | XCV3200E | 2.8 / 0 | 2.8 / 0 | 2.8 / 0 | 2.8 / 0 | ns | - 1. IFF = Input Flip-Flop or Latch - 2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load. - 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. Table 10: BG352 — XCV100E, XCV200E, XCV300E | Bank | Bank Pin Description | | |-------|----------------------|---------------------| | NA | VCCINT | <b>Pin #</b><br>V24 | | NA | VCCINT | R23 | | NA NA | VCCINT | P25 | | NA | VCCINT | L25 | | NA | VCCINT | J24 | | 147 ( | VOCIIVI | 024 | | 0 | VCCO | D19 | | 0 | VCCO | B25 | | 0 | VCCO | A17 | | 1 | VCCO | D13 | | | | D13 | | 1 | VCCO | A10 | | | | | | 2 | VCCO | K1 | | 2 | VCCO | H4 | | 2 | VCCO | B2 | | 3 | VCCO | Y4 | | 3 | VCCO | U1 | | 3 | VCCO | P4 | | 4 | VCCO | AF10 | | 4 | VCCO | AE2 | | 4 | VCCO | AC8 | | 5 | VCCO | AF17 | | 5 | VCCO | AC20 | | 5 | VCCO | AC14 | | 6 | VCCO | AE25 | | 6 | VCCO | W23 | | 6 | VCCO | U26 | | 7 | VCCO | N23 | | 7 | VCCO | K26 | | 7 | VCCO | G23 | | | | | | NA | GND | A26 | | NA | GND | A25 | | NA | GND | A22 | Table 10: BG352 — XCV100E, XCV200E, XCV300E | | Sadde Kottool, Kottool, Ko | | |----------|----------------------------|-------| | Bank | Pin Description | Pin # | | NA | GND | A19 | | NA | GND | A14 | | NA | GND | A8 | | NA | GND | A5 | | NA | GND | A2 | | NA | GND | A1 | | NA | GND | B26 | | NA | GND | B1 | | NA | GND | E26 | | NA | GND | E1 | | NA | GND | H26 | | NA | GND | H1 | | NA | GND | N1 | | NA | GND | P26 | | NA | GND | W26 | | NA | GND | W1 | | NA | GND | AB26 | | NA | GND | AB1 | | NA | GND | AE26 | | NA | GND | AE1 | | NA | GND | AF26 | | NA | GND | AF25 | | NA | GND | AF22 | | NA | GND | AF19 | | NA | GND | AF13 | | NA | GND | AF8 | | NA | GND | AF5 | | NA | GND | AF2 | | NA | GND | AF1 | | <u> </u> | | | - No Connect in the XCV100E. - V<sub>REF</sub> or I/O option only in the XCV200E and XCV300E; otherwise, I/O option only. *Table 12:* **BG432** — **XCV300E**, **XCV400E**, **XCV600E** | Bank | Pin Description | Pin # | |------|-----------------|-------| | 7 | IO_L132P_Y | G28 | | 7 | IO_L133N | E31 | | 7 | IO_L133P | E30 | | 7 | IO_L134N_Y | F29 | | 7 | IO_VREF_L134P_Y | F28 | | 7 | IO_L135N_Y | D31 | | 7 | IO_L135P_Y | D30 | | 7 | IO_L136N | E29 | | 7 | IO_L136P | E28 | | | | | | 2 | CCLK | D4 | | 3 | DONE | AH4 | | NA | DXN | AH27 | | NA | DXP | AK29 | | NA | MO | AH28 | | NA | M1 | AH29 | | NA | M2 | AJ28 | | NA | PROGRAM | AH3 | | NA | TCK | D28 | | NA | TDI | В3 | | 2 | TDO | C4 | | NA | TMS | D29 | | | | | | NA | VCCINT | A10 | | NA | VCCINT | A17 | | NA | VCCINT | B23 | | NA | VCCINT | B26 | | NA | VCCINT | C7 | | NA | VCCINT | C14 | | NA | VCCINT | C19 | | NA | VCCINT | F1 | | NA | VCCINT | F30 | | NA | VCCINT | K3 | | NA | VCCINT | K29 | | NA | VCCINT | N2 | | NA | VCCINT | N29 | Table 12: BG432 — XCV300E, XCV400E, XCV600E | Bank | Pin Description | Pin # | |------|-----------------|-------| | NA | VCCINT | T1 | | NA | VCCINT | T29 | | NA | VCCINT | W2 | | NA | VCCINT | W31 | | NA | VCCINT | AB2 | | NA | VCCINT | AB30 | | NA | VCCINT | AE29 | | NA | VCCINT | AF1 | | NA | VCCINT | AH8 | | NA | VCCINT | AH24 | | NA | VCCINT | AJ10 | | NA | VCCINT | AJ16 | | NA | VCCINT | AK22 | | NA | VCCINT | AK13 | | NA | VCCINT | AK19 | | | | | | 0 | VCCO | A21 | | 0 | VCCO | C29 | | 0 | VCCO | D21 | | 1 | VCCO | A1 | | 1 | VCCO | A11 | | 1 | VCCO | D11 | | 2 | VCCO | C3 | | 2 | VCCO | L4 | | 2 | VCCO | L1 | | 3 | VCCO | AA1 | | 3 | VCCO | AA4 | | 3 | VCCO | AJ3 | | 4 | VCCO | AH11 | | 4 | VCCO | AL1 | | 4 | VCCO | AL11 | | 5 | VCCO | AH21 | | 5 | VCCO | AL21 | | 5 | VCCO | AJ29 | | 6 | VCCO | AA28 | | 6 | VCCO | AA31 | *Table 14:* BG560 — XCV400E, XCV600E, XCV1000E, XCV1600E, XCV2000E | Bank | Pin Description | Pin# | See Note | |------|------------------|------|----------| | 7 | IO_L165N_YY | P32 | | | 7 | IO_VREF_L165P_YY | P31 | | | 7 | IO_L166N_Y | P30 | | | 7 | IO_L166P_Y | P29 | | | 7 | IO_L167N_Y | M32 | | | 7 | IO_L167P_Y | N31 | | | 7 | IO_L168N_Y | N30 | | | 7 | IO_VREF_L168P_Y | L33 | 3 | | 7 | IO_L169N_Y | M31 | | | 7 | IO_L169P_Y | L32 | | | 7 | IO_L170N_Y | M30 | | | 7 | IO_L170P_Y | L31 | | | 7 | IO_L171N_YY | M29 | | | 7 | IO_L171P_YY | J33 | | | 7 | IO_L172N_YY | L30 | | | 7 | IO_VREF_L172P_YY | K31 | | | 7 | IO_L173N_Y | L29 | | | 7 | IO_L173P_Y | H33 | | | 7 | IO_L174N_Y | J31 | | | 7 | IO_VREF_L174P_Y | H32 | 4 | | 7 | IO_L175N_Y | K29 | | | 7 | IO_L175P_Y | H31 | | | 7 | IO_L176N_Y | J30 | | | 7 | IO_VREF_L176P_Y | G32 | 1 | | 7 | IO_L177N_YY | J29 | | | 7 | IO_VREF_L177P_YY | G31 | | | 7 | IO_L178N_Y | E33 | | | 7 | IO_L178P_Y | E32 | | | 7 | IO_L179N_Y | H29 | | | 7 | IO_L179P_Y | F31 | | | 7 | IO_L180N_Y | D32 | | | 7 | IO_VREF_L180P_Y | E31 | | | 7 | IO_L181N_Y | G29 | | | 7 | IO_L181P_Y | C33 | | | 7 | IO_L182N_Y | F30 | | *Table 14:* BG560 — XCV400E, XCV600E, XCV1000E, XCV1600E, XCV2000E | Bank | Pin Description Pin# S | | See Note | | | | |------|------------------------|---------------------|----------|--|--|--| | 7 | IO_VREF_L182P_Y | IO_VREF_L182P_Y D31 | | | | | | | | | | | | | | 2 | CCLK | C4 | | | | | | 3 | DONE | AJ5 | | | | | | NA | DXN | AK29 | | | | | | NA | DXP | AJ28 | | | | | | NA | MO | AJ29 | | | | | | NA | M1 | AK30 | | | | | | NA | M2 | AN32 | | | | | | NA | PROGRAM | AM1 | | | | | | NA | TCK | E29 | | | | | | NA | TDI | D5 | | | | | | 2 | TDO | E6 | | | | | | NA | TMS | B33 | | | | | | | | | | | | | | NA | NC | C31 | | | | | | NA | NC | AC2 | | | | | | NA | NC | AK4 | | | | | | NA | NC | AL3 | | | | | | | | | | | | | | NA | VCCINT | A21 | | | | | | NA | VCCINT | B12 | | | | | | NA | VCCINT | B14 | | | | | | NA | VCCINT | B18 | | | | | | NA | VCCINT | B28 | | | | | | NA | VCCINT | C22 | | | | | | NA | VCCINT | C24 | | | | | | NA | VCCINT | E9 | | | | | | NA | VCCINT | E12 | | | | | | NA | VCCINT | F2 | | | | | | NA | VCCINT | H30 | | | | | | NA | VCCINT | J1 | | | | | | NA | VCCINT | K32 | | | | | | NA | VCCINT | МЗ | | | | | | NA | VCCINT | N1 | | | | | *Table 23:* FG680 Differential Pin Pair Summary XCV600E, XCV1000E, XCV1600E, XCV2000E | | , | P | N | , | Other | |------|------|------|------|----------|-----------| | Pair | Bank | Pin | Pin | AO | Functions | | 188 | 6 | AP39 | AP38 | 4 | - | | 189 | 6 | AN38 | AN36 | 6 | VREF | | 190 | 6 | AN39 | AN37 | <b>√</b> | - | | 191 | 6 | AM38 | AM36 | 4 | - | | 192 | 6 | AL36 | AM37 | 6 | - | | 193 | 6 | AL37 | AM39 | <b>√</b> | VREF | | 194 | 6 | AK36 | AL38 | <b>√</b> | - | | 195 | 6 | AK37 | AL39 | 7 | VREF | | 196 | 6 | AJ36 | AK38 | 4 | - | | 197 | 6 | AJ37 | AK39 | <b>√</b> | VREF | | 198 | 6 | AH37 | AJ38 | <b>√</b> | - | | 199 | 6 | AH38 | AJ39 | 4 | - | | 200 | 6 | AG38 | AH39 | √ | VREF | | 201 | 6 | AG39 | AG36 | √ | - | | 202 | 6 | AF39 | AG37 | 6 | - | | 203 | 6 | AE38 | AF36 | 4 | - | | 204 | 6 | AF38 | AF37 | 4 | - | | 205 | 6 | AE36 | AE39 | 6 | VREF | | 206 | 6 | AE37 | AD38 | √ | - | | 207 | 6 | AD36 | AD39 | 4 | - | | 208 | 6 | AC39 | AC38 | 6 | - | | 209 | 6 | AB38 | AD37 | √ | VREF | | 210 | 6 | AB39 | AC35 | √ | - | | 211 | 6 | AA38 | AC36 | 7 | - | | 212 | 6 | AA39 | AC37 | 4 | - | | 213 | 6 | Y38 | AB35 | √ | VREF | | 214 | 6 | Y39 | AB36 | √ | - | | 215 | 6 | AA36 | AB37 | 4 | VREF | | 216 | 7 | W38 | AA37 | √ | - | | 217 | 7 | V39 | W37 | 4 | VREF | | 218 | 7 | U39 | W36 | √ | - | | 219 | 7 | U38 | V38 | √ | VREF | | 220 | 7 | T39 | V37 | 4 | - | | 221 | 7 | T38 | V36 | 7 | - | *Table 23:* FG680 Differential Pin Pair Summary XCV600E, XCV1000E, XCV1600E, XCV2000E | | | Р | N | | Other | |------|------|-----|-----|----|-----------| | Pair | Bank | Pin | Pin | AO | Functions | | 222 | 7 | R39 | V35 | √ | - | | 223 | 7 | U36 | U37 | √ | VREF | | 224 | 7 | U35 | R38 | 6 | - | | 225 | 7 | T37 | P39 | 4 | - | | 226 | 7 | T36 | P38 | V | - | | 227 | 7 | N38 | N39 | 6 | VREF | | 228 | 7 | M39 | R37 | 4 | - | | 229 | 7 | M38 | R36 | 4 | - | | 230 | 7 | L39 | P37 | 6 | - | | 231 | 7 | N37 | P36 | √ | - | | 232 | 7 | N36 | L38 | √ | VREF | | 233 | 7 | M37 | K39 | 4 | - | | 234 | 7 | L37 | K38 | V | - | | 235 | 7 | L36 | J39 | V | VREF | | 236 | 7 | K37 | J38 | 4 | - | | 237 | 7 | K36 | H39 | V | VREF | | 238 | 7 | J37 | H38 | V | - | | 239 | 7 | G38 | G39 | V | VREF | | 240 | 7 | F39 | J36 | 6 | - | | 241 | 7 | F38 | H37 | 4 | - | | 242 | 7 | E39 | H36 | √ | - | | 243 | 7 | E38 | G37 | 6 | VREF | | 244 | 7 | D39 | G36 | 4 | - | | 245 | 7 | F36 | D38 | 4 | VREF | | 246 | 7 | E37 | D37 | 6 | - | - 1. AO in the XCV1000E, 1600E, 2000E. - 2. AO in the XCV600E, 1000E, 1600E. - 3. AO in the XCV600E, 1000E. - 4. AO in the XCV1000E, 1600E. - 5. AO in the XCV1000E, 2000E. - 6. AO in the XCV600E, 1000E, 2000E. - 7. AO in the XCV1000E. - 8. AO in the XCV2000E. Table 26: FG900 — XCV600E, XCV1000E, XCV1600E | Table 26. | able 26: FG900 — XCV600E, XCV1000E, XCV1600E | | | | | | |-----------|----------------------------------------------|------------------|--|--|--|--| | Bank | Pin Description | Pin # | | | | | | 1 | IO | J20 <sup>5</sup> | | | | | | 1 | IO | L18 <sup>4</sup> | | | | | | 1 | IO_LVDS_DLL_L34P | E16 | | | | | | 1 | IO_L35N_YY | B16 | | | | | | 1 | IO_VREF_L35P_YY | F16 <sup>2</sup> | | | | | | 1 | IO_L36N_YY | A16 | | | | | | 1 | IO_L36P_YY | H16 | | | | | | 1 | IO_L37N_YY | C16 | | | | | | 1 | IO_VREF_L37P_YY | K15 | | | | | | 1 | IO_L38N_YY | K16 | | | | | | 1 | IO_L38P_YY | G16 | | | | | | 1 | IO_L39N_Y | A17 | | | | | | 1 | IO_L39P_Y | E17 | | | | | | 1 | IO_L40N_Y | F17 | | | | | | 1 | IO_L40P_Y | C17 | | | | | | 1 | IO_L41N_YY | E18 | | | | | | 1 | IO_VREF_L41P_YY | A18 | | | | | | 1 | IO_L42N_YY | D18 | | | | | | 1 | IO_L42P_YY | A19 | | | | | | 1 | IO_L43N_Y | B19 | | | | | | 1 | IO_L43P_Y | G18 | | | | | | 1 | IO_L44N_Y | D19 | | | | | | 1 | IO_L44P_Y | H18 | | | | | | 1 | IO_L45N_YY | F18 | | | | | | 1 | IO_VREF_L45P_YY | F19 <sup>1</sup> | | | | | | 1 | IO_L46N_YY | B20 | | | | | | 1 | IO_L46P_YY | K17 | | | | | | 1 | IO_L47N_Y | D20 <sup>4</sup> | | | | | | 1 | IO_L47P_Y | A20 <sup>4</sup> | | | | | | 1 | IO_L48N_Y | G19 | | | | | | 1 | IO_L48P_Y | C20 | | | | | | 1 | IO_L49N_Y | K18 | | | | | | 1 | IO_L49P_Y | E20 | | | | | | 1 | IO_L50N_YY | B21 <sup>4</sup> | | | | | | 1 | IO_L50P_YY | D21 <sup>4</sup> | | | | | | 1 | IO_L51N_YY | F20 | | | | | | 1 | IO_L51P_YY | A21 | | | | | Table 26: FG900 — XCV600E, XCV1000E, XCV1600E | Bank | Pin Description | Pin # | |------|------------------|------------------| | 1 | IO_L52N_YY | C21 | | 1 | IO_VREF_L52P_YY | A22 | | 1 | IO_L53N_YY | H19 | | 1 | IO_L53P_YY | B22 | | 1 | IO_L54N_YY | E21 | | 1 | IO_L54P_YY | D22 | | 1 | IO_L55N_YY | F21 | | 1 | IO_VREF_L55P_YY | C22 | | 1 | IO_L56N_YY | H20 | | 1 | IO_L56P_YY | E22 | | 1 | IO_L57N_Y | G21 | | 1 | IO_L57P_Y | A23 | | 1 | IO_L58N_Y | A24 | | 1 | IO_L58P_Y | K19 | | 1 | IO_L59N_YY | C24 | | 1 | IO_VREF_L59P_YY | B24 | | 1 | IO_L60N_YY | H21 | | 1 | IO_L60P_YY | G22 | | 1 | IO_L61N_Y | E23 | | 1 | IO_L61P_Y | C25 | | 1 | IO_L62N_Y | D24 | | 1 | IO_L62P_Y | A26 | | 1 | IO_L63N_YY | B26 | | 1 | IO_VREF_L63P_YY | K20 | | 1 | IO_L64N_YY | D25 | | 1 | IO_L64P_YY | J21 | | 1 | IO_L65N_Y | C26 <sup>4</sup> | | 1 | IO_L65P_Y | F23 <sup>4</sup> | | 1 | IO_L66N_Y | B27 | | 1 | IO_VREF_L66P_Y | G23 <sup>1</sup> | | 1 | IO_L67N_Y | A27 | | 1 | IO_L67P_Y | F24 | | 1 | IO_L68N_YY | B28 <sup>3</sup> | | 1 | IO_L68P_YY | A28 <sup>4</sup> | | 1 | IO_WRITE_L69N_YY | K21 | | 1 | IO_CS_L69P_YY | C27 | | | | | *Table 28:* FG1156 — XCV1000E, XCV1600E, XCV2000E, XCV2600E, XCV3200E | Bank | Pin Description | Pin # | |------|-----------------|-------| | NA | VCCO_7 | K5 | | NA | VCCO_7 | F1 | | NA | VCCO_7 | T11 | | NA | VCCO_7 | T12 | | NA | VCCO_7 | R11 | | NA | VCCO_7 | R12 | | NA | VCCO_7 | P3 | | NA | VCCO_7 | P11 | | NA | VCCO_7 | P12 | | NA | VCCO_7 | N11 | | | | 1 | | NA | GND | K32 | | NA | GND | R4 | | NA | GND | AN1 | | NA | GND | AM11 | | NA | GND | AK5 | | NA | GND | AH28 | | NA | GND | AD32 | | NA | GND | AA20 | | NA | GND | Y20 | | NA | GND | W19 | | NA | GND | V19 | | NA | GND | U20 | | NA | GND | T20 | | NA | GND | R19 | | NA | GND | P19 | | NA | GND | H8 | | NA | GND | F12 | | NA | GND | C2 | | NA | GND | B1 | | NA | GND | A7 | | NA | GND | AP1 | | NA | GND | AN2 | | NA | GND | AM15 | *Table 28:* FG1156 — XCV1000E, XCV1600E, XCV2000E, XCV2600E, XCV3200E | Bank | Pin Description | Pin # | |------|-----------------|-------| | NA | GND | AK17 | | NA | GND | AH34 | | NA | GND | AC6 | | NA | GND | AA21 | | NA | GND | Y21 | | NA | GND | W20 | | NA | GND | V20 | | NA | GND | U21 | | NA | GND | T21 | | NA | GND | R20 | | NA | GND | P20 | | NA | GND | H16 | | NA | GND | F23 | | NA | GND | C3 | | NA | GND | B2 | | NA | GND | A28 | | NA | GND | AP34 | | NA | GND | AM3 | | NA | GND | AL31 | | NA | GND | AH7 | | NA | GND | AD3 | | NA | GND | AA19 | | NA | GND | Y19 | | NA | GND | W18 | | NA | GND | V18 | | NA | GND | U19 | | NA | GND | T19 | | NA | GND | R18 | | NA | GND | P18 | | NA | GND | J26 | | NA | GND | F6 | | NA | GND | C1 | | NA | GND | C34 | | NA | GND | A3 | *Table 28:* FG1156 — XCV1000E, XCV1600E, XCV2000E, XCV2600E, XCV3200E | Bank | Pin Description | Pin # | |------|-----------------|-------| | NA | GND | R15 | | NA | GND | P15 | | NA | GND | L3 | | NA | GND | G7 | | NA | GND | E30 | | NA | GND | C24 | | NA | GND | B34 | | NA | GND | AP32 | | NA | GND | AM1 | | NA | GND | AM34 | | NA | GND | AJ29 | | NA | GND | AF9 | | NA | GND | AA17 | | NA | GND | Y17 | | NA | GND | W16 | | NA | GND | V16 | | NA | GND | U17 | | NA | GND | T17 | | NA | GND | R16 | | NA | GND | P16 | | NA | GND | L32 | | NA | GND | G28 | | NA | GND | D4 | | NA | GND | C32 | | NA | GND | A1 | | NA | GND | AP33 | | NA | GND | AM2 | | NA | GND | AL4 | | NA | GND | AH1 | | NA | GND | AF26 | | NA | GND | AA18 | | NA | GND | Y18 | | NA | GND | W17 | | NA | GND | V17 | *Table 28:* FG1156 — XCV1000E, XCV1600E, XCV2000E, XCV2600E, XCV3200E | Bank | Pin Description | Pin # | |------|-----------------|-------| | NA | GND | U18 | | NA | GND | T18 | | NA | GND | R17 | | NA | GND | P17 | | NA | GND | J9 | | NA | GND | G34 | | NA | GND | D31 | | NA | GND | C33 | | NA | GND | A2 | | NA | GND | AB17 | | NA | GND | AB18 | | NA | GND | N17 | | NA | GND | N18 | | NA | GND | U13 | | NA | GND | V13 | | NA | GND | U22 | | NA | GND | V22 | - V<sub>REF</sub> or I/O option only in the XCV1600E, XCV2000E, XCV2600E, and XCV3200E; otherwise, I/O option only. - 2. V<sub>REF</sub> or I/O option only in the XCV2000E, XCV2600E, and XCV3200E; otherwise, I/O option only. - 3. No Connect in the XCV1000E, XCV1600E. - 4. No Connect in the XCV1000E. - I/O in the XCV1000E. # **Revision History** The following table shows the revision history for this document. | Date | Version | Revision | | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12/7/99 | 1.0 | Initial Xilinx release. | | | 1/10/00 | 1.1 | Re-released with spd.txt v. 1.18, FG860/900/1156 package information, and additional DLL, Select RAM and SelectI/O information. | | | 1/28/00 | 1.2 | Added Delay Measurement Methodology table, updated SelectI/O section, Figures 30, 54, & 55, text explaining Table 5, T <sub>BYP</sub> values, buffered Hex Line info, p. 8, I/O Timing Measurement notes, notes for Tables 15, 16, and corrected F1156 pinout table footnote references. | | | 2/29/00 | 1.3 | Updated pinout tables, V <sub>CC</sub> page 20, and corrected Figure 20. | | | 5/23/00 | 1.4 | Correction to table on p. 22. | | | 7/10/00 | 1.5 | <ul> <li>Numerous minor edits.</li> <li>Data sheet upgraded to Preliminary.</li> <li>Preview -8 numbers added to Virtex-E Electrical Characteristics tables.</li> </ul> | | | 8/1/00 | 1.6 | <ul> <li>Reformatted entire document to follow new style guidelines.</li> <li>Changed speed grade values in tables on pages 35-37.</li> </ul> | | | 9/20/00 | 1.7 | <ul> <li>Min values added to Virtex-E Electrical Characteristics tables.</li> <li>XCV2600E and XCV3200E numbers added to Virtex-E Electrical Characteristics tables (Module 3).</li> <li>Corrected user I/O count for XCV100E device in Table 1 (Module 1).</li> <li>Changed several pins to "No Connect in the XCV100E" and removed duplicate V<sub>CCINT</sub> pins in Table ~ (Module 4).</li> <li>Changed pin J10 to "No connect in XCV600E" in Table 74 (Module 4).</li> <li>Changed pin J30 to "V<sub>REF</sub> or I/O option only in the XCV600E" in Table 74 (Module 4).</li> <li>Corrected pair 18 in Table 75 (Module 4) to be "AO in the XCV1000E, XCV1600E".</li> </ul> | | | 11/20/00 | 1.8 | <ul> <li>Upgraded speed grade -8 numbers in Virtex-E Electrical Characteristics tables to Preliminary.</li> <li>Updated minimums in Table 13 and added notes to Table 14.</li> <li>Added to note 2 to Absolute Maximum Ratings.</li> <li>Changed speed grade -8 numbers for T<sub>SHCKO32</sub>, T<sub>REG</sub>, T<sub>BCCS</sub>, and T<sub>ICKOF</sub></li> <li>Changed all minimum hold times to -0.4 under Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Revised maximum T<sub>DLLPW</sub> in -6 speed grade for DLL Timing Parameters.</li> <li>Changed GCLK0 to BA22 for FG860 package in Table 46.</li> </ul> | | | 2/12/01 | 1.9 | <ul> <li>Revised footnote for Table 14.</li> <li>Added numbers to Virtex-E Electrical Characteristics tables for XCV1000E and XCV2000E devices.</li> <li>Updated Table 27 and Table 78 to include values for XCV400E and XCV600E devices.</li> <li>Revised Table 62 to include pinout information for the XCV400E and XCV600E devices in the BG560 package.</li> <li>Updated footnotes 1 and 2 for Table 76 to include XCV2600E and XCV3200E devices.</li> </ul> | |