



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                             |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                             |
| Peripherals                | POR, PWM, Temp Sensor, WDT                                      |
| Number of I/O              | 17                                                              |
| Program Memory Size        | 4KB (4K x 8)                                                    |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 768 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                     |
| Data Converters            | A/D 16x10b                                                      |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 20-VFQFN Exposed Pad                                            |
| Supplier Device Package    | 20-QFN (4x4)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f332-gmr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| C2 Register Definition 20.4. FPCTL: C2 Flash Programming Cor | trol |
|--------------------------------------------------------------|------|
| C2 Register Definition 20.5. FPDAT: C2 Flash Programming Dat | a    |



### 1.7. 10-Bit Analog to Digital Converter

The C8051F330/2/4 devices include an on-chip 10-bit SAR ADC with a 16-channel differential input multiplexer. With a maximum throughput of 200 ksps, the ADC offers true 10-bit linearity with an INL and DNL of  $\pm$ 1 LSB. The ADC system includes a configurable analog multiplexer that selects both positive and negative ADC inputs. Ports0-1 are available as an ADC inputs; additionally, the on-chip Temperature Sensor output and the power supply voltage (V<sub>DD</sub>) are available as ADC inputs. User firmware may shut down the ADC to save power.

Conversions can be started in six ways: a software command, an overflow of Timer 0, 1, 2, or 3, or an external convert start signal. This flexibility allows the start of conversion to be triggered by software events, a periodic signal (timer overflows), or external HW signals. Conversion completions are indicated by a status bit and an interrupt (if enabled). The resulting 10-bit data word is latched into the ADC data SFRs upon completion of a conversion.

Window compare registers for the ADC data can be configured to interrupt the controller when ADC data is either within or outside of a specified range. The ADC can monitor a key voltage continuously in background mode, but not interrupt the controller unless the converted data is within/outside the specified range.



Figure 1.14. 10-Bit ADC Block Diagram



### 1.9. 10-bit Current Output DAC

The C8051F330 device includes a 10-bit current-mode Digital-to-Analog Converter (IDA0). The maximum current output of the IDA0 can be adjusted for three different current settings; 0.5 mA, 1 mA, and 2 mA. IDA0 features a flexible output update mechanism which allows for seamless full-scale changes and supports jitter-free updates for waveform generation. Three update modes are provided, allowing IDA0 output updates on a write to IDA0H, on a Timer overflow, or on an external pin edge.



Figure 1.16. IDA0 Functional Block Diagram



### 4. Pinout and Package Definitions

Table 4.1. Pin Definitions for the C8051F330/1/2/3/4/5

| Name            | Pin<br>'F330/1/2/<br>3/4/5-GM | Pin<br>'F330-GP | Туре             | Description                                                                                                                                                                                                                                  |
|-----------------|-------------------------------|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 3                             | 6               |                  | Power Supply Voltage.                                                                                                                                                                                                                        |
| GND             | 2                             | 5               |                  | Ground.                                                                                                                                                                                                                                      |
| RST/            | 4                             | 7               | D I/O            | Device Reset. Open-drain output of internal POR or $V_{DD}$ monitor. An external source can initiate a system reset by driving this pin low for at least 10 $\mu$ s.                                                                         |
| C2CK            |                               |                 | D I/O            | Clock signal for the C2 Debug Interface.                                                                                                                                                                                                     |
| P2.0/           | 5                             | 8               | D I/O            | Port 3.0. See Section 14 for a complete description.                                                                                                                                                                                         |
| C2D             |                               |                 | D I/O            | Bi-directional data signal for the C2 Debug Interface.                                                                                                                                                                                       |
| P0.0/           | 1                             | 4               | D I/O or<br>A In | Port 0.0. See <b>Section 14</b> for a complete description.                                                                                                                                                                                  |
| VREF            |                               |                 | A In             | External VREF input. See <b>Section 7</b> for a complete description.                                                                                                                                                                        |
| P0.1            | 20                            | 3               | D I/O or<br>A In | Port 0.1. See <b>Section 14</b> for a complete description.                                                                                                                                                                                  |
| IDA0            |                               |                 | AOut             | IDA0 Output. See Section 6 for a complete description.                                                                                                                                                                                       |
| P0.2/           | 19                            | 2               | D I/O or<br>A In | Port 0.2. See <b>Section 14</b> for a complete description.                                                                                                                                                                                  |
| XTAL1           |                               |                 | A In             | External Clock Input. This pin is the external oscillator return for a crystal or resonator. See <b>Section 13</b> for a complete description.                                                                                               |
| P0.3/           | 18                            | 1               | D I/O or<br>A In | Port 0.3. See <b>Section 14</b> for a complete description.                                                                                                                                                                                  |
| XTAL2           |                               |                 | A I/O or<br>D In | External Clock Output. For an external crystal or resonator, this pin is the excitation driver. This pin is the external clock input for CMOS, capacitor, or RC oscillator configurations. See <b>Section 13</b> for a complete description. |
| P0.4            | 17                            | 20              | D I/O or<br>A In | Port 0.4. See <b>Section 14</b> for a complete description.                                                                                                                                                                                  |
| P0.5            | 16                            | 19              | D I/O or<br>A In | Port 0.5. See <b>Section 14</b> for a complete description.                                                                                                                                                                                  |





Figure 4.3. QFN-20 Recommended PCB Land Pattern

| Table 4.3. QI N-20 I GD Lanu I attern Dimesions |
|-------------------------------------------------|
|-------------------------------------------------|

| Dimension | Min Max |      |  |  |  |
|-----------|---------|------|--|--|--|
| C1        | 3.      | 70   |  |  |  |
| C2        | 3.70    |      |  |  |  |
| E         | 0.50    |      |  |  |  |
| X1        | 0.20    | 0.30 |  |  |  |

| Dimension | Min  | Max  |
|-----------|------|------|
| X2        | 2.15 | 2.25 |
| Y1        | 0.90 | 1.00 |
| Y2        | 2.15 | 2.25 |

#### Notes:

General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.

#### Solder Mask Design

**4.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.

#### Stencil Design

- **5.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pins.
- **8.** A 2x2 array of 0.95 mm openings on a 1.1 mm pitch should be used for the center pad to assure the proper paste volume (71% Paste Coverage).

Card Assembly

- **9.** A No-Clean, Type-3 solder paste is recommended.
- **10.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



#### 5.3.3. Settling Time Requirements

When the ADC0 input configuration is changed (i.e., a different AMUX0 selection is made), a minimum tracking time is required before an accurate conversion can be performed. This tracking time is determined by the AMUX0 resistance, the ADC0 sampling capacitance, any external source resistance, and the accuracy required for the conversion. Note that in low-power tracking mode, three SAR clocks are used for tracking at the start of every conversion. For most applications, these three SAR clocks will meet the minimum tracking time requirements.

Figure 5.4 shows the equivalent ADC0 input circuits for both Differential and Single-ended modes. Notice that the equivalent time constant for both input circuits is the same. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 5.1. When measuring the Temperature Sensor output or  $V_{DD}$  with respect to GND,  $R_{TOTAL}$  reduces to  $R_{MUX}$ . See Table 5.1 for ADC0 minimum settling time requirements.

$$t = \ln\left(\frac{2^n}{SA}\right) \times R_{TOTAL} C_{SAMPLE}$$

### Equation 5.1. ADC0 Settling Time Requirements

Where:

SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB) *t* is the required settling time in seconds

 $R_{TOTAL}$  is the sum of the AMUX0 resistance and any external source resistance.

*n* is the ADC resolution in bits (10).



**Differential Mode** 





### Figure 5.4. ADC0 Equivalent Input Circuits



| R/W          | R/W            | R/W           | R/W                          | R            | R      | R/W   | R/W  | Reset Value  |
|--------------|----------------|---------------|------------------------------|--------------|--------|-------|------|--------------|
| IDA0EN       |                | IDA0CM        |                              | -            | -      | IDA00 | OMD  | 01110010     |
| Bit7         | Bit6           | Bit5          | Bit4                         | Bit3         | Bit2   | Bit1  | Bit0 | SFR Address: |
|              |                |               |                              |              |        |       |      | 0xB9         |
|              |                |               |                              |              |        |       |      |              |
| Bit 7:       | IDA0EN: ID     | A0 Enable.    |                              |              |        |       |      |              |
|              | 0: IDA0 Disa   | abled.        |                              |              |        |       |      |              |
|              | 1: IDA0 Ena    | bled.         |                              | <b>.</b>     |        |       |      |              |
| Bits 6–4:    | IDA0CM[2:0     | IJ: IDA0 Upd  | ate Source                   | Select bits. |        |       |      |              |
|              | 000: DAC or    | utput update  | s on Limer                   | 0 overflow.  |        |       |      |              |
|              | 001: DAC of    | utput update  | s on Timer                   | 1 overflow.  |        |       |      |              |
|              | 010: DAC 0     | utput update  | s on Timer                   | 2 overflow.  |        |       |      |              |
|              | 011: DAC 0     | utput update  | s on Timer                   | 3 overflow.  | VOTD   |       |      |              |
|              | 100: DAC 00    | utput update  | s on rising                  | edge of CN   |        |       |      |              |
|              | 101: DAC 0     | utput update  | s on failing                 | eage of Cr   | NVSIR. |       |      |              |
|              | 110: DAC 00    | uput update   | s on any eo                  |              | 51K.   |       |      |              |
| Dito 2 2     | III. DAC OL    |               | s on write t<br>rite – den't |              |        |       |      |              |
| Dits $3-2$ . |                |               | ite = uoni                   | Callet hite  |        |       |      |              |
| Dits 1.0.    |                | .uj. idao ou  |                              |              |        |       |      |              |
|              | 00.0.3  mA f   | ull-scale out | put current                  |              |        |       |      |              |
|              | 1x·20 mΔ f     | ull-scale out | nut current                  | -            |        |       |      |              |
|              | IX. 2.0 III/(1 |               | parounom                     | •            |        |       |      |              |

### SFR Definition 6.1. IDA0CN: IDA0 Control

### SFR Definition 6.2. IDA0H: IDA0 Data Word MSB





| Interrupt Source                | Interrupt<br>Vector | Priority<br>Order | Pending Flag                                                                  | Bit addressable? | Cleared by HW? | Enable<br>Flag     | Priority<br>Control |
|---------------------------------|---------------------|-------------------|-------------------------------------------------------------------------------|------------------|----------------|--------------------|---------------------|
| Reset                           | 0x0000              | Тор               | None                                                                          | N/A              | N/A            | Always<br>Enabled  | Always<br>Highest   |
| External Interrupt 0<br>(/INT0) | 0x0003              | 0                 | IE0 (TCON.1)                                                                  | Y                | Y              | EX0 (IE.0)         | PX0 (IP.0)          |
| Timer 0 Overflow                | 0x000B              | 1                 | TF0 (TCON.5)                                                                  | Y                | Y              | ET0 (IE.1)         | PT0 (IP.1)          |
| External Interrupt 1<br>(/INT1) | 0x0013              | 2                 | IE1 (TCON.3)                                                                  | Y                | Y              | EX1 (IE.2)         | PX1 (IP.2)          |
| Timer 1 Overflow                | 0x001B              | 3                 | TF1 (TCON.7)                                                                  | Y                | Y              | ET1 (IE.3)         | PT1 (IP.3)          |
| UART0                           | 0x0023              | 4                 | RI0 (SCON0.0)<br>TI0 (SCON0.1)                                                | Y                | N              | ES0 (IE.4)         | PS0 (IP.4)          |
| Timer 2 Overflow                | 0x002B              | 5                 | TF2H (TMR2CN.7)<br>TF2L (TMR2CN.6)                                            | Y                | N              | ET2 (IE.5)         | PT2 (IP.5)          |
| SPI0                            | 0x0033              | 6                 | SPIF (SPI0CN.7)<br>WCOL (SPI0CN.6)<br>MODF (SPI0CN.5)<br>RXOVRN<br>(SPI0CN.4) | Y                | N              | ESPI0<br>(IE.6)    | PSPI0<br>(IP.6)     |
| SMB0                            | 0x003B              | 7                 | SI (SMB0CN.0)                                                                 | Y                | N              | ESMB0<br>(EIE1.0)  | PSMB0<br>(EIP1.0)   |
| RESERVED                        | 0x0043              | 8                 | N/A                                                                           | N/A              | N/A            | N/A                | N/A                 |
| ADC0 Window Compare             | 0x004B              | 9                 | ADOWINT<br>(ADC0CN.3)                                                         | Y                | N              | EWADC0<br>(EIE1.2) | PWADC0<br>(EIP1.2)  |
| ADC0 Conversion<br>Complete     | 0x0053              | 10                | AD0INT<br>(ADC0CN.5)                                                          | Y                | N              | EADC0<br>(EIE1.3)  | PADC0<br>(EIP1.3)   |
| Programmable Counter<br>Array   | 0x005B              | 11                | CF (PCA0CN.7)<br>CCFn (PCA0CN.n)                                              | Y                | Ν              | EPCA0<br>(EIE1.4)  | PPCA0<br>(EIP1.4)   |
| Comparator0                     | 0x0063              | 12                | CP0FIF (CPT0CN.4)<br>CP0RIF (CPT0CN.5)                                        | N                | N              | ECP0<br>(EIE1.5)   | PCP0<br>(EIP1.5)    |
| RESERVED                        | 0x006B              | 13                | N/A                                                                           | N/A              | N/A            | N/A                | N/A                 |
| Timer 3 Overflow                | 0x0073              | 14                | TF3H (TMR3CN.7)<br>TF3L (TMR3CN.6)                                            | Ν                | Ν              | ET3<br>(EIE1.7)    | PT3<br>(EIP1.7)     |

Table 9.4. Interrupt Summary



### **Table 10.1. Reset Electrical Characteristics**

-40 to +85 °C unless otherwise specified.

| Parameter                                         | Conditions                                                                            | Min                   | Тур  | Max                   | Units |
|---------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|
| RST Output Low Voltage                            | I <sub>OL</sub> = 8.5 mA,<br>V <sub>DD</sub> = 2.7 V to 3.6 V                         | _                     | _    | 0.6                   | V     |
| RST Input High Voltage                            |                                                                                       | 0.7 x V <sub>DD</sub> | —    | —                     | V     |
| RST Input Low Voltage                             |                                                                                       | _                     | _    | 0.3 x V <sub>DD</sub> |       |
| RST Input Pullup Current                          | RST = 0.0 V                                                                           | -                     | 25   | 40                    | μA    |
| V <sub>DD</sub> POR Threshold (V <sub>RST</sub> ) |                                                                                       | 2.40                  | 2.55 | 2.70                  | V     |
| Missing Clock Detector Time-<br>out               | Time from last system clock rising edge to reset initiation                           | 100                   | 220  | 600                   | μs    |
| Reset Time Delay                                  | Delay between release of any<br>reset source and code<br>execution at location 0x0000 | _                     | _    | 32                    | μs    |
| Minimum RST Low Time to Generate a System Reset   |                                                                                       | 15                    | _    | —                     | μs    |
| V <sub>DD</sub> Monitor Turn-on Time              |                                                                                       | 100                   | _    | —                     | μs    |
| V <sub>DD</sub> Monitor Supply Current            |                                                                                       | _                     | 20   | 50                    | μA    |



#### 13.3.1. External Crystal Example

If a crystal or ceramic resonator is used as an external oscillator source for the MCU, the circuit should be configured as shown in Figure 13.1, Option 1. The External Oscillator Frequency Control value (XFCN) should be chosen from the Crystal column of the table in SFR Definition 13.4 (OSCXCN register). For example, an 11.0592 MHz crystal requires an XFCN setting of 111b and a 32.768 kHz Watch Crystal requires an XFCN setting of 001b. After an external 32.768 kHz oscillator is stabilized, the XFCN setting can be switched to 000 to save power. It is recommended to enable the missing clock detector before switching the system clock to any external oscillator source.

When the crystal oscillator is first enabled, the oscillator amplitude detection circuit requires a settling time to achieve proper bias. Introducing a delay of 1 ms between enabling the oscillator and checking the XTLVLD bit will prevent a premature switch to the external oscillator as the system clock. Switching to the external oscillator before the crystal oscillator has stabilized can result in unpredictable behavior. The recommended procedure is:

- Step 1. Force XTAL1 and XTAL2 to a low state. This involves enabling the Crossbar and writing '0' to port latches P0.2 and P0.3.
- Step 2. Configure XTAL1 and XTAL2 as analog inputs using register P0MDIN.
- Step 3. Enable the external oscillator.
- Step 4. Wait at least 1 ms.
- Step 5. Poll for XTLVLD => '1'.
- Step 6. Enable the Missing Clock Detector.
- Step 7. Switch the system clock to the external oscillator.

**Important Note on External Crystals:** Crystal oscillator circuits are quite sensitive to PCB layout. The crystal should be placed as close as possible to the XTAL pins on the device. The traces should be as short as possible and shielded with ground plane from any other traces which could introduce noise or interference.



Rev. 1.7



Figure 14.2. Port I/O Cell Block Diagram



#### 15.4.1. SMBus Configuration Register

The SMBus Configuration register (SMB0CF) is used to enable the SMBus Master and/or Slave modes, select the SMBus clock source, and select the SMBus timing and timeout options. When the ENSMB bit is set, the SMBus is enabled for all master and slave events. Slave events may be disabled by setting the INH bit. With slave events inhibited, the SMBus interface will still monitor the SCL and SDA pins; however, the interface will NACK all received addresses and will not generate any slave interrupts. When the INH bit is set, all slave events will be inhibited following the next START (interrupts will continue for the duration of the current transfer).

| SMBCS1 | SMBCS0 | SMBus Clock Source         |
|--------|--------|----------------------------|
| 0      | 0      | Timer 0 Overflow           |
| 0      | 1      | Timer 1 Overflow           |
| 1      | 0      | Timer 2 High Byte Overflow |
| 1      | 1      | Timer 2 Low Byte Overflow  |

| Table 15.1. SMBus Clock Source Sele |
|-------------------------------------|
|-------------------------------------|

The SMBCS1–0 bits select the SMBus clock source, which is used only when operating as a master or when the Free Timeout detection is enabled. When operating as a master, overflows from the selected source determine the absolute minimum SCL low and high times as defined in Equation 15.1. Note that the selected clock source may be shared by other peripherals so long as the timer is left running at all times. For example, Timer 1 overflows may generate the SMBus and UART baud rates simultaneously. Timer configuration is covered in **Section "18. Timers" on page 177**.

$$T_{HighMin} = T_{LowMin} = \frac{1}{f_{ClockSourceOverflow}}$$

#### Equation 15.1. Minimum SCL High and Low Times

The selected clock source should be configured to establish the minimum SCL High and Low times as per Equation 15.1. When the interface is operating as a master (and SCL is not driven or extended by any other devices on the bus), the typical SMBus bit rate is approximated by Equation 15.2.





#### 16.2. Operational Modes

UART0 provides standard asynchronous, full duplex communication. The UART mode (8-bit or 9-bit) is selected by the S0MODE bit (SCON0.7). Typical UART connection options are shown below.



Figure 16.3. UART Interconnect Diagram

#### 16.2.1. 8-Bit UART

8-Bit UART mode uses a total of 10 bits per data byte: one start bit, eight data bits (LSB first), and one stop bit. Data are transmitted LSB first from the TX0 pin and received at the RX0 pin. On receive, the eight data bits are stored in SBUF0 and the stop bit goes into RB80 (SCON0.2).

Data transmission begins when software writes a data byte to the SBUF0 register. The TI0 Transmit Interrupt Flag (SCON0.1) is set at the end of the transmission (the beginning of the stop-bit time). Data reception can begin any time after the REN0 Receive Enable bit (SCON0.4) is set to logic 1. After the stop bit is received, the data byte will be loaded into the SBUF0 receive register if the following conditions are met: RI0 must be logic 0, and if MCE0 is logic 1, the stop bit must be logic 1. In the event of a receive data overrun, the first received 8 bits are latched into the SBUF0 receive register and the following overrun data bits are lost.

If these conditions are met, the eight bits of data is stored in SBUF0, the stop bit is stored in RB80 and the RI0 flag is set. If these conditions are not met, SBUF0 and RB80 will not be loaded and the RI0 flag will not be set. An interrupt will occur if enabled when either TI0 or RI0 is set.



Figure 16.4. 8-Bit UART Timing Diagram





Figure 16.6. UART Multi-Processor Mode Interconnect Diagram



### 17.2. SPI0 Master Mode Operation

A SPI master device initiates all data transfers on a SPI bus. SPI0 is placed in master mode by setting the Master Enable flag (MSTEN, SPI0CN.6). Writing a byte of data to the SPI0 data register (SPI0DAT) when in master mode writes to the transmit buffer. If the SPI shift register is empty, the byte in the transmit buffer is moved to the shift register, and a data transfer begins. The SPI0 master immediately shifts out the data serially on the MOSI line while providing the serial clock on SCK. The SPIF (SPI0CN.7) flag is set to logic 1 at the end of the transfer. If interrupts are enabled, an interrupt request is generated when the SPIF flag is set. While the SPI0 master transfers data to a slave on the MOSI line, the addressed SPI slave device simultaneously transfers the contents of its shift register to the SPI master on the MISO line in a full-duplex operation. Therefore, the SPIF flag serves as both a transmit-complete and receive-data-ready flag. The data byte received from the slave is transferred MSB-first into the master's shift register. When a byte is fully shifted into the register, it is moved to the receive buffer where it can be read by the processor by reading SPI0DAT.

When configured as a master, SPI0 can operate in one of three different modes: multi-master mode, 3-wire single-master mode, and 4-wire single-master mode. The default, multi-master mode is active when NSS-MD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 1. In this mode, NSS is an input to the device, and is used to disable the master SPI0 when another master is accessing the bus. When NSS is pulled low in this mode, MSTEN (SPI0CN.6) and SPIEN (SPI0CN.0) are set to 0 to disable the SPI master device, and a Mode Fault is generated (MODF, SPI0CN.5 = 1). Mode Fault will generate an interrupt if enabled. SPI0 must be manually re-enabled in software under these circumstances. In multi-master systems, devices will typically default to being slave devices while they are not acting as the system master device. In multi-master mode, slave devices can be addressed individually (if needed) using general-purpose I/O pins. Figure 17.2 shows a connection diagram between two master devices in multiple-master mode.

3-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 0. In this mode, NSS is not used, and is not mapped to an external port pin through the crossbar. Any slave devices that must be addressed in this mode should be selected using general-purpose I/O pins. Figure 17.3 shows a connection diagram between a master device in 3-wire master mode and a slave device.

4-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 1. In this mode, NSS is configured as an output pin, and can be used as a slave-select signal for a single SPI device. In this mode, the output value of NSS is controlled (in software) with the bit NSSMD0 (SPI0CN.2). Additional slave devices can be addressed using general-purpose I/O pins. Figure 17.4 shows a connection diagram for a master device in 4-wire master mode and two slave devices.



#### 18.1.4. Mode 3: Two 8-bit Counter/Timers (Timer 0 Only)

In Mode 3, Timer 0 is configured as two separate 8-bit counter/timers held in TL0 and TH0. The counter/timer in TL0 is controlled using the Timer 0 control/status bits in TCON and TMOD: TR0, C/T0, GATE0 and TF0. TL0 can use either the system clock or an external input signal as its timebase. The TH0 register is restricted to a timer function sourced by the system clock or prescaled clock. TH0 is enabled using the Timer 1 run control bit TR1. TH0 sets the Timer 1 overflow flag TF1 on overflow and thus controls the Timer 1 interrupt.

Timer 1 is inactive in Mode 3. When Timer 0 is operating in Mode 3, Timer 1 can be operated in Modes 0, 1 or 2, but cannot be clocked by external signals nor set the TF1 flag and generate an interrupt. However, the Timer 1 overflow can be used to generate baud rates for the SMBus and/or UART, and/or initiate ADC conversions. While Timer 0 is operating in Mode 3, Timer 1 run control is handled through its mode settings. To run Timer 1 while Timer 0 is in Mode 3, set the Timer 1 Mode as 0, 1, or 2. To disable Timer 1, configure it for Mode 3.



Figure 18.3. T0 Mode 3 Block Diagram



#### 19.2.5. 8-Bit Pulse Width Modulator Mode

Each module can be used independently to generate a pulse width modulated (PWM) output on its associated CEXn pin. The frequency of the output is dependent on the timebase for the PCA counter/timer. The duty cycle of the PWM output signal is varied using the module's PCA0CPLn capture/compare register. When the value in the low byte of the PCA counter/timer (PCA0L) is equal to the value in PCA0CPLn, the output on the CEXn pin will be set. When the count value in PCA0L overflows, the CEXn output will be reset (see Figure 19.8). Also, when the counter/timer low byte (PCA0L) overflows from 0xFF to 0x00, PCA0CPLn is reloaded automatically with the value stored in the module's capture/compare high byte (PCA0CPHn) without software intervention. Setting the ECOMn and PWMn bits in the PCA0CPMn register enables 8-Bit Pulse Width Modulator mode. The duty cycle for 8-Bit PWM Mode is given by Equation 19.4.

**Important Note About Capture/Compare Registers**: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to '0'; writing to PCA0CPHn sets ECOMn to '1'.

$$DutyCycle = \frac{(256 - PCA0CPHn)}{256}$$

#### Equation 19.4. 8-Bit PWM Duty Cycle

Using Equation 19.4, the largest duty cycle is 100% (PCA0CPHn = 0), and the smallest duty cycle is 0.39% (PCA0CPHn = 0xFF). A 0% duty cycle may be generated by clearing the ECOMn bit to '0'.



Figure 19.8. PCA 8-Bit PWM Mode Diagram



### SFR Definition 19.3. PCA0CPMn: PCA Capture/Compare Mode

| R/W      | R/W                                                         | R/W           | R/W            | R/W             | R/W           | R/W            | R/W          | Reset Value  |  |  |  |
|----------|-------------------------------------------------------------|---------------|----------------|-----------------|---------------|----------------|--------------|--------------|--|--|--|
| PWM16    | Sn ECOMn                                                    | CAPPn         | CAPNn          | MATn            | TOGn          | PWMn           | ECCFn        | 00000000     |  |  |  |
| Bit7     | Bit6                                                        | Bit5          | Bit4           | Bit3            | Bit2          | Bit1           | Bit0         | -            |  |  |  |
| SFR Addr | SFR Address: PCA0CPM0: 0xDA, PCA0CPM1: 0xDB, PCA0CPM2: 0xDC |               |                |                 |               |                |              |              |  |  |  |
|          |                                                             |               |                |                 |               |                |              |              |  |  |  |
| Bit7:    | PWM16n: 16                                                  | -bit Pulse V  | Vidth Modul    | ation Enabl     | е.            |                |              |              |  |  |  |
|          | This bit selec                                              | ts 16-bit mo  | ode when P     | ulse Width      | Modulation    | mode is en     | abled (PW    | Mn = 1).     |  |  |  |
|          | 0: 8-bit PWM                                                | selected.     |                |                 |               |                |              |              |  |  |  |
| D'10     | 1: 16-bit PWI                                               | VI selected.  |                | л.              |               |                |              |              |  |  |  |
| BIt6:    | ECOMIN: Con                                                 | nparator Fu   | Inction Enai   | DIE.            |               | م ماریام م     |              |              |  |  |  |
|          | I his bit enab                                              | ies/disables  | s the compa    | irator function | on for PCA    | module n.      |              |              |  |  |  |
|          | 0: Disabled.                                                |               |                |                 |               |                |              |              |  |  |  |
| Rit5.    | CAPPn: Can                                                  | turo Positiv  | o Eurotion I   | Enable          |               |                |              |              |  |  |  |
| DIU.     | This hit enab                                               | lae/disables  | the positiv    | a adaa cant     |               | A module n     |              |              |  |  |  |
|          | 0. Disabled                                                 |               | s the positiv  | e euge cap      |               |                |              |              |  |  |  |
|          | 1. Enabled                                                  |               |                |                 |               |                |              |              |  |  |  |
| Bit4:    | CAPNn: Cap                                                  | ture Negati   | ve Function    | Enable.         |               |                |              |              |  |  |  |
| 2        | This bit enab                                               | les/disables  | s the negativ  | ve edge car     | oture for PC  | A module r     | ۱.           |              |  |  |  |
|          | 0: Disabled.                                                |               | <b>.</b>       | 5 - 5 1         |               |                |              |              |  |  |  |
|          | 1: Enabled.                                                 |               |                |                 |               |                |              |              |  |  |  |
| Bit3:    | MATn: Match                                                 | Function E    | nable.         |                 |               |                |              |              |  |  |  |
|          | This bit enab                                               | les/disables  | s the match    | function for    | PCA modu      | ule n. When    | enabled, r   | natches of   |  |  |  |
|          | the PCA cour                                                | nter with a r | nodule's ca    | pture/comp      | are register  | r cause the    | CCFn bit ir  | n PCA0MD     |  |  |  |
|          | register to be                                              | set to logic  | : 1.           |                 |               |                |              |              |  |  |  |
|          | 0: Disabled.                                                |               |                |                 |               |                |              |              |  |  |  |
| _        | 1: Enabled.                                                 |               |                |                 |               |                |              |              |  |  |  |
| Bit2:    | TOGn: Toggl                                                 | e Function    | Enable.        |                 |               |                |              |              |  |  |  |
|          | This bit enab                                               | les/disables  | s the toggle   | function for    | PCA modu      | ile n. When    | enabled, r   | natches of   |  |  |  |
|          | the PCA coul                                                | nter with a i | nodule's ca    | pture/comp      | are register  | cause the      | logic level  | on the       |  |  |  |
|          | CEXn pin to t                                               | oggle. If the | e Pvvivin dit  | is also set t   | o logic 1, tr | ne module c    | perates in   | Frequency    |  |  |  |
|          |                                                             | •             |                |                 |               |                |              |              |  |  |  |
|          | 1. Enabled                                                  |               |                |                 |               |                |              |              |  |  |  |
| Bit1.    | PWMn <sup>•</sup> Pulse                                     | ⊳ Width Mo    | dulation Mo    | de Enable       |               |                |              |              |  |  |  |
| Ditt.    | This bit enab                                               | les/disables  | the PWM f      | unction for l   | PCA modul     | en Whene       | enabled a    | oulse width  |  |  |  |
|          | modulated si                                                | anal is outp  | ut on the Cl   | EXn pin. 8-b    | it PWM is u   | used if PWN    | 116n is clea | ared: 16-bit |  |  |  |
|          | mode is used                                                | l if PWM16    | n is set to lo | aic 1. If the   | TOGn bit is   | s also set. th | ne module    | operates in  |  |  |  |
|          | Frequency O                                                 | utput Mode    |                | 0               |               |                |              |              |  |  |  |
|          | 0: Disabled.                                                | •             |                |                 |               |                |              |              |  |  |  |
|          | 1: Enabled.                                                 |               |                |                 |               |                |              |              |  |  |  |
| Bit0:    | ECCFn: Cap                                                  | ture/Compa    | are Flag Inte  | errupt Enabl    | e.            |                |              |              |  |  |  |
|          | This bit sets t                                             | the masking   | g of the Cap   | oture/Compa     | are Flag (C   | CFn) interru   | ipt.         |              |  |  |  |
|          | 0: Disable CO                                               | CFn interrup  | ots.           |                 |               |                |              |              |  |  |  |
|          | 1: Enable a C                                               | Capture/Cor   | npare Flag     | interrupt red   | quest when    | CCFn is se     | et.          |              |  |  |  |
|          |                                                             |               |                |                 |               |                |              |              |  |  |  |



## NOTES:

