# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                       |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | DMA, LCD, WDT                                                          |
| Number of I/O              | 38                                                                     |
| Program Memory Size        | 128KB (128K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 16K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 6x16b, 4x24b                                                       |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkm33z128aclh5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Communication interfaces
  - One SPI module with FIFO support (supports 5V AMR operation)
  - One SPI module without FIFO (no AMR operation)
  - Two I2C modules with SMBus support
  - Two UART modules with ISO7816 support and Two UART without ISO 7816 support
  - Any one SCI can be used for IrDA operation. 5V AMR support on one SCI.



- *Operating ratings* apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

# 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating





reminology and guidelines

# 3.6 Relationship between ratings and operating requirements



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.



# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | —    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol            | Description                                                                   | Min.  | Max.  | Unit | Notes |
|-------------------|-------------------------------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub>  | Electrostatic discharge voltage, human body model (All pins except RESET pin) | -4000 | +4000 | V    | 1     |
|                   | Electrostatic discharge voltage, human body model (RESET pin only)            | -2500 | +2500 | V    | 1     |
| V <sub>CDM</sub>  | Electrostatic discharge voltage, charged-device model (for corner pins)       | -750  | +750  | V    | 2     |
| V <sub>CDM</sub>  | Electrostatic discharge voltage, charged-device model                         | -500  | +500  | V    | 3     |
| V <sub>PESD</sub> | Powered ESD voltage                                                           | -6000 | +6000 | V    |       |
| I <sub>LAT</sub>  | Latch-up current at ambient temperature of 105°C                              | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

3. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.



# 4.4 Voltage and current operating ratings

| Symbol               | Description                                                               | Min.                  | Max.                   | Unit |
|----------------------|---------------------------------------------------------------------------|-----------------------|------------------------|------|
| V <sub>DD</sub>      | Digital supply voltage                                                    | -0.3                  | 3.6                    | V    |
| V <sub>DIO</sub>     | Digital input voltage (except RESET, EXTAL, and XTAL)                     | -0.3                  | V <sub>DD</sub> + 0.3  | V    |
| V <sub>DTamper</sub> | Tamper input voltage                                                      | -0.3                  | V <sub>BAT</sub> + 0.3 | V    |
| V <sub>AIO</sub>     | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage                | -0.3                  | V <sub>DD</sub> + 0.3  | V    |
| Ι <sub>D</sub>       | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                     | mA   |
| V <sub>DDA</sub>     | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3  | V    |
| V <sub>BAT</sub>     | RTC battery supply voltage                                                | -0.3                  | 3.6                    | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

# 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 1. Input signal measurement reference

# 5.2 Nonswitching electrical specifications



General

# 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol              | I Description                                                                                           |                       | Max.                 | Unit | Notes |
|---------------------|---------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage when AFE is operational                                                                  | 2.7                   | 3.6                  | V    |       |
|                     | Supply voltage when AFE is NOT operational                                                              | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                                                                   | 2.7                   | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                               | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                               | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>    | RTC battery supply voltage                                                                              | 1.71                  | 3.6                  | V    | 1     |
| V <sub>IH</sub>     | Input high voltage                                                                                      |                       |                      |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                            | $0.7 \times V_{DD}$   | _                    | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                            | $0.75 \times V_{DD}$  | _                    | V    |       |
| VIL                 | Input low voltage                                                                                       |                       |                      |      |       |
|                     | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                                             | _                     | $0.35 \times V_{DD}$ | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                            | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                                        | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin                                                  |                       |                      |      |       |
|                     | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                               | -5                    | _                    | mA   |       |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current —                                        |                       |                      |      |       |
|                     |                                                                                                         | 0                     |                      | mA   |       |
|                     | • $V_{IN} < V_{SS}$ -0.3V (Negative current injection)                                                  | -3                    | _                    |      |       |
|                     | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul>                |                       | +3                   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit,                                                    |                       |                      |      |       |
|                     | Includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins |                       |                      |      |       |
|                     | Negative current injection                                                                              | -25                   | _                    | mA   |       |
|                     | Desitive current injection                                                                              | —                     | +25                  |      |       |
|                     |                                                                                                         |                       |                      |      |       |
| V <sub>RFVBAT</sub> | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                                      | V <sub>POR_VBAT</sub> | —                    | V    |       |

1. V<sub>BAT</sub> always needs to be there for the chip to be operational.

2. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol            | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>  | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub> | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |

Table continues on the next page ...



| Symbol           | Description                                                                                           | Min. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>OL</sub>  | Output low voltage — high-drive strength                                                              |      |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 20 mA                                  | —    | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 10 \text{ mA}$  | —    | 0.5  | V    |       |
|                  | Output low voltage — low-drive strength                                                               |      |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 5 mA                                   | —    | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 2.5 \text{ mA}$ | —    | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                | _    | 100  | mA   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                            |      | 1    | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                             | 30   | 60   | kΩ   | 1,    |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                           | 30   | 60   | kΩ   | 2     |

### Table 4. Voltage and current operating behaviors (continued)

- 1. Measured at Vinput =  $V_{SS}$
- 2. Measured at Vinput =  $V_{DD}$

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 25 MHz
- Flash clock = 25 MHz
- Temp: -40 °C, 25 °C, and 85 °C
- V<sub>DD</sub>: 1.71 V, 3.3 V, and 3.6 V

### Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                   | Min. | Max. | Unit | Notes |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execute the first instruction across the operating temperature range of the chip. | 563  | 659  | μs   | 1     |
|                  | VLLS0 → RUN                                                                                                                                                   | _    | 372  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                 | —    | 372  | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                   | —    | 273  | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                   | _    | 273  | μs   |       |
|                  | <ul> <li>VLPS → RUN</li> </ul>                                                                                                                                | _    | 5.0  | μs   |       |

Table continues on the next page...

rempheral operating requirements and behaviors

# 5.4.2 Thermal attributes

| Board type           | Symbol            | Description                                                                                                          | 100 LQFP | 44 LGA | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|----------|--------|------|-------|
| Single-layer<br>(1s) | R <sub>θJA</sub>  | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection)                                             | 63       | 95     | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>θJA</sub>  | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection)                                             | 50       | 50     | °C/W | 1     |
| Single-layer<br>(1s) | R <sub>θJMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 53       | 79     | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>θJMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 44       | 45     | °C/W | 1     |
|                      | R <sub>0JB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 36       | 35     | °C/W | 2     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 18       | 28     | °C/W | 3     |
| _                    | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 3        | 4      | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors



### 6.1 Core modules

### 6.1.1 Single Wire Debug (SWD)

### Table 12. SWD switching characteristics at 2.7 V (2.7-3.6 V)

| Symbol                 | Description                | Value | Unit | Notes |
|------------------------|----------------------------|-------|------|-------|
| SWD CLK                | Frequency of SWD operation | 20    | MHz  | 1     |
| Inputs, tSUI           | Data setup time            | 5     | ns   | 1     |
| inputs,tHI             | Data hold time             | 0     | ns   | 1     |
| after clock edge, tDVO | Data valid Time            | 32    | ns   | 1     |
| tHO                    | Data Valid Hold            | 0     | ns   | 1     |

1. Input transition assumed =1 ns. Output transition assumed = 50 pf.

### Table 13. Switching characteristics at 1.7 V (1.7-3.6 V)

| Symbol                 | Description                | Value | Unit | Notes |
|------------------------|----------------------------|-------|------|-------|
| SWD CLK                | Frequency of SWD operation | 18    | MHz  |       |
| Inputs, tSUI           | Data setup time            | 4.7   | ns   |       |
| inputs,tHI             | Data hold time             | 0     | ns   |       |
| after clock edge, tDVO | Data valid Time            | 49.4  | ns   | 2     |
| tHO                    | Data Valid Hold            | 0     | ns   |       |

1. Frequency of SWD clock (18 Mhz) is applicable only in case the input setup time of the device outside is not more than 6.15 ns, else the frequency of SWD clock would need to be lowered.

### 6.1.2 Analog Front End (AFE)

### AFE switching characteristics at (2.7 V-3.6 V)

**Case1:** Clock is coming In and Data is also coming In (XBAR ports timed with respect to the XBAR ports timed with respect to AFE clock defined at pad ptb[7] and pte[3])

Table 14. AFE switching characteristics (2.7 V-3.6 V)

| Symbol       | Description            | Value | Unit | Notes |
|--------------|------------------------|-------|------|-------|
| AFE CLK      | Frequency of operation | 10    | MHz  | 1     |
| Inputs, tSUI | Data setup time        | 5     | ns   | 1     |
| inputs,tHI   | Data hold time         | 0     | ns   | 1     |

1. Input Transition: 1ns. Output Load: 50 pf.



# 6.2.2 Oscillator electrical specifications

### 6.2.2.1 Oscillator DC electrical specifications Table 19. Oscillator DC electrical specifications

| Symbol                                                                                                            | Description                             | Min.  | Тур. | Max. | Unit | Notes |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------|------|------|------|-------|
| V <sub>DD</sub>                                                                                                   | Supply voltage                          | 1.71  | —    | 3.6  | V    |       |
| IDDOSC                                                                                                            | Supply current — low-power mode (HGO=0) |       |      |      |      | 1     |
|                                                                                                                   | • 32 kHz                                | -     | 500  | —    | nA   |       |
|                                                                                                                   | • 1 MHz                                 | -     | 200  | _    | μA   |       |
|                                                                                                                   | • 4 MHz                                 | _     | 200  | —    | μA   |       |
|                                                                                                                   | • 8 MHz (RANGE=01)                      | _     | 300  | —    | μA   |       |
|                                                                                                                   | • 16 MHz                                | _     | 950  | —    | μA   |       |
|                                                                                                                   | • 24 MHz                                | -     | 1.2  | —    | mA   |       |
|                                                                                                                   | • 32 MHz                                | _     | 1.5  |      | mA   |       |
| IDDOSC                                                                                                            | Supply current — high-gain mode (HGO=1) |       |      |      |      | 1     |
|                                                                                                                   | • 32 kHz                                | -     | 25   | —    | μA   |       |
|                                                                                                                   | • 1 MHz                                 | _     | 300  | —    | μA   |       |
|                                                                                                                   | • 4 MHz                                 | _     | 400  | —    | μA   |       |
|                                                                                                                   | • 8 MHz (RANGE=01)                      | _     | 500  | —    | μA   |       |
|                                                                                                                   | • 16 MHz                                | -     | 2.5  | —    | mA   |       |
|                                                                                                                   | • 24 MHz                                | -     | 3    | _    | mA   |       |
|                                                                                                                   | • 32 MHz                                | _     | 4    | _    | mA   |       |
| C <sub>x</sub>                                                                                                    | EXTAL load capacitance                  | _     | —    |      |      | 2, 3  |
| Cy                                                                                                                | XTAL load capacitance                   | —     | —    | _    |      | 2, 3  |
| Capacitanc                                                                                                        | 247                                     | —     | —    | ff   |      |       |
| EXTAL                                                                                                             | 0.495                                   |       |      | pF   |      |       |
| <ul> <li>Die<br/>level<br/>(100<br/>LQF<br/>P)</li> <li>Pack<br/>age<br/>level<br/>(100<br/>LQF<br/>P)</li> </ul> | Conscitution of YTAL                    |       |      |      |      |       |
|                                                                                                                   | Dia layel (100 LOEP)                    | 265   |      |      | ff   |       |
|                                                                                                                   | Package level (100 LQFP)                | 0.495 |      |      | pF   |       |

Table continues on the next page ...



### 6.2.2.2 Oscillator frequency specifications Table 20. Oscillator frequency specifications

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01) | 1    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    |      | 48   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency,<br>low-power mode (HGO=0)                                | _    |      |      | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    |      |      | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | —    | 1    | —    | ms   |       |

1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.

2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### 6.2.3 32 kHz oscillator electrical characteristics

### 6.2.3.1 32 kHz oscillator DC electrical specifications Table 21. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | —    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | —    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.



Peripheral operating requirements and behaviors



Figure 3. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

### 6.4.2 CMP and 6-bit DAC electrical specifications Table 29. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | —    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | —    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       | 5    | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 00</li> </ul>               | _                     | 10   | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 01</li> </ul>               | _                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 30   | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               |                       |      |                 |                  |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> |                       | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   |                       | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | —    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  | —    | 0.3             | LSB              |



Peripheral operating requirements and behaviors



Figure 5. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

### 6.4.3 Voltage reference electrical specifications

| Table 30. | 1.2 VREF | full-range | operating | requirements |
|-----------|----------|------------|-----------|--------------|
|-----------|----------|------------|-----------|--------------|

| Symbol           | Description             | Min.              | Max. | Unit | Notes |
|------------------|-------------------------|-------------------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71 <sup>1</sup> | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | -40               | 85   | °C   |       |
| CL               | Output load capacitance | 100               |      | nF   | 2, 3  |

1. AFE is enabled.

- 2. C<sub>L</sub> must be connected between VREFH and VREFL.
- The load capacitance should not exceed ±25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

| Table 31. | VREF full-range operating behaviors |  |
|-----------|-------------------------------------|--|
|-----------|-------------------------------------|--|

| Symbol | Description                                                                             | Min.   | Тур.  | Max.   | Unit | Notes |
|--------|-----------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| VREFH  | Voltage reference output with factory trim at nominal $V_{DDA}$ and temperature = 25 °C | 1.1915 | 1.195 | 1.2027 | V    |       |

Table continues on the next page ...



| rempheral | operating | requirements | and | behaviors |
|-----------|-----------|--------------|-----|-----------|
|-----------|-----------|--------------|-----|-----------|

| Symbol              | Description                                                       | Min.   | Тур. | Max.   | Unit   | Notes |
|---------------------|-------------------------------------------------------------------|--------|------|--------|--------|-------|
| VREFH               | Voltage reference output with — factory trim                      | 1.1584 | _    | 1.2376 | V      |       |
| VREFH               | Voltage reference output — user trim                              | 1.178  | _    | 1.202  | V      |       |
| VREFL               | Voltage reference output                                          | 0.38   | 0.4  | 0.42   | V      |       |
| V <sub>step</sub>   | Voltage reference trim step                                       | _      | 0.5  | —      | mV     |       |
| V <sub>tdrift</sub> | Temperature drift when ICOMP = 0<br>across full temperature range | —      | 18   | _      | ppm/ºC |       |
|                     | Temperature drift when ICOMP = 1<br>across full temperature range | —      | 10   | _      | ppm/°C | 1     |
|                     | Temperature drift when ICOMP = 1<br>across -40 °C to 70 °C        | _      | 9    |        | ppm/°C | 1, 2  |
|                     | Temperature drift when ICOMP = 1<br>across 0 °C to 50 °C          | _      | 9    |        | ppm/°C | 1, 2  |
| Ac                  | Aging coefficient                                                 | —      | _    | 400    | uV/yr  |       |
| I <sub>bg</sub>     | Bandgap only current                                              | —      | _    | 80     | μA     | 2     |
| I <sub>lp</sub>     | Low-power buffer current                                          | —      | _    | 0.19   | μA     | 2     |
| I <sub>hp</sub>     | High-power buffer current                                         | _      | _    | 0.5    | mA     | 2     |
| I <sub>LOAD</sub>   | VREF buffer current                                               | —      | _    | 1      | mA     | 3     |
| $\Delta V_{LOAD}$   | Load regulation                                                   |        |      |        | mV     | 2, 4  |
|                     | • current = + 1.0 mA                                              | _      | 2    | _      |        |       |
|                     | • current = - 1.0 mA                                              |        | 5    |        |        |       |
| T <sub>stup</sub>   | Buffer startup time                                               | —      |      | 20     | ms     |       |
| V <sub>vdrift</sub> | Voltage drift (VREFHmax -VREFHmin across the full voltage range)  | -      | 0.5  | -      | mV     | 2     |

### Table 31. VREF full-range operating behaviors (continued)

1. ICOMP=1 is recommended to get best temperature drift. CHOPEN bit = 1 is also recommended.

2. See the chip's Reference Manual for the appropriate settings of VREF Status and Control register.

3. See the chip's Reference Manual for the appropriate settings of SIM Miscellaneous Control Register.

4. Load regulation voltage is the difference between VREFH voltage with no load vs. voltage with defined load.

### NOTE

Temperature drift per degree is ( (VREFHmax-VREFHmin)/ (temperature range)/VREFHmin ) in ppm/°C

### Table 32. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |



| Symbo | Description                    | Conditions                                                                                                                     | Min | Typ <sup>1</sup> | Max | Unit | Notes |
|-------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|------|-------|
|       | Signal to Noise Patio          | Normal Modo                                                                                                                    |     |                  |     | dB   |       |
| JNN   | Signal to Noise Hallo          | <ul> <li>f<sub>IN</sub>=50Hz; gain=01, common<br/>mode=0V, V<sub>pp</sub>=1000mV (full<br/>range diff.)</li> </ul>             | 90  | 92               |     | uВ   |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=02, common<br/>mode=0V, V<sub>pp</sub>= 500mV<br/>(differential ended )</li> </ul>          | 88  | 90               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=04, common<br/>mode=0V, V<sub>pp</sub>= 250mV<br/>(differential ended)</li> </ul>           | 82  | 86               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=08, common<br/>mode=0V, V<sub>pp</sub>= 125mV<br/>(differential ended)</li> </ul>           | 76  | 82               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=16, common<br/>mode=0V, V<sub>pp</sub>= 62mV<br/>(differential ended )</li> </ul>           | 70  | 78               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=32, common<br/>mode=0V, V<sub>pp</sub>= 31mV<br/>(differential ended )</li> </ul>           | 64  | 74               |     |      |       |
|       |                                | Low-Power Mode                                                                                                                 |     |                  |     | dB   |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=01, common<br/>mode=0V, V<sub>pp</sub>=1000mV (full<br/>range diff.)</li> </ul>             | 82  | 82               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=02, common<br/>mode=0V, V<sub>pp</sub>= 500mV<br/>(differential ended)</li> </ul>           | 76  | 78               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=04, common<br/>mode=0V, V<sub>pp</sub>= 250mV<br/>(differential ended)</li> </ul>           | 70  | 74               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=08, common<br/>mode=0V, V<sub>pp</sub>= 125mV<br/>(differential ended)</li> </ul>           | 64  | 70               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=16, common<br/>mode=0V, V<sub>pp</sub>= 62mV<br/>(differential ended )</li> </ul>           | 58  | 66               |     |      |       |
|       |                                | <ul> <li>f<sub>IN</sub>=50Hz; gain=32, common<br/>mode=0V, V<sub>pp</sub>= 31mV<br/>(differential ended )</li> </ul>           | 52  | 62               |     |      |       |
| SINAD | Signal-to-Noise + Distortion   | Normal Mode                                                                                                                    |     | 70               |     | dB   |       |
|       | Ratio                          | <ul> <li>f<sub>IN</sub>=50Hz; gain=01, common<br/>mode=0V, V<sub>pp</sub>=500mV<br/>(differential ended)</li> </ul>            |     | 78               |     |      |       |
|       |                                | Low-Power Mode<br>• f <sub>IN</sub> =50Hz; gain=01, common<br>mode=0V, V <sub>pp</sub> =500mV<br>(differential ended )         |     | 74               |     | dB   |       |
| CMMR  | Common Mode Rejection<br>Ratio | <ul> <li>f<sub>IN</sub>=50Hz; gain=01, common<br/>mode=0V, Vid=100 mV</li> <li>f<sub>IN</sub>=50Hz; gain=32. common</li> </ul> |     | 70               |     | dB   |       |
|       |                                | mode=0V, $V_{id}$ =100 mV                                                                                                      |     | 70               |     |      |       |

### Table 34. $\Sigma \triangle$ ADC + PGA specifications (continued)

Table continues on the next page ...



| Symbo<br>I                           | Description                                                                       | Conditions                                                                                                                                | Min  | Typ <sup>1</sup> | Мах    | Unit   | Notes |
|--------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|--------|--------|-------|
| E <sub>offset</sub>                  | Offset Error                                                                      | Gain=01, V <sub>pp</sub> =1000 mV (full range diff.)                                                                                      |      |                  | +/- 5  | mV     |       |
| ∆Offset<br><sub>Temp</sub>           | Offset Temperature Drift <sup>3</sup>                                             | Gain=01, V <sub>pp</sub> =1000mV (full range diff.)                                                                                       |      |                  | +/- 25 | ppm/ºC |       |
| ∆Gain <sub>Te</sub><br><sup>mp</sup> | Gain Temperate Drift - Gain<br>error caused by<br>temperature drifts <sup>4</sup> | <ul> <li>Gain=01, V<sub>pp</sub>=500mV<br/>(differential ended)</li> <li>Gain=32, V<sub>pp</sub>=15mV<br/>(differential ended)</li> </ul> |      |                  | +/- 75 | ppm/ºC |       |
| PSRR <sub>A</sub><br>c               | AC Power Supply Rejection Ratio                                                   | Gain=01, VCC = 3V ± 100mV, f <sub>IN</sub> = 50 Hz                                                                                        |      | 60               |        | dB     |       |
| ХТ                                   | Crosstalk (with the input of<br>the affected channel<br>grounded)                 | Gain=01, V <sub>id</sub> = 500 mV, f <sub>IN</sub> = 50 Hz                                                                                |      |                  | -100   | dB     |       |
| f <sub>MCLK</sub>                    | Modulator Clock Frequency                                                         | Normal Mode                                                                                                                               | 0.03 |                  | 6.5    | MHz    |       |
|                                      | Range                                                                             | Low-Power Mode                                                                                                                            | 0.03 |                  | 1.6    |        |       |
| I <sub>DDA_PG</sub>                  | Current consumption by PGA (each channel)                                         | Normal Mode (f <sub>MCLK</sub> = 6.144 MHz,<br>OSR= 2048)                                                                                 |      |                  | 2.6    | mA     | 5     |
|                                      |                                                                                   | Low-Power Mode (f <sub>MCLK</sub> = 0.768MHz,<br>OSR= 256)                                                                                |      |                  | 0      |        |       |
| I <sub>DDA_AD</sub><br>C             | Current Consumption by ADC (each chanel)                                          | Normal Mode (f <sub>MCLK</sub> = 6.144 MHz,<br>OSR= 2048)                                                                                 |      |                  | 1.4    | mA     |       |
|                                      |                                                                                   | Low-Power Mode (f <sub>MCLK</sub> = 0.768MHz,<br>OSR= 256)                                                                                |      |                  | 0.5    |        |       |
| R <sub>as</sub>                      | Equivalent input impedance per single channel                                     | PGA enabled                                                                                                                               |      | 8                |        | kΩ     |       |

- Typical values assume VDDA = 3.0 V, Temp = 25°C, f<sub>MCLK</sub> = 6.144 MHz, OSR = 2048 for Normal mode and f<sub>MCLK</sub> = 768 kHz, OSR = 256 for Low-Power Mode unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. The full-scale input range in single-ended mode is 0.5Vpp
- 3. Represents combined offset temperature drift of the PGA, SD ADC and Internal 1.2 VREF blocks; Defined by shorting both differential inputs to ground.
- 4. Represents combined gain temperature drift of the PGA, SD ADC and Internal 1.2 VREF blocks.
- 5. PGA is disabled in low-power modes.

### 6.4.4.2 $\Sigma \triangle$ ADC Standalone specifications Table 35. $\Sigma \triangle$ ADC standalone specifications

| Symbo<br>I       | Description                    | Conditions     | Min | Typ <sup>1</sup> | Мах | Unit | Notes |
|------------------|--------------------------------|----------------|-----|------------------|-----|------|-------|
| f <sub>Nyq</sub> | Input bandwidth                | Normal Mode    | 1.5 | 1.5              | 1.5 | kHz  |       |
|                  |                                | Low-Power Mode | 1.5 | 1.5              | 1.5 |      |       |
| V <sub>CM</sub>  | Input Common Mode<br>Reference |                | 0   |                  | 0.8 | V    |       |

Table continues on the next page ...



rempheral operating requirements and behaviors

### 6.6.3 SPI switching specifications

The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following table provides some reference values to be met on SoC.

| Description                                                                  | Min.       | Max.         | Unit       | Notes |
|------------------------------------------------------------------------------|------------|--------------|------------|-------|
| Frequency of operation (F <sub>sys</sub> )                                   | _          | 50           | MHz        | 1     |
| SCK frequency<br>• Master<br>• Slave                                         | 2          | 12.5<br>12.5 | MHz<br>Mhz | 3     |
| SCK Duty Cycle                                                               | 50%        | _            | —          |       |
| Data Setup Time (inputs, tSUI) <ul> <li>Master</li> <li>Slave</li> </ul>     | 25<br>3    |              | ns         |       |
| Input Data Hold Time (inputs, tHI) <ul> <li>Master</li> <li>Slave</li> </ul> | 0          |              | ns         |       |
| Data hold time (outputs, tHO)<br>• Master<br>• Slave                         | 0          |              | ns         |       |
| Data Valid Out Time (after SCK edge, tDVO)<br>• Master<br>• Slave            | 13<br>28   |              | ns         |       |
| Rise time input<br>• Master<br>• Slave                                       | 1          |              | ns         |       |
| Fall time input<br>• Master<br>• Slave                                       | 1          |              | ns         |       |
| Rise time output<br>• Master<br>• Slave                                      | 8.9<br>8.9 |              | ns         |       |
| Fall time output<br>• Master<br>• Slave                                      | 7.8<br>7.8 |              | ns         |       |

Table 36. SPI switching characteristics at 2.7 V (2.7 - 3.6)

1. SPI modules will work on core clock.

2. F<sub>sys</sub>/(Max Divider Value from registers)

3.  $F_{SYS}/2$  in Master mode and  $F_{SYS}/4$  in Slave mode.  $F_{SYS}/4$  in Master as well as Slave Modes, where  $F_{SYS}=50$ Mhz

### NOTE

The values assumed for input transition and output load are: Input transition = 1 ns Output load = 50 pF

### Table 37. SPI switching characteristics at 1.7 V (1.7 - 3.6)

| Description                                | Min. | Max. | Unit | Notes |
|--------------------------------------------|------|------|------|-------|
| Frequency of operation (F <sub>sys</sub> ) | —    | 50   | MHz  |       |

Table continues on the next page ...



| Description                 | Min. | Max. | Unit | Notes |
|-----------------------------|------|------|------|-------|
| Rise time input             | 1    |      | ns   |       |
| • Slave                     | 1    |      |      |       |
| Fall time input<br>• Master | 1    |      | ns   |       |
| • Slave                     | 1    |      |      |       |
| Rise time output            | 30.4 |      | ns   |       |
| • Slave                     | 30.4 |      |      |       |
| Fall time output            | 33.5 |      | ns   |       |
| • Slave                     | 29.0 |      |      |       |

### Table 38. SPI switching characteristics at 1.7 V (1.7 - 3.6) (continued)

### Table 39. SPI switching characteristics at 2.7 V (2.7 - 3.6)

| Description                                                                  | Min.         | Max. | Unit | Notes |
|------------------------------------------------------------------------------|--------------|------|------|-------|
| Data Setup Time (inputs, tSUI) <ul> <li>Master</li> <li>Slave</li> </ul>     | 29<br>4      |      | ns   |       |
| Input Data Hold Time (inputs, tHI) <ul> <li>Master</li> <li>Slave</li> </ul> | 0            |      | ns   |       |
| Data hold time (outputs, tHO)<br>• Master<br>• Slave                         | 0            |      | ns   |       |
| Data Valid Out Time (after SCK edge, tDVO)<br>• Master<br>• Slave            | 49<br>49     |      | ns   |       |
| Rise time input<br>• Master<br>• Slave                                       | 1            |      | ns   |       |
| Fall time input<br>• Master<br>• Slave                                       | 1            |      | ns   |       |
| Rise time output<br>• Master<br>• Slave                                      | 17.3<br>17.3 |      | ns   |       |
| Fall time output<br>• Master<br>• Slave                                      | 16.6<br>16.0 |      | ns   |       |

# 6.7 Human-Machine Interfaces (HMI)



# 8.3.1 100-pin LQFP

Figure below shows the KM 100 LQFP pinouts.





### 8.3.3 44-pin LGA

Figure below shows the 44-pin LGA pinouts.





**NOTE** VSS also connects to flag on 44 LGA.