

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                      |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 18                                                                            |
| Program Memory Size        | 8KB (2.75K x 24)                                                              |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | 512 x 8                                                                       |
| RAM Size                   | 1K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                   |
| Data Converters            | A/D 16x10b/12b                                                                |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 20-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f08km101t-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.3.2 DIVIDER

The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes:

- 1. 32-bit signed/16-bit signed divide
- 2. 32-bit unsigned/16-bit unsigned divide
- 3. 16-bit signed/16-bit signed divide
- 4. 16-bit unsigned/16-bit unsigned divide

The quotient for all divide instructions ends up in W0 and the remainder in W1. Sixteen-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn), and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute.

## 3.3.3 MULTI-BIT SHIFT SUPPORT

The PIC24F ALU supports both single bit and single-cycle, multi-bit arithmetic and logic shifts. Multi-bit shifts are implemented using a shifter block, capable of performing up to a 15-bit arithmetic right shift, or up to a 15-bit left shift, in a single cycle. All multi-bit shift instructions only support Register Direct Addressing for both the operand source and result destination.

A full summary of instructions that use the shift operation is provided in Table 3-2.

## TABLE 3-2: INSTRUCTIONS THAT USE THE SINGLE AND MULTI-BIT SHIFT OPERATION

| Instruction | Description                                                 |
|-------------|-------------------------------------------------------------|
| ASR         | Arithmetic shift right source register by one or more bits. |
| SL          | Shift left source register by one or more bits.             |
| LSR         | Logical shift right source register by one or more bits.    |

### TABLE 4-6: TIMER1 REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14          | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7        | Bit 6 | Bit 5  | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|-----------------|--------|--------|--------|--------|-------|--------|--------------|-------|--------|--------|-------|-------|-------|-------|---------------|
| TMR1      | 100h  |        | Timer1 Register |        |        |        |        |       |        |              |       |        |        |       |       |       |       | xxxx          |
| PR1       | 102h  |        |                 |        |        |        |        |       | Timer1 | Period Regis | ter   |        |        |       |       |       |       | FFFF          |
| T1CON     | 104h  | TON    | _               | TSIDL  | —      | —      |        | TECS1 | TECS0  | _            | TGATE | TCKPS1 | TCKPS0 | —     | TSYNC | TCS   | _     | 0000          |
|           |       |        |                 |        |        |        |        |       |        |              |       |        |        |       |       |       |       |               |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

## TABLE 4-7: CLC1-2 REGISTER MAP

| File Name               | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| CLC1CONL                | 122h  | LCEN   | —      | —      | —      | INTP   | INTN   | —     | —     | LCOE  | LCOUT | LCPOL | —     | —     | MODE2 | MODE1 | MODE0 | 0000          |
| CLC1CONH                | 124h  | —      | _      | —      | _      |        | _      | —     | —     |       | —     |       | —     | G4POL | G3POL | G2POL | G1POL | 0000          |
| CLC1SEL                 | 126h  | —      | DS42   | DS41   | DS40   |        | DS32   | DS31  | DS30  |       | DS22  | DS21  | DS20  | —     | DS12  | DS11  | DS10  | 0000          |
| CLC1GLSL                | 12Ah  | G2D4T  | G2D4N  | G2D3T  | G2D3N  | G2D2T  | G2D2N  | G2D1T | G2D1N | G1D4T | G1D4N | G1D3T | G1D3N | G1D2T | G1D2N | G1D1T | G1D1N | 0000          |
| CLC1GLSH                | 12Ch  | G4D4T  | G4D4N  | G4D3T  | G4D3N  | G4D2T  | G4D2N  | G4D1T | G4D1N | G3D4T | G3D4N | G3D3T | G3D3N | G3D2T | G3D2N | G3D1T | G3D1N | 0000          |
| CLC2CONL <sup>(1)</sup> | 12Eh  | LCEN   | —      | —      | —      | INTP   | INTN   | —     | _     | LCOE  | LCOUT | LCPOL | _     | —     | MODE2 | MODE1 | MODE0 | 0000          |
| CLC2CONH <sup>(1)</sup> | 130h  | —      | _      | —      | _      |        | _      | —     | —     |       | —     |       | —     | G4POL | G3POL | G2POL | G1POL | 0000          |
| CLC2SEL <sup>(1)</sup>  | 132h  | —      | DS42   | DS41   | DS40   |        | DS32   | DS31  | DS30  |       | DS22  | DS21  | DS20  | —     | DS12  | DS11  | DS10  | 0000          |
| CLC2GLSL <sup>(1)</sup> | 136h  | G2D4T  | G2D4N  | G2D3T  | G2D3N  | G2D2T  | G2D2N  | G2D1T | G2D1N | G1D4T | G1D4N | G1D3T | G1D3N | G1D2T | G1D2N | G1D1T | G1D1N | 0000          |
| CLC2GLSH(1)             | 138h  | G4D4T  | G4D4N  | G4D3T  | G4D3N  | G4D2T  | G4D2N  | G4D1T | G4D1N | G3D4T | G3D4N | G3D3T | G3D3N | G3D2T | G3D2N | G3D1T | G3D1N | 0000          |

**Legend:** x = unknown, u = unchanged, --- = unimplemented, q = value depends on condition, r = reserved.

Note 1: These registers are available only on PIC24F(V)16KM2XX devices.

## TABLE 4-15: UART1 REGISTER MAP

| File Name | Addr. | Bit 15   | Bit 14 | Bit 13   | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8                         | Bit 7    | Bit 6    | Bit 5 | Bit 4  | Bit 3 | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |  |  |  |
|-----------|-------|----------|--------|----------|--------|--------|--------|-------|-------------------------------|----------|----------|-------|--------|-------|--------|--------|-------|---------------|--|--|--|
| U1MODE    | 220h  | UARTEN   |        | USIDL    | IREN   | RTSMD  |        | UEN1  | UEN0                          | WAKE     | LPBACK   | ABAUD | URXINV | BRGH  | PDSEL1 | PDSEL0 | STSEL | 0000          |  |  |  |
| U1STA     | 222h  | UTXISEL1 | UTXINV | UTXISEL0 |        | UTXBRK | UTXEN  | UTXBF | TRMT                          | URXISEL1 | URXISEL0 | ADDEN | RIDLE  | PERR  | FERR   | OERR   | URXDA | 0110          |  |  |  |
| U1TXREG   | 224h  | _        | _      | _        |        | _      | _      | _     | - UART1 Transmit Register xx  |          |          |       |        |       |        |        |       |               |  |  |  |
| U1RXREG   | 226h  | _        | _      | _        |        | _      | _      | _     | – UART1 Receive Register 0    |          |          |       |        |       |        |        |       |               |  |  |  |
| U1BRG     | 228h  |          |        |          |        |        |        | E     | Baud Rate Generator Prescaler |          |          |       |        |       |        |        |       |               |  |  |  |

**Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition, r = reserved.

### TABLE 4-16: UART2 REGISTER MAP

| File Name              | Addr. | Bit 15                        | Bit 14 | Bit 13   | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8                    | Bit 7    | Bit 6    | Bit 5 | Bit 4  | Bit 3 | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|------------------------|-------|-------------------------------|--------|----------|--------|--------|--------|-------|--------------------------|----------|----------|-------|--------|-------|--------|--------|-------|---------------|
| U2MODE <sup>(1)</sup>  | 230h  | UARTEN                        | _      | USIDL    | IREN   | RTSMD  | —      | UEN1  | UEN0                     | WAKE     | LPBACK   | ABAUD | URXINV | BRGH  | PDSEL1 | PDSEL0 | STSEL | 0000          |
| U2STA <sup>(1)</sup>   | 232h  | UTXISEL1                      | UTXINV | UTXISEL0 | -      | UTXBRK | UTXEN  | UTXBF | TRMT                     | URXISEL1 | URXISEL0 | ADDEN | RIDLE  | PERR  | FERR   | OERR   | URXDA | 0110          |
| U2TXREG <sup>(1)</sup> | 234h  | _                             | _      | _        | —      | _      | _      | _     | UART2 Transmit Register  |          |          |       |        |       |        |        |       | xxxx          |
| U2RXREG <sup>(1)</sup> | 236h  | _                             | _      | _        | —      | _      | _      | _     | UART2 Receive Register 0 |          |          |       |        |       |        |        |       |               |
| U2BRG <sup>(1)</sup>   | 238h  | Baud Rate Generator Prescaler |        |          |        |        |        |       |                          |          |          |       |        |       | 0000   |        |       |               |

**Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition, r = reserved.

Note 1: These registers are available only on PIC24F(V)16KM2XX devices.

## TABLE 4-17: OP AMP 1 REGISTER MAP

| File Name              | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
|------------------------|-------|--------|--------|---------|--------|--------|--------|-------|-------|--------|-------|---------|---------|---------|---------|---------|---------|---------------|
|                        |       |        |        |         |        |        |        |       |       |        |       |         |         |         |         |         |         |               |
| AMP1CON <sup>(1)</sup> | 24Ah  | AMPEN  | _      | AMPSIDL | AMPSLP | _      | -      | _     | _     | SPDSEL | _     | NINSEL2 | NINSEL1 | NINSEL0 | PINSEL2 | PINSEL1 | PINSEL0 | 0000          |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: This registers are available only on PIC24F(V)16KM2XX devices.

### TABLE 4-18: OP AMP 2 REGISTER MAP

| File Name              | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
|------------------------|-------|--------|--------|---------|--------|--------|--------|-------|-------|--------|-------|---------|---------|---------|---------|---------|---------|---------------|
| AMP2CON <sup>(1)</sup> | 24Ch  | AMPEN  | _      | AMPSIDL | AMPSLP | _      | _      |       | _     | SPDSEL |       | NINSEL2 | NINSEL1 | NINSEL0 | PINSEL2 | PINSEL1 | PINSEL0 | 0000          |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: This registers are available only on PIC24F(V)16KM2XX devices.

### TABLE 4-19: DAC1 REGISTER MAP

| File Name              | Addr. | Bit 15      | Bit 14      | Bit 13      | Bit 12      | Bit 11      | Bit 10      | Bit 9      | Bit 8      | Bit 7      | Bit 6      | Bit 5      | Bit 4      | Bit 3      | Bit 2      | Bit 1      | Bit 0      | All<br>Resets |
|------------------------|-------|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|---------------|
| DAC1CON <sup>(1)</sup> | 274h  | DACEN       | —           | DACSIDL     | DACSLP      | DACFM       | —           | SRDIS      | DACTRIG    | DACOE      | DACTSEL4   | DACTSEL3   | DACTSEL2   | DACTSEL1   | DACTSEL0   | DACREF1    | DACREF0    | 0000          |
| DAC1DAT <sup>(1)</sup> | 276h  | DACDAT15(2) | DACDAT14(2) | DACDAT13(2) | DACDAT12(2) | DACDAT11(2) | DACDAT10(2) | DACDAT9(2) | DACDAT8(2) | DACDAT7(2) | DACDAT6(2) | DACDAT5(2) | DACDAT4(2) | DACDAT3(2) | DACDAT2(2) | DACDAT1(2) | DACDATO(2) | 0000          |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: These registers are available only on PIC24F(V)16KM1XX devices.

2: The 8-bit result format depends on the value of the DACFM control bit.

### TABLE 4-20: DAC2 REGISTER MAP

|   | File Name              | Addr. | Bit 15      | Bit 14      | Bit 13      | Bit 12      | Bit 11      | Bit 10      | Bit 9      | Bit 8      | Bit 7      | Bit 6      | Bit 5      | Bit 4      | Bit 3      | Bit 2      | Bit 1      | Bit 0      | All<br>Resets |
|---|------------------------|-------|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|---------------|
|   | DAC2CON <sup>(1)</sup> | 278h  | DACEN       | —           | DACSIDL     | DACSLP      | DACFM       | _           | SRDIS      | DACTRIG    | DACOE      | DACTSEL4   | DACTSEL3   | DACTSEL2   | DACTSEL1   | DACTSEL0   | DACREF1    | DACREF0    | 0000          |
| ſ | DAC2DAT <sup>(1)</sup> | 27Ah  | DACDAT15(2) | DACDAT14(2) | DACDAT13(2) | DACDAT12(2) | DACDAT11(2) | DACDAT10(2) | DACDAT9(2) | DACDAT8(2) | DACDAT7(2) | DACDAT6(2) | DACDAT5(2) | DACDAT4(2) | DACDAT3(2) | DACDAT2(2) | DACDAT1(2) | DACDATO(2) | 0000          |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: These registers are available only on PIC24F(V)16KM2XX devices.

2: The 8-bit result format depends on the value of the DACFM control bit.

### TABLE 4-21: PORTA REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 <sup>(4,5)</sup> | Bit 10 <sup>(4,5)</sup> | Bit 9 <sup>(4,5)</sup> | Bit 8 <sup>(4,5)</sup> | Bit 7 <sup>(4)</sup> | Bit 6 <sup>(3)</sup> | Bit 5 <sup>(2)</sup> | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets       |
|-----------|-------|--------|--------|--------|--------|-------------------------|-------------------------|------------------------|------------------------|----------------------|----------------------|----------------------|--------|--------|--------|--------|--------|---------------------|
| TRISA     | 2C0h  | _      | —      | _      | _      | TRISA11                 | TRISA10                 | TRISA9                 | TRISA8                 | TRISA7               | TRISA6               | _                    | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 0FDF <sup>(1)</sup> |
| PORTA     | 2C2h  | _      | _      | _      | _      | RA11                    | RA10                    | RA9                    | RA8                    | RA7                  | RA6                  | RA5                  | RA4    | RA3    | RA2    | RA1    | RA0    | xxxx                |
| LATA      | 2C4h  | _      | _      | _      | _      | LATA11                  | LATA10                  | LATA9                  | LATA8                  | LATA7                | LATA6                |                      | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | xxxx                |
| ODCA      | 2C6h  | _      | _      | _      | -      | ODA11                   | ODA10                   | ODA9                   | ODA8                   | ODA7                 | ODA6                 | _                    | ODA4   | ODA3   | ODA2   | ODA1   | ODA0   | 0000                |

**Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition, r = reserved.

Note 1: Reset value depends on the device type; the PIC24F16KM204 value is shown.

2: These bits are only available when MCLRE (FPOR<7>) = 0.

3: These bits are not implemented in FV devices.

4: These bits are not implemented in 20-pin devices.

5: These bits are not implemented in 28-pin devices.

## TABLE 4-22: PORTB REGISTER MAP

| File Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 <sup>(2)</sup> | Bit 10 <sup>(2)</sup> | Bit 9  | Bit 8  | Bit 7  | Bit 6 <sup>(2)</sup> | Bit 5 <sup>(2)</sup> | Bit 4  | Bit 3 <sup>(2)</sup> | Bit 2  | Bit 1  | Bit 0  | All<br>Resets       |
|-----------|-------|---------|---------|---------|---------|-----------------------|-----------------------|--------|--------|--------|----------------------|----------------------|--------|----------------------|--------|--------|--------|---------------------|
| TRISB     | 2C8h  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11               | TRISB10               | TRISB9 | TRISB8 | TRISB7 | TRISB6               | TRISB5               | TRISB4 | TRISB3               | TRISB2 | TRISB1 | TRISB0 | <sub>FFFF</sub> (1) |
| PORTB     | 2CAh  | RB15    | RB14    | RB13    | RB12    | RB11                  | RB10                  | RB9    | RB8    | RB7    | RB6                  | RB5                  | RB4    | RB3                  | RB2    | RB1    | RB0    | xxxx                |
| LATB      | 2CCh  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11                | LATB10                | LATB9  | LATB8  | LATB7  | LATB6                | LATB5                | LATB4  | LATB3                | LATB2  | LATB1  | LATB0  | xxxx                |
| ODCB      | 2CEh  | ODB15   | ODB14   | ODB13   | ODB12   | ODB11                 | ODB10                 | ODB9   | ODB8   | ODB7   | ODB6                 | ODB5                 | ODB4   | ODB3                 | ODB2   | ODB1   | ODB0   | 0000                |

**Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition, r = reserved.

Note 1: Reset value depends on the device type; the PIC24F16KM204 value is shown.

2: These bits are not implemented in 20-pin devices.

### TABLE 4-23: PORTC REGISTER MAP

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 <sup>(2,3)</sup> | Bit 8 <sup>(2,3)</sup> | Bit 7 <sup>(2,3)</sup> | Bit 6 <sup>(2,3)</sup> | Bit 5 <sup>(2,3)</sup> | Bit 4 <sup>(2,3)</sup> | Bit 3 <sup>(2,3)</sup> | Bit 2 <sup>(2,3)</sup> | Bit 1 <sup>(2,3)</sup> | Bit 0 <sup>(2,3)</sup> | All<br>Resets       |
|--------------|-------|--------|--------|--------|--------|--------|--------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|---------------------|
| TRISC        | 2D0h  | —      | _      |        | _      |        | _      | TRISC9                 | TRISC8                 | TRISC7                 | TRISC6                 | TRISC5                 | TRISC4                 | TRISC3                 | TRISC2                 | TRISC1                 | TRISC0                 | 03FF <sup>(1)</sup> |
| PORTC        | 2D2h  | _      | _      | _      |        | —      |        | RC9                    | RC8                    | RC7                    | RC6                    | RC5                    | RC4                    | RC3                    | RC2                    | RC1                    | RC0                    | xxxx                |
| LATTC        | 2D4h  | _      | _      | _      | _      | _      | _      | LATC9                  | LATC8                  | LATC7                  | LATC6                  | LATC5                  | LATC4                  | LATC3                  | LATC2                  | LATC1                  | LATC0                  | xxxx                |
| ODCC         | 2D6h  | _      | _      | _      | _      | _      | _      | ODC9                   | ODC8                   | ODC7                   | ODC6                   | ODC5                   | ODC4                   | ODC3                   | ODC2                   | ODC1                   | ODC0                   | 0000                |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: Reset value depends on the device type; the PIC24F16KM204 value is shown.

**2:** These bits are not implemented in 20-pin devices.

3: These bits are not implemented in 28-pin devices.

## 4.2.5 SOFTWARE STACK

In addition to its use as a working register, the W15 register in PIC24F devices is also used as a Software Stack Pointer. The pointer always points to the first available free word and grows from lower to higher addresses. It pre-decrements for stack pops and post-increments for stack pushes, as depicted in Figure 4-4.

For a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, ensuring that the MSB is always clear.

| Note: | A PC push during exception processing    |  |  |  |  |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|--|--|--|--|
|       | will concatenate the SRL register to the |  |  |  |  |  |  |  |  |  |  |
|       | MSB of the PC prior to the push.         |  |  |  |  |  |  |  |  |  |  |

The Stack Pointer Limit Value (SPLIM) register, associated with the Stack Pointer, sets an upper address boundary for the stack. SPLIM is uninitialized at Reset. As is the case for the Stack Pointer, SPLIM<0> is forced to '0' as all stack operations must be word-aligned. Whenever an EA is generated using W15 as a source or destination pointer, the resulting address is compared with the value in SPLIM. If the contents of the Stack Pointer (W15) and the SPLIM register are equal, and a push operation is performed, a stack error trap will not occur. The stack error trap will occur on a subsequent push operation.

Thus, for example, if it is desirable to cause a stack error trap when the stack grows beyond address, 0DF6 in RAM, initialize the SPLIM with the value, 0DF4.

Similarly, a Stack Pointer underflow (stack error) trap is generated when the Stack Pointer address is found to be less than 0800h. This prevents the stack from interfering with the Special Function Register (SFR) space.

**Note:** A write to the SPLIM register should not be immediately followed by an indirect read operation using W15.





## 4.3 Interfacing Program and Data Memory Spaces

The PIC24F architecture uses a 24-bit-wide program space and 16-bit-wide Data Space (DS). The architecture is also a modified Harvard scheme, meaning that data can also be present in the program space. To use this data successfully, it must be accessed in a way that preserves the alignment of information in both spaces.

Apart from the normal execution, the PIC24F architecture provides two methods by which the program space can be accessed during operation:

- Using table instructions to access individual bytes or words anywhere in the program space
- Remapping a portion of the program space into the Data Space, PSV

Table instructions allow an application to read or write small areas of the program memory. This makes the method ideal for accessing data tables that need to be updated from time to time. It also allows access to all bytes of the program word. The remapping method allows an application to access a large block of data on a read-only basis, which is ideal for look ups from a large table of static data. It can only access the least significant word (lsw) of the program word.

## 4.3.1 ADDRESSING PROGRAM SPACE

Since the address ranges for the data and program spaces are 16 and 24 bits, respectively, a method is needed to create a 23-bit or 24-bit program address from 16-bit data registers. The solution depends on the interface method to be used.

For table operations, the 8-bit Table Memory Page Address register (TBLPAG) is used to define a 32K word region within the program space. This is concatenated with a 16-bit EA to arrive at a full 24-bit program space address. In this format, the Most Significant bit (MSb) of TBLPAG is used to determine if the operation occurs in the user memory (TBLPAG<7> = 0) or the configuration memory (TBLPAG<7> = 1).

For remapping operations, the 8-bit Program Space Visibility Page Address register (PSVPAG) is used to define a 16K word page in the program space. When the MSb of the EA is '1', PSVPAG is concatenated with the lower 15 bits of the EA to form a 23-bit program space address. Unlike the table operations, this limits remapping operations strictly to the user memory area.

See Table 4-35 and Figure 4-5 to know how the program EA is created for table operations and remapping accesses from the data EA. Here, P<23:0> refers to a program space word, whereas D<15:0> refers to a Data Space word.

## 6.3 NVM Address Register

As with Flash program memory, the NVM Address registers, NVMADRU and NVMADR, form the 24-bit Effective Address (EA) of the selected row or word for data EEPROM operations. The NVMADRU register is used to hold the upper 8 bits of the EA, while the NVMADR register is used to hold the lower 16 bits of the EA. These registers are not mapped into the Special Function Register (SFR) space; instead, they directly capture the EA<23:0> of the last Table Write instruction that has been executed and select the data EEPROM row to erase. Figure 6-1 depicts the program memory EA that is formed for programming and erase operations.

Like program memory operations, the Least Significant bit (LSb) of NVMADR is restricted to even addresses. This is because any given address in the data EEPROM space consists of only the lower word of the program memory width; the upper word, including the uppermost "phantom byte", are unavailable. This means that the LSb of a data EEPROM address will always be '0'.

Similarly, the Most Significant bit (MSb) of NVMADRU is always '0', since all addresses lie in the user program space.

## FIGURE 6-1: DATA EEPROM ADDRESSING WITH TBLPAG AND NVM ADDRESS REGISTERS



## 6.4 Data EEPROM Operations

The EEPROM block is accessed using Table Read and Write operations, similar to those used for program memory. The TBLWTH and TBLRDH instructions are not required for data EEPROM operations since the memory is only 16 bits wide (data on the lower address is valid only). The following programming operations can be performed on the data EEPROM:

- · Erase one, four or eight words
- Bulk erase the entire data EEPROM
- Write one word
- Read one word

Note 1: Unexpected results will be obtained if the user attempts to read the EEPROM while a programming or erase operation is underway.

2: The XC16 C compiler includes library procedures to automatically perform the Table Read and Table Write operations, manage the Table Pointer and write buffers, and unlock and initiate memory write sequences. This eliminates the need to create assembler macros or time critical routines in C for each application.

The library procedures are used in the code examples detailed in the following sections. General descriptions of each process are provided for users who are not using the XC16 compiler libraries.

| R/W-0         | R-0, HSC                                                                       | U-0                                 | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | U-0                    | U-0              | U-0                | U-0    |  |  |  |  |
|---------------|--------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|--------------------|--------|--|--|--|--|
| ALTIVT        | DISI                                                                           |                                     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                      | —                | —                  | —      |  |  |  |  |
| bit 15        |                                                                                |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    | bit 8  |  |  |  |  |
|               |                                                                                |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    |        |  |  |  |  |
| U-0           | U-0                                                                            | U-0                                 | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | U-0                    | R/W-0            | R/W-0              | R/W-0  |  |  |  |  |
|               | —                                                                              | <u> </u>                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        | INT2EP           | INT1EP             | INT0EP |  |  |  |  |
| bit 7         |                                                                                |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    | bit 0  |  |  |  |  |
|               |                                                                                |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    |        |  |  |  |  |
| Legend:       |                                                                                | HSC = Hardw                         | are Settable/C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | learable bit           |                  |                    |        |  |  |  |  |
| R = Readable  | e bit                                                                          | W = Writable                        | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | U = Unimplem           | nented bit, read | l as '0'           |        |  |  |  |  |
| -n = Value at | POR                                                                            | '1' = Bit is set                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | '0' = Bit is clea      | ared             | x = Bit is unknown |        |  |  |  |  |
|               |                                                                                |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    |        |  |  |  |  |
| bit 15        | ALTIVT: Enable Alternate Interrupt Vector Table bit                            |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    |        |  |  |  |  |
|               | 1 = Uses Alte<br>0 = Uses stan                                                 | rnate Interrupt                     | Vector Table (Annuel Annuel Vector Netronal Ne | AIVT)<br>r Table (IVT) |                  |                    |        |  |  |  |  |
| bit 14        | DISI: DISI In                                                                  | struction Status                    | s bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ( )                    |                  |                    |        |  |  |  |  |
|               | 1 = DISI inst<br>0 = DISI inst                                                 | ruction is active                   | e<br>ctive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                        |                  |                    |        |  |  |  |  |
| bit 13-3      | Unimplemen                                                                     | ted: Read as 'o                     | )'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                        |                  |                    |        |  |  |  |  |
| bit 2         | INT2EP: Exte                                                                   | ernal Interrupt 2                   | Edge Detect F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Polarity Select b      | oit              |                    |        |  |  |  |  |
|               | 1 = Interrupt i<br>0 = Interrupt i                                             | s on the negati<br>s on the positiv | ve edge<br>e edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |                  |                    |        |  |  |  |  |
| bit 1         | INT1EP: Exte                                                                   | ernal Interrupt 1                   | Edge Detect F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Polarity Select b      | oit              |                    |        |  |  |  |  |
|               | 1 = Interrupt is on the negative edge<br>0 = Interrupt is on the positive edge |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  |                    |        |  |  |  |  |
| bit 0         | INTOEP: Exte                                                                   | ernal Interrupt 0                   | Edge Detect F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Polarity Select b      | oit              |                    |        |  |  |  |  |
|               | 1 = Interrupt i<br>0 = Interrupt i                                             | s on the negati<br>s on the positiv | ve edge<br>e edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |                  |                    |        |  |  |  |  |

## REGISTER 8-4: INTCON2: INTERRUPT CONTROL REGISTER 2

| U-0          | R/W-1                                                        | R/W-0                                                        | R/W-0            | U-0              | R/W-1            | R/W-0           | R/W-0   |  |  |  |  |  |  |  |
|--------------|--------------------------------------------------------------|--------------------------------------------------------------|------------------|------------------|------------------|-----------------|---------|--|--|--|--|--|--|--|
| _            | CCT1IP2                                                      | CCT1IP1                                                      | CCT1IP0          | _                | CCP4IP2          | CCP4IP1         | CCP4IP0 |  |  |  |  |  |  |  |
| bit 15       | •                                                            |                                                              |                  |                  |                  |                 | bit 8   |  |  |  |  |  |  |  |
|              |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
| U-0          | R/W-1                                                        | R/W-0                                                        | R/W-0            | U-0              | U-0              | U-0             | U-0     |  |  |  |  |  |  |  |
|              | CCP3IP2                                                      | CCP3IP1                                                      | CCP3IP0          | —                |                  |                 | —       |  |  |  |  |  |  |  |
| bit 7        |                                                              |                                                              |                  |                  |                  |                 | bit 0   |  |  |  |  |  |  |  |
|              |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
| Legend:      |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
| R = Readab   | ole bit                                                      | W = Writable                                                 | bit              | U = Unimple      | mented bit, read | d as '0'        |         |  |  |  |  |  |  |  |
| -n = Value a | at POR                                                       | '1' = Bit is set                                             |                  | '0' = Bit is cle | eared            | x = Bit is unkr | nown    |  |  |  |  |  |  |  |
|              |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 15       | Unimplemented: Read as '0'                                   |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 14-12    | CCT1IP<2:0:                                                  | CCT1IP<2:0>: Capture/Compare 1 Timer Interrupt Priority bits |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 111 = Interru                                                | pt is Priority 7 (                                           | highest priority | y interrupt)     |                  |                 |         |  |  |  |  |  |  |  |
|              | •                                                            |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | •                                                            | •                                                            |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 001 = Interru                                                | 001 = Interrupt is Priority 1                                |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 000 = Interru                                                | pt source is dis                                             | abled            |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 11       | Unimplemer                                                   | ted: Read as '                                               | 0'               |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 10-8     | CCP4IP<2:0>: Capture/Compare 4 Event Interrupt Priority bits |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 111 = Interrupt is Priority 7 (highest priority interrupt)   |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 001 = Interrupt is Priority 1                                |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 000 = Interrupt source is disabled                           |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 7        | Unimplemer                                                   | ted: Read as '                                               | 0'               |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 6-4      | CCP3IP<2:0                                                   | >: Capture/Con                                               | npare 3 Event    | Interrupt Priori | ty bits          |                 |         |  |  |  |  |  |  |  |
|              | 111 = Interru                                                | pt is Priority 7 (                                           | highest priorit  | y interrupt)     |                  |                 |         |  |  |  |  |  |  |  |
|              | •                                                            |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | •                                                            |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | •<br>001 = Interru                                           | nt is Priority 1                                             |                  |                  |                  |                 |         |  |  |  |  |  |  |  |
|              | 000 = Interru                                                | pt source is dis                                             | abled            |                  |                  |                 |         |  |  |  |  |  |  |  |
| bit 3-0      | Unimplemer                                                   | ted: Read as '                                               | 0'               |                  |                  |                 |         |  |  |  |  |  |  |  |
|              |                                                              |                                                              |                  |                  |                  |                 |         |  |  |  |  |  |  |  |

## REGISTER 8-20: IPC1: INTERRUPT PRIORITY CONTROL REGISTER 1

The following code sequence for a clock switch is recommended:

- 1. Disable interrupts during the OSCCON register unlock and write sequence.
- 2. Execute the unlock sequence for the OSCCON high byte by writing 78h and 9Ah to OSCCON<15:8>, in two back-to-back instructions.
- 3. Write the new oscillator source to the NOSCx bits in the instruction immediately following the unlock sequence.
- Execute the unlock sequence for the OSCCON 4. low byte by writing 46h and 57h to OSCCON<7:0>, in two back-to-back instructions.
- Set the OSWEN bit in the instruction immediately 5 following the unlock sequence.
- Continue to execute code that is not 6. clock-sensitive (optional).
- Invoke an appropriate amount of software delay 7. (cycle counting) to allow the selected oscillator and/or PLL to start and stabilize.
- 8. Check to see if OSWEN is '0'. If it is, the switch was successful. If OSWEN is still set, then check the LOCK bit to determine the cause of failure.

The core sequence for unlocking the OSCCON register and initiating a clock switch is shown in Example 9-1 and Example 9-2.

#### EXAMPLE 9-1: ASSEMBLY CODE SEQUENCE FOR CLOCK SWITCHING

| ;Place the new oscillator selection in WO |
|-------------------------------------------|
| ;OSCCONH (high byte) Unlock Sequence      |
| MOV #OSCCONH, w1                          |
| MOV #0x78, w2                             |
| MOV #0x9A, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Set new oscillator selection             |
| MOV.b WREG, OSCCONH                       |
| ;OSCCONL (low byte) unlock sequence       |
| MOV #OSCCONL, w1                          |
| MOV #0x46, w2                             |
| MOV #0x57, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Start oscillator switch operation        |
| BSET OSCCON,#0                            |

#### BASIC 'C' CODE EXAMPLE 9-2: SEQUENCE FOR CLOCK SWITCHING

//Use compiler built-in function to write new clock setting \_\_builtin\_write\_OSCCONH(0x01); //0x01

```
switches to FRCPLL
```

//Use compiler built-in function to set the OSWEN bit. \_\_builtin\_write\_OSCCONL(OSCCONL | 0x01);

//Optional: Wait for clock switch sequence to complete while(OSCCONbits.OSWEN == 1);

#### 9.5 Reference Clock Output

In addition to the CLKO output (Fosc/2) available in certain oscillator modes, the device clock in the PIC24FXXXXX family devices can also be configured to provide a reference clock output signal to a port pin. This feature is available in all oscillator configurations and allows the user to select a greater range of clock submultiples to drive external devices in the application.

This reference clock output is controlled by the REFOCON register (Register 9-4). Setting the ROEN bit (REFOCON<15>) makes the clock signal available on the REFO pin. The RODIV<3:0> bits (REFOCON<11:8>) enable the selection of 16 different clock divider options.

The ROSSLP and ROSEL bits (REFOCON<13:12>) control the availability of the reference output during Sleep mode. The ROSEL bit determines if the oscillator on OSC1 and OSC2, or the current system clock source, is used for the reference clock output. The ROSSLP bit determines if the reference source is available on REFO when the device is in Sleep mode.

To use the reference clock output in Sleep mode, both the ROSSLP and ROSEL bits must be set. The device clock must also be configured for one of the primary modes (EC, HS or XT); otherwise, if the ROSEL bit is not also set, the oscillator on OSC1 and OSC2 will be powered down when the device enters Sleep mode. Clearing the ROSEL bit allows the reference output frequency to change as the system clock changes during any clock switches.

## REGISTER 14-2: SSPxSTAT: MSSPx STATUS REGISTER (I<sup>2</sup>C<sup>™</sup> MODE) (CONTINUED)

- BF: Buffer Full Status bit
- In Transmit mode:

bit 0

- 1 = Transmit is in progress, SSPxBUF is full
- 0 = Transmit is complete, SSPxBUF is empty
- In Receive mode:
- 1 = SSPxBUF is full (does not include the  $\overline{ACK}$  and Stop bits)
- 0 = SSPxBUF is empty (does not include the  $\overline{ACK}$  and Stop bits)
- **Note 1:** This bit is cleared on Reset and when SSPEN is cleared.
  - 2: This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next Start bit, Stop bit or not ACK bit.
  - 3: ORing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSPx is in Active mode.

## TABLE 19-2:NUMERICAL EQUIVALENTS OF VARIOUS RESULT CODES:<br/>12-BIT FRACTIONAL FORMATS

| VIN/VREF   | 12-Bit<br>Output Code | 16-Bit Fractional Format<br>Equivalent Decimal Value | /<br>e | 16-Bit Signed Fractional Format/<br>Equivalent Decimal Value |        |  |  |  |  |  |
|------------|-----------------------|------------------------------------------------------|--------|--------------------------------------------------------------|--------|--|--|--|--|--|
| +4095/4096 | 0 1111 1111 1111      | 1111 1111 1111 0000                                  | 0.999  | 0111 1111 1111 1000                                          | 0.999  |  |  |  |  |  |
| +4094/4096 | 0 1111 1111 1110      | 1111 1111 1110 0000                                  | 0.998  | 0111 1111 1110 1000                                          | 0.998  |  |  |  |  |  |
| •••        |                       |                                                      |        |                                                              |        |  |  |  |  |  |
| +1/4096    | 0 0000 0000 0001      | 0000 0000 0001 0000                                  | 0.001  | 0000 0000 0000 1000                                          | 0.001  |  |  |  |  |  |
| 0/4096     | 0 0000 0000 0000      | 0000 0000 0000 0000                                  | 0.000  | 0000 0000 0000 0000                                          | 0.000  |  |  |  |  |  |
| -1/4096    | 1 0111 1111 1111      | 0000 0000 0000 0000                                  | 0.000  | 1111 1111 1111 1000                                          | -0.001 |  |  |  |  |  |
|            |                       | •••                                                  |        |                                                              |        |  |  |  |  |  |
| -4095/4096 | 1 0000 0000 0001      | 0000 0000 0000 0000                                  | 0.000  | 1000 0000 0000 1000                                          | -0.999 |  |  |  |  |  |
| -4096/4096 | 1 0000 0000 0000      | 0000 0000 0000 0000                                  | 0.000  | 1000 0000 0000 0000                                          | -1.000 |  |  |  |  |  |

## FIGURE 19-5: A/D OUTPUT DATA FORMATS (10-BIT)

| RAM Contents:            |     |     |     |     |     |     | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|--------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Read to Bus:             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     | 11  |
| Integer                  | 0   | 0   | 0   | 0   | 0   | 0   | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                          |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Signed Integer           | s0  | s0  | s0  | s0  | s0  | s0  | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                          |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Fractional (1.15)        | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   | 0   | 0   |
|                          |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Signed Fractional (1.15) | s0  | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   | 0   |
|                          | L   | I   |     |     |     |     |     | I   | I   |     | I   |     |     |     |     |     |

## TABLE 19-3:NUMERICAL EQUIVALENTS OF VARIOUS RESULT CODES:<br/>10-BIT INTEGER FORMATS

| VIN/VREF   | 10-Bit Differential<br>Output Code<br>(11-bit result) | 16-Bit Integer Format/<br>Equivalent Decimal Value | 1    | 16-Bit Signed Integer Form<br>Equivalent Decimal Valu | nat/<br>e |  |  |  |  |  |  |
|------------|-------------------------------------------------------|----------------------------------------------------|------|-------------------------------------------------------|-----------|--|--|--|--|--|--|
| +1023/1024 | 011 1111 1111                                         | 0000 0011 1111 1111                                | 1023 | 0000 0001 1111 1111                                   | 1023      |  |  |  |  |  |  |
| +1022/1024 | 011 1111 1110                                         | 0000 0011 1111 1110                                | 1022 | 0000 0001 1111 1110                                   | 1022      |  |  |  |  |  |  |
|            | •••                                                   |                                                    |      |                                                       |           |  |  |  |  |  |  |
| +1/1024    | 000 0000 0001                                         | 0000 0000 0000 0001                                | 1    | 0000 0000 0000 0001                                   | 1         |  |  |  |  |  |  |
| 0/1024     | 000 0000 0000                                         | 0000 0000 0000 0000                                | 0    | 0000 0000 0000 0000                                   | 0         |  |  |  |  |  |  |
| -1/1024    | 101 1111 1111                                         | 0000 0000 0000 0000                                | 0    | 1111 1111 1111 1111                                   | -1        |  |  |  |  |  |  |
|            | •••                                                   |                                                    |      |                                                       |           |  |  |  |  |  |  |
| -1023/1024 | 100 0000 0001                                         | 0000 0000 0000 0000                                | 0    | 1111 1110 0000 0001                                   | -1023     |  |  |  |  |  |  |
| -1024/1024 | 100 0000 0000                                         | 0000 0000 0000 0000                                | 0    | 1111 1110 0000 0000                                   | -1024     |  |  |  |  |  |  |

## 22.0 COMPARATOR MODULE

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the Comparator module, refer to the "PIC24F Family Reference Manual", "Scalable Comparator Module" (DS39734).

The comparator module provides three dual input comparators. The inputs to the comparator can be configured to use any one of four external analog inputs, as well as a voltage reference input from either the Internal Band Gap Buffer 1 (BGBUF1) or the comparator voltage reference generator. The comparator outputs may be directly connected to the CxOUT pins. When the respective COE bit equals '1', the I/O pad logic makes the unsynchronized output of the comparator available on the pin.

A simplified block diagram of the module is shown in Figure 22-1. Diagrams of the possible individual comparator configurations are shown in Figure 22-2.

Each comparator has its own control register, CMxCON (Register 22-1), for enabling and configuring its operation. The output and event status of all three comparators is provided in the CMSTAT register (Register 22-2).

## FIGURE 22-1: COMPARATOR x MODULE BLOCK DIAGRAM



## REGISTER 22-1: CMxCON: COMPARATOR x CONTROL REGISTERS

| R/W-0          | R/W-0          | R/W-0                                                                                                                 | R/W-0               | U-0               | U-0              | R/W-0            | R-0              |  |  |  |  |  |  |
|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|------------------|------------------|------------------|--|--|--|--|--|--|
| CON            | COE            | CPOL                                                                                                                  | CLPWR               |                   |                  | CEVT             | COUT             |  |  |  |  |  |  |
| bit 15         |                |                                                                                                                       |                     |                   |                  |                  | bit 8            |  |  |  |  |  |  |
|                |                |                                                                                                                       |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| R/W-0          | R/W-0          | U-0                                                                                                                   | R/W-0               | R/W-0             | U-0              | R/W-0            | R/W-0            |  |  |  |  |  |  |
| EVPOL1         | EVPOL0(2)      |                                                                                                                       | CREF1               | CREF0             |                  | CCH1             | CCH0             |  |  |  |  |  |  |
| DIT 7          |                |                                                                                                                       |                     |                   |                  |                  | DIT U            |  |  |  |  |  |  |
| Legend:        |                |                                                                                                                       |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| R = Reada      | able bit       | W = Writable I                                                                                                        | oit                 | U = Unimplen      | nented bit, read | 1 as '0'         |                  |  |  |  |  |  |  |
| -n = Value     | at POR         | '1' = Bit is set                                                                                                      |                     | '0' = Bit is clea | ared             | x = Bit is unkr  | nown             |  |  |  |  |  |  |
|                |                |                                                                                                                       |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| bit 15         | CON: Compa     | rator x Enable I                                                                                                      | oit                 |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 1 = Compara    | tor is enabled                                                                                                        |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| <b>L:1</b> 4 4 | 0 = Compara    | tor is disabled                                                                                                       |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| DIC 14         | 1 - Compara    | COE: Comparator x Output Enable bit                                                                                   |                     |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 0 = Compara    | <ul> <li>1 = Comparator output is present on the CxOUT pin</li> <li>0 = Comparator output is internal only</li> </ul> |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| bit 13         | CPOL: Comp     | arator x Output                                                                                                       | Polarity Selec      | ct bit            |                  |                  |                  |  |  |  |  |  |  |
|                | 1 = Compara    | tor output is inv                                                                                                     | verted              |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 0 = Compara    | tor output is no                                                                                                      | t inverted          |                   |                  |                  |                  |  |  |  |  |  |  |
| bit 12         | CLPWR: Con     | nparator x Low-                                                                                                       | Power Mode S        | Select bit        |                  |                  |                  |  |  |  |  |  |  |
|                | 1 = Comparat   | or operates in l                                                                                                      | _ow-Power mo        | ower mode         |                  |                  |                  |  |  |  |  |  |  |
| bit 11-10      | Unimplemen     | ted: Read as '(                                                                                                       |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| bit 9          | CEVT: Compa    | arator x Event b                                                                                                      | ,<br>pit            |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 1 = Compara    | tor event, defin                                                                                                      | ed by EVPOL<        | <1:0>, has occu   | Irred; subseque  | ent Triggers and | l interrupts are |  |  |  |  |  |  |
|                | disabled       | until the bit is c                                                                                                    | leared              |                   |                  |                  | -                |  |  |  |  |  |  |
|                | 0 = Compara    | tor event has n                                                                                                       | ot occurred         |                   |                  |                  |                  |  |  |  |  |  |  |
| bit 8          | COUI: Comp     | arator x Output                                                                                                       | bit                 |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 1 = VIN + > VI | <u>= 0.</u><br>N-                                                                                                     |                     |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 0 = VIN + < VI | N-                                                                                                                    |                     |                   |                  |                  |                  |  |  |  |  |  |  |
|                | When CPOL :    | <u>= 1:</u>                                                                                                           |                     |                   |                  |                  |                  |  |  |  |  |  |  |
|                | 1 = VIN + < VI | N-                                                                                                                    |                     |                   |                  |                  |                  |  |  |  |  |  |  |
| bit 7-6        |                | • Trigger/Event                                                                                                       | Interrunt Pola      | rity Select hits  | 2)               |                  |                  |  |  |  |  |  |  |
| Sit Y O        | 11 = Trigger/e | event/interrupt i                                                                                                     | s generated of      | n anv change o    | of the comparat  | or output (while | e CEVT = 0       |  |  |  |  |  |  |
|                | 10 = Trigger/e | event/interrupt i                                                                                                     | s generated o       | n the high-to-lo  | w transition of  | the comparator   | output           |  |  |  |  |  |  |
|                | 01 = Trigger/e | event/interrupt i                                                                                                     | s generated or      | n the low-to-hig  | h transition of  | the comparator   | output           |  |  |  |  |  |  |
| bit 5          |                | ted: Read as 'o                                                                                                       | ,<br>,              | IISADIEU          |                  |                  |                  |  |  |  |  |  |  |
| bit 4-3        | CRFF<1.0       | Comparator y F                                                                                                        | ,<br>Reference Sele | ect bits (non-inv | erting input)    |                  |                  |  |  |  |  |  |  |
| Sit 10         | 11 = Non-inve  | erting input con                                                                                                      | nects to the D      | AC2 output        | erting input)    |                  |                  |  |  |  |  |  |  |
|                | 10 = Non-inve  | erting input con                                                                                                      | nects to the D      | AC1 output        |                  |                  |                  |  |  |  |  |  |  |
|                | 01 = Non-inve  | erting input con                                                                                                      | nects to the in     | ternal CVREF vo   | oltage           |                  |                  |  |  |  |  |  |  |
|                | 00 = 1000-1006 | erang input con                                                                                                       | nects to the C      | xinvA pin         |                  |                  |                  |  |  |  |  |  |  |
| Note 1:        | BGBUF1 voltage | is configured by                                                                                                      | y BUFREF1<1         | :0> (BUFCON       | 0<1:0>).         |                  |                  |  |  |  |  |  |  |

2: If the EVPOL<1:0> bits are set to a value other than '00', the first interrupt generated will occur on any transition of COUT. Subsequent interrupts will occur based on the EVPOLx bits setting.

The WDT, prescaler and postscaler are reset:

- On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSCx bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

If the WDT is enabled in hardware (FWDTEN<1:0> = 11), it will continue to run during Sleep or Idle modes. When the WDT time-out occurs, the device will wake and code execution will continue from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bit (RCON<3:2>) will need to be cleared in software after the device wakes up.

The WDT Flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.

Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed.

## 25.3.1 WINDOWED OPERATION

The Watchdog Timer has an optional Fixed Window mode of operation. In this Windowed mode, CLRWDT instructions can only reset the WDT during the last 1/4 of the programmed WDT period. A CLRWDT instruction executed before that window causes a WDT Reset, similar to a WDT time-out.

Windowed WDT mode is enabled by programming the Configuration bit, WINDIS (FWDT<6>), to '0'.

## 25.3.2 CONTROL REGISTER

The WDT is enabled or disabled by the FWDTEN<1:0> Configuration bits. When both of the FWDTEN<1:0> Configuration bits are set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN<1:0> Configuration bits have been programmed to '10'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user to enable the WDT for critical code segments, and disable the WDT during non-critical segments, for maximum power savings. When the FWDTEN<1:0> bits are set to '01', the WDT is only enabled in Run and Idle modes, and is disabled in Sleep. Software control of the SWDTEN bit (RCON<5>) is disabled with this setting.



## FIGURE 25-2: WDT BLOCK DIAGRAM

NOTES:





## TABLE 27-33: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS REQUIREMENTS (SLAVE MODE)

| Param.<br>No. | Symbol              | Characte        | Min          | Мах  | Units | Conditions |                              |  |  |
|---------------|---------------------|-----------------|--------------|------|-------|------------|------------------------------|--|--|
| 90            | TSU:STA             | Start Condition | 100 kHz mode | 4700 |       | ns         | Only relevant for Repeated   |  |  |
|               |                     | Setup Time      | 400 kHz mode | 600  |       |            | Start condition              |  |  |
| 91            | 91 THD:STA          | Start Condition | 100 kHz mode | 4000 | —     | ns         | After this period, the first |  |  |
|               |                     | Hold Time       | 400 kHz mode | 600  | —     |            | clock pulse is generated     |  |  |
| 92            | Tsu:sto             | Stop Condition  | 100 kHz mode | 4700 |       | ns         |                              |  |  |
|               |                     | Setup Time      | 400 kHz mode | 600  | —     |            |                              |  |  |
| 93            | 3 THD:STO Stop Cond | Stop Condition  | 100 kHz mode | 4000 | —     | ns         |                              |  |  |
|               |                     | Hold Time       | 400 kHz mode | 600  | _     |            |                              |  |  |

## FIGURE 27-16: I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING



## т

| Timer1                                               | 141 |
|------------------------------------------------------|-----|
| Timing Diagrams                                      |     |
| A/D Conversion                                       | 295 |
| Brown-out Reset Characteristics                      | 284 |
| Capture/Compare/PWM (MCCPx, SCCPx)                   | 285 |
| CLKO and I/O Timing                                  | 282 |
| Example SPI Master Mode (CKE = 0)                    | 286 |
| Example SPI Master Mode (CKE = 1)                    | 287 |
| Example SPI Slave Mode (CKE = 0)                     | 288 |
| Example SPI Slave Mode (CKE = 1)                     | 289 |
| External Clock                                       | 280 |
| I <sup>2</sup> C Bus Data                            | 290 |
| I <sup>2</sup> C Bus Start/Stop Bits                 | 290 |
| MSSPx I <sup>2</sup> C Bus Data                      | 293 |
| MSSPx I <sup>2</sup> C Bus Start/Stop Bits           | 292 |
| Reset, Watchdog Timer. Oscillator Start-up Timer,    |     |
| Power-up Timer Characteristics                       | 283 |
| Timing Requirements                                  |     |
| Capture/Compare/PWM (MCCPx, SCCPx)                   | 285 |
| Comparator                                           | 285 |
| Comparator Voltage Reference Settling Time           | 285 |
| I <sup>2</sup> C Bus Data (Slave Mode)               | 291 |
| I <sup>2</sup> C Bus Data Requirements (Master Mode) | 293 |
| I <sup>2</sup> C Bus Start/Stop Bits (Master Mode)   | 292 |
| I <sup>2</sup> C Bus Start/Stop Bits (Slave Mode)    | 290 |
| SPI Mode (Master Mode, CKE = 0)                      | 286 |
| SPI Mode (Master Mode, CKE = 1)                      | 287 |
| SPI Mode (Slave Mode, CKE = 0)                       | 288 |
| SPI Slave Mode (CKE = 1)                             | 289 |

## 

| UARI                                         |    |
|----------------------------------------------|----|
| Baud Rate Generator (BRG) 17                 | 74 |
| Break and Sync Transmit Sequence             | 75 |
| IrDA Support 17                              | 75 |
| Operation of UxCTS and UxRTS Control Pins 17 | 75 |
| Receiving in 8-Bit or 9-Bit Data Mode        | 75 |
| Transmitting in 8-Bit Data Mode              | 75 |
| Transmitting in 9-Bit Data Mode              | 75 |
| Universal Asynchronous Receiver              |    |
| Transmitter (UART) 17                        | 73 |
| V                                            |    |
| Voltage Regulator (VREG)13                   | 34 |
| Voltage-Frequency Graph                      |    |
| (PIC24F16KM204 Extended)26                   | 67 |
| Voltage-Frequency Graph                      |    |
| (PIC24F16KM204 Industrial)26                 | 66 |
| Voltage-Frequency Graph                      |    |
| (PIC24FV16KM204 Extended)26                  | 67 |
| Voltage-Frequency Graph                      |    |
| (PIC24FV16KM204 Industrial)                  | 66 |
| W                                            |    |
| Watchdog Timer (WDT) 25                      | 57 |
|                                              |    |

| Watchdog Timer (WDT) | 257 |
|----------------------|-----|
| Windowed Operation   | 258 |
| WWW Address          | 332 |
| WWW, On-Line Support | 11  |

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Microchip Trader<br>Architecture —<br>Flash Memory Fa<br>Program Memory<br>Product Group<br>Pin Count —<br>Tape and Reel Fl<br>Temperature Rar<br>Package —<br>Pattern — | PIC 24 FV 16 KM2 04 T - I / PT - XXX<br>mark                                                                                       | <ul> <li>Examples:</li> <li>a) PIC24FV16KM204-I/ML: Wide Voltage Range,<br/>General Purpose, 16-Kbyte Program Memory,<br/>44-Pin, Industrial Temp., QFN Package</li> <li>b) PIC24F08KM102-I/SS: Standard Voltage Range,<br/>General Purpose with Reduced Feature Set,<br/>8-Kbyte Program Memory, 28-Pin, Industrial<br/>Temp., SSOP Package</li> </ul> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Architecture                                                                                                                                                             | 24 = 16-bit modified Harvard without DSP                                                                                           |                                                                                                                                                                                                                                                                                                                                                         |
| Flash Memory Family                                                                                                                                                      | <ul><li>F = Standard voltage range Flash program memory</li><li>FV = Wide voltage range Flash program memory</li></ul>             |                                                                                                                                                                                                                                                                                                                                                         |
| Product Group                                                                                                                                                            | KM2 = General Purpose PIC24F Lite Microcontroller<br>KM1 = General Purpose PIC24F Lite Microcontroller with<br>Reduced Feature Set |                                                                                                                                                                                                                                                                                                                                                         |
| Pin Count                                                                                                                                                                | 01 = 20-pin<br>02 = 28-pin<br>04 = 44-pin                                                                                          |                                                                                                                                                                                                                                                                                                                                                         |
| Temperature Range                                                                                                                                                        | I = $-40^{\circ}$ C to $+85^{\circ}$ C (Industrial)<br>E = $-40^{\circ}$ C to $+125^{\circ}$ C (Extended)                          |                                                                                                                                                                                                                                                                                                                                                         |
| Package                                                                                                                                                                  | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                               |                                                                                                                                                                                                                                                                                                                                                         |
| Pattern                                                                                                                                                                  | Three-digit QTP, SQTP, Code or Special Requirements<br>(blank otherwise)<br>ES = Engineering Sample                                |                                                                                                                                                                                                                                                                                                                                                         |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

 $\ensuremath{\textcircled{\sc 0}}$  2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-62077-358-1

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.