

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

•XF

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                              |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                   |
| Number of I/O              | 24                                                                           |
| Program Memory Size        | 16KB (5.5K x 24)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 512 x 8                                                                      |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 19x10b/12b                                                               |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 28-VQFN Exposed Pad                                                          |
| Supplier Device Package    | 28-QFN (6x6)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f16km102-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Table of Contents**

| 1.0   | Device Overview                                             | 13    |
|-------|-------------------------------------------------------------|-------|
| 2.0   | Guidelines for Getting Started with 16-Bit Microcontrollers | 29    |
| 3.0   | CPU                                                         | 35    |
| 4.0   | Memory Organization                                         | 41    |
| 5.0   | Flash Program Memory                                        | 67    |
| 6.0   | Data EEPROM Memory                                          | 73    |
| 7.0   | Resets                                                      | 79    |
| 8.0   | Interrupt Controller                                        | 85    |
| 9.0   | Oscillator Configuration                                    | . 121 |
| 10.0  | Power-Saving Features                                       | . 131 |
| 11.0  | I/O Ports                                                   | . 137 |
| 12.0  | Timer1                                                      | . 141 |
| 13.0  | Capture/Compare/PWM/Timer Modules (MCCP and SCCP)           | . 143 |
| 14.0  | Master Synchronous Serial Port (MSSP)                       | . 159 |
| 15.0  | Universal Asynchronous Receiver Transmitter (UART)          | . 173 |
| 16.0  | Real-Time Clock and Calendar (RTCC)                         | . 181 |
| 17.0  | Configurable Logic Cell (CLC)                               | . 195 |
| 18.0  | High/Low-Voltage Detect (HLVD)                              | . 207 |
| 19.0  | 12-Bit A/D Converter with Threshold Detect                  | . 209 |
| 20.0  | 8-Bit Digital-to-Analog Converter (DAC)                     | . 229 |
| 21.0  | Dual Operational Amplifier Module                           | . 233 |
| 22.0  | Comparator Module                                           | . 235 |
| 23.0  | Comparator Voltage Reference                                | . 239 |
| 24.0  | Charge Time Measurement Unit (CTMU)                         | . 241 |
| 25.0  | Special Features                                            | . 249 |
| 26.0  | Development Support                                         | . 261 |
| 27.0  | Electrical Characteristics                                  | . 265 |
| 28.0  | Packaging Information                                       | . 297 |
| Appe  | ndix A: Revision History                                    | . 325 |
| Index | · · · · · · · · · · · · · · · · · · ·                       | 327   |
| The M | /icrochip Web Site                                          | . 333 |
| Custo | omer Change Notification Service                            | . 333 |
| Custo | omer Support                                                | . 333 |
| Produ | uct Identification System                                   | . 335 |



### TABLE 1-5: PIC24FV16KM204 FAMILY PINOUT DESCRIPTION (CONTINUED)

|          |                                  |                                  | F             |                        |                |                                  |                                  | FV            |                        |                |     |        |                                 |
|----------|----------------------------------|----------------------------------|---------------|------------------------|----------------|----------------------------------|----------------------------------|---------------|------------------------|----------------|-----|--------|---------------------------------|
|          |                                  |                                  | Pin Numb      | er                     |                |                                  | I                                | Pin Numb      | er                     |                |     |        |                                 |
| Function | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/<br>TQFP | 48-Pin<br>UQFN | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/<br>TQFP | 48-Pin<br>UQFN | I/O | Buffer | Description                     |
| RB9      | 13                               | 18                               | 15            | 1                      | 1              | 13                               | 18                               | 15            | 1                      | 1              | I/O | ST     | PORTB Pins                      |
| RB10     | _                                | 21                               | 18            | 8                      | 9              | _                                | 21                               | 18            | 8                      | 9              | I/O | ST     | PORTB Pins                      |
| RB11     | _                                | 22                               | 19            | 9                      | 10             | _                                | 22                               | 19            | 9                      | 10             | I/O | ST     | PORTB Pins                      |
| RB12     | 15                               | 23                               | 20            | 10                     | 11             | 15                               | 23                               | 20            | 10                     | 11             | I/O | ST     | PORTB Pins                      |
| RB13     | 16                               | 24                               | 21            | 11                     | 12             | 16                               | 24                               | 21            | 11                     | 12             | I/O | ST     | PORTB Pins                      |
| RB14     | 17                               | 25                               | 22            | 14                     | 15             | 17                               | 25                               | 22            | 14                     | 15             | I/O | ST     | PORTB Pins                      |
| RB15     | 18                               | 26                               | 23            | 15                     | 16             | 18                               | 26                               | 23            | 15                     | 16             | I/O | ST     | PORTB Pins                      |
| RC0      | _                                | _                                | _             | 25                     | 27             | _                                | _                                | —             | 25                     | 27             | I/O | ST     | PORTC Pins                      |
| RC1      | _                                | _                                | _             | 26                     | 28             | _                                | _                                | —             | 26                     | 28             | I/O | ST     | PORTC Pins                      |
| RC2      | _                                | _                                | _             | 27                     | 29             | _                                | _                                | —             | 27                     | 29             | I/O | ST     | PORTC Pins                      |
| RC3      |                                  |                                  | _             | 36                     | 39             | _                                |                                  | —             | 36                     | 39             | I/O | ST     | PORTC Pins                      |
| RC4      |                                  |                                  | _             | 37                     | 40             | _                                |                                  | —             | 37                     | 40             | I/O | ST     | PORTC Pins                      |
| RC5      |                                  |                                  | _             | 38                     | 41             | _                                |                                  | —             | 38                     | 41             | I/O | ST     | PORTC Pins                      |
| RC6      |                                  |                                  | _             | 2                      | 2              | _                                |                                  | _             | 2                      | 2              | I/O | ST     | PORTC Pins                      |
| RC7      |                                  |                                  | _             | 3                      | 3              | _                                |                                  | _             | 3                      | 3              | I/O | ST     | PORTC Pins                      |
| RC8      |                                  |                                  | _             | 4                      | 4              | _                                |                                  | _             | 4                      | 4              | I/O | ST     | PORTC Pins                      |
| RC9      | _                                | _                                | _             | 5                      | 5              | _                                | _                                | —             | 5                      | 5              | I/O | ST     | PORTC Pins                      |
| REFO     | 18                               | 26                               | 23            | 15                     | 16             | 18                               | 26                               | 23            | 15                     | 16             | 0   | _      | Reference Clock Output          |
| RTCC     |                                  | 25                               | 22            | 14                     | 15             | _                                | 25                               | 22            | 14                     | 15             | 0   | _      | Real-Time Clock/Calendar Output |
| SCK1     | 15                               | 22                               | 19            | 9                      | 10             | 15                               | 22                               | 19            | 9                      | 10             | I/O | ST     | MSSP1 SPI Clock                 |
| SDI1     | 17                               | 21                               | 18            | 8                      | 9              | 17                               | 21                               | 18            | 8                      | 9              | I   | ST     | MSSP1 SPI Data Input            |
| SDO1     | 16                               | 24                               | 21            | 11                     | 12             | 16                               | 24                               | 21            | 11                     | 12             | 0   | —      | MSSP1 SPI Data Output           |
| SS1      | 18                               | 26                               | 23            | 15                     | 16             | 18                               | 26                               | 23            | 15                     | 16             | I   | ST     | MSSP1 SPI Slave Select Input    |
| SCK2     | _                                | 14                               | 11            | 38                     | 41             | —                                | 14                               | 11            | 38                     | 41             | I/O | ST     | MSSP2 SPI Clock                 |
| SDI2     | _                                | 19                               | 16            | 36                     | 39             | _                                | 19                               | 16            | 36                     | 39             | I   | ST     | MSSP2 SPI Data Input            |
| SDO2     | _                                | 15                               | 12            | 37                     | 40             | _                                | 15                               | 12            | 37                     | 40             | 0   |        | MSSP2 SPI Data Output           |
| SS2      | _                                | 23                               | 20            | 35                     | 38             | _                                | 23                               | 20            | 35                     | 38             | Ι   | ST     | MSSP2 SPI Slave Select Input    |

**Legend:** ANA = Analog level input/output, ST = Schmitt Trigger input buffer,  $I^2C^{TM} = I^2C/SMBus$  input buffer

#### TABLE 4-4: ICN REGISTER MAP

| File<br>Name | Addr. | Bit 15                   | Bit 14  | Bit 13  | Bit 12                 | Bit 11                   | Bit 10                 | Bit 9                   | Bit 8                    | Bit 7                   | Bit 6   | Bit 5   | Bit 4                  | Bit 3                  | Bit 2                  | Bit 1                  | Bit 0                    | All<br>Resets |
|--------------|-------|--------------------------|---------|---------|------------------------|--------------------------|------------------------|-------------------------|--------------------------|-------------------------|---------|---------|------------------------|------------------------|------------------------|------------------------|--------------------------|---------------|
| CNPD1        | 56h   | CN15PDE <sup>(1,2)</sup> | CN14PDE | CN13PDE | CN12PDE                | CN11PDE                  | CN10PDE(2)             | CN9PDE <sup>(1,2)</sup> | -                        | CN7PDE <sup>(1,2)</sup> | CN6PDE  | CN5PDE  | CN4PDE                 | CN3PDE                 | CN2PDE                 | CN1PDE                 | CN0PDE                   | 0000          |
| CNPD2        | 58h   | CN31PDE <sup>(2)</sup>   | CN30PDE | CN29PDE | CN28PDE <sup>(2)</sup> | CN27PDE <sup>(1,2)</sup> | CN26PDE <sup>(2)</sup> | CN25PDE <sup>(2)</sup>  | CN24PDE <sup>(1,2)</sup> | CN23PDE                 | CN22PDE | CN21PDE | CN20PDE(2)             | CN19PDE <sup>(2)</sup> | CN18PDE <sup>(2)</sup> | CN17PDE <sup>(2)</sup> | CN16PDE <sup>(1,2)</sup> | 0000          |
| CNPD3        | 5Ah   | _                        | _       | _       | _                      | _                        | _                      | _                       | _                        | _                       | _       | _       | CN36PDE <sup>(2)</sup> | CN35PDE <sup>(2)</sup> | CN34PDE <sup>(2)</sup> | CN33PDE <sup>(2)</sup> | CN32PDE <sup>(2)</sup>   | 0000          |
| CNEN1        | 62h   | CN15IE <sup>(1,2)</sup>  | CN14IE  | CN13IE  | CN12IE                 | CN11IE                   | CN10IE <sup>(2)</sup>  | CN9IE <sup>(1,2)</sup>  | _                        | CN7IE <sup>(1,2)</sup>  | CN6IE   | CN5IE   | CN4IE                  | CN3IE                  | CN2IE                  | CN1IE                  | CN0IE                    | 0000          |
| CNEN2        | 64h   | CN31IE <sup>(2)</sup>    | CN30IE  | CN29IE  | CN28IE <sup>(2)</sup>  | CN27IE <sup>(1,2)</sup>  | CN26IE <sup>(2)</sup>  | CN25IE <sup>(2)</sup>   | CN24IE <sup>(1,2)</sup>  | CN23IE                  | CN22IE  | CN21IE  | CN20IE <sup>(2)</sup>  | CN19IE <sup>(2)</sup>  | CN18IE <sup>(2)</sup>  | CN17IE <sup>(2)</sup>  | CN16IE <sup>(1,2)</sup>  | 0000          |
| CNEN3        | 66h   | -                        | _       | —       | _                      | _                        | _                      | —                       | —                        | —                       | _       | _       | CN36IE <sup>(2)</sup>  | CN35IE <sup>(2)</sup>  | CN34IE <sup>(2)</sup>  | CN33IE <sup>(2)</sup>  | CN32IE <sup>(2)</sup>    | 0000          |
| CNPU1        | 6Eh   | CN15PUE <sup>(1,2)</sup> | CN14PUE | CN13PUE | CN12PUE                | CN11PUE                  | CN10PUE <sup>(2)</sup> | CN9PUE <sup>(1,2)</sup> | —                        | CN7PUE <sup>(1,2)</sup> | CN6PUE  | CN5PUE  | CN4PUE                 | <b>CN3PUE</b>          | CN2PUE                 | CN1PUE                 | CN0PUE                   | 0000          |
| CNPU2        | 70h   | CN31PUE <sup>(2)</sup>   | CN30PUE | CN29PUE | CN28PUE(2)             | CN27PUE <sup>(1,2)</sup> | CN26PUE <sup>(2)</sup> | CN25PUE <sup>(2)</sup>  | CN24PUE <sup>(1,2)</sup> | CN23PUE                 | CN22PUE | CN21PUE | CN20PUE <sup>(2)</sup> | CN19PUE <sup>(2)</sup> | CN18PUE <sup>(2)</sup> | CN17PUE <sup>(2)</sup> | CN16PUE <sup>(1,2)</sup> | 0000          |
| CNPU3        | 72h   | _                        | _       | _       |                        | _                        | _                      | _                       | _                        | _                       | _       | _       | CN36PUE <sup>(2)</sup> | CN35PUE <sup>(2)</sup> | CN34PUE <sup>(2)</sup> | CN33PUE <sup>(2)</sup> | CN32PUE <sup>(2)</sup>   | 0000          |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: These bits are available only on 28-pin devices

2: These bits are available only on 44-pin devices

#### TABLE 4-21: PORTA REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 <sup>(4,5)</sup> | Bit 10 <sup>(4,5)</sup> | Bit 9 <sup>(4,5)</sup> | Bit 8 <sup>(4,5)</sup> | Bit 7 <sup>(4)</sup> | Bit 6 <sup>(3)</sup> | Bit 5 <sup>(2)</sup> | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets       |
|-----------|-------|--------|--------|--------|--------|-------------------------|-------------------------|------------------------|------------------------|----------------------|----------------------|----------------------|--------|--------|--------|--------|--------|---------------------|
| TRISA     | 2C0h  | _      | —      | _      | _      | TRISA11                 | TRISA10                 | TRISA9                 | TRISA8                 | TRISA7               | TRISA6               | _                    | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 0FDF <sup>(1)</sup> |
| PORTA     | 2C2h  | _      | _      | _      | _      | RA11                    | RA10                    | RA9                    | RA8                    | RA7                  | RA6                  | RA5                  | RA4    | RA3    | RA2    | RA1    | RA0    | xxxx                |
| LATA      | 2C4h  | _      | _      | _      | _      | LATA11                  | LATA10                  | LATA9                  | LATA8                  | LATA7                | LATA6                |                      | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | xxxx                |
| ODCA      | 2C6h  | _      | _      | _      | -      | ODA11                   | ODA10                   | ODA9                   | ODA8                   | ODA7                 | ODA6                 | _                    | ODA4   | ODA3   | ODA2   | ODA1   | ODA0   | 0000                |

**Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition, r = reserved.

Note 1: Reset value depends on the device type; the PIC24F16KM204 value is shown.

2: These bits are only available when MCLRE (FPOR<7>) = 0.

3: These bits are not implemented in FV devices.

4: These bits are not implemented in 20-pin devices.

5: These bits are not implemented in 28-pin devices.

#### TABLE 4-22: PORTB REGISTER MAP

| File Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 <sup>(2)</sup> | Bit 10 <sup>(2)</sup> | Bit 9  | Bit 8  | Bit 7  | Bit 6 <sup>(2)</sup> | Bit 5 <sup>(2)</sup> | Bit 4  | Bit 3 <sup>(2)</sup> | Bit 2  | Bit 1  | Bit 0  | All<br>Resets       |
|-----------|-------|---------|---------|---------|---------|-----------------------|-----------------------|--------|--------|--------|----------------------|----------------------|--------|----------------------|--------|--------|--------|---------------------|
| TRISB     | 2C8h  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11               | TRISB10               | TRISB9 | TRISB8 | TRISB7 | TRISB6               | TRISB5               | TRISB4 | TRISB3               | TRISB2 | TRISB1 | TRISB0 | <sub>FFFF</sub> (1) |
| PORTB     | 2CAh  | RB15    | RB14    | RB13    | RB12    | RB11                  | RB10                  | RB9    | RB8    | RB7    | RB6                  | RB5                  | RB4    | RB3                  | RB2    | RB1    | RB0    | xxxx                |
| LATB      | 2CCh  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11                | LATB10                | LATB9  | LATB8  | LATB7  | LATB6                | LATB5                | LATB4  | LATB3                | LATB2  | LATB1  | LATB0  | xxxx                |
| ODCB      | 2CEh  | ODB15   | ODB14   | ODB13   | ODB12   | ODB11                 | ODB10                 | ODB9   | ODB8   | ODB7   | ODB6                 | ODB5                 | ODB4   | ODB3                 | ODB2   | ODB1   | ODB0   | 0000                |

**Legend:** x = unknown, u = unchanged, - = unimplemented, q = value depends on condition, r = reserved.

Note 1: Reset value depends on the device type; the PIC24F16KM204 value is shown.

2: These bits are not implemented in 20-pin devices.

#### TABLE 4-23: PORTC REGISTER MAP

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 <sup>(2,3)</sup> | Bit 8 <sup>(2,3)</sup> | Bit 7 <sup>(2,3)</sup> | Bit 6 <sup>(2,3)</sup> | Bit 5 <sup>(2,3)</sup> | Bit 4 <sup>(2,3)</sup> | Bit 3 <sup>(2,3)</sup> | Bit 2 <sup>(2,3)</sup> | Bit 1 <sup>(2,3)</sup> | Bit 0 <sup>(2,3)</sup> | All<br>Resets       |
|--------------|-------|--------|--------|--------|--------|--------|--------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|---------------------|
| TRISC        | 2D0h  | —      | _      |        | _      |        | _      | TRISC9                 | TRISC8                 | TRISC7                 | TRISC6                 | TRISC5                 | TRISC4                 | TRISC3                 | TRISC2                 | TRISC1                 | TRISC0                 | 03FF <sup>(1)</sup> |
| PORTC        | 2D2h  | _      | _      | _      |        | —      |        | RC9                    | RC8                    | RC7                    | RC6                    | RC5                    | RC4                    | RC3                    | RC2                    | RC1                    | RC0                    | xxxx                |
| LATTC        | 2D4h  | _      | _      | _      | _      | _      | _      | LATC9                  | LATC8                  | LATC7                  | LATC6                  | LATC5                  | LATC4                  | LATC3                  | LATC2                  | LATC1                  | LATC0                  | xxxx                |
| ODCC         | 2D6h  | _      | _      | _      | _      | _      | _      | ODC9                   | ODC8                   | ODC7                   | ODC6                   | ODC5                   | ODC4                   | ODC3                   | ODC2                   | ODC1                   | ODC0                   | 0000                |

Legend: x = unknown, u = unchanged, — = unimplemented, q = value depends on condition, r = reserved.

Note 1: Reset value depends on the device type; the PIC24F16KM204 value is shown.

**2:** These bits are not implemented in 20-pin devices.

3: These bits are not implemented in 28-pin devices.

## 7.4.2 SOFTWARE ENABLED BOR

When BOREN<1:0> = 01, the BOR can be enabled or disabled by the user in software. This is done with the control bit, SBOREN (RCON<13>). Setting SBOREN enables the BOR to function as previously described. Clearing the SBOREN disables the BOR entirely. The SBOREN bit operates only in this mode; otherwise, it is read as '0'.

Placing BOR under software control gives the user the additional flexibility of tailoring the application to its environment without having to reprogram the device to change the BOR configuration. It also allows the user to tailor the incremental current that the BOR consumes. While the BOR current is typically very small, it may have some impact in low-power applications.

| Note: | Even when the BOR is under software con-   |
|-------|--------------------------------------------|
|       | trol, the Brown-out Reset voltage level is |
|       | still set by the BORV<1:0> Configuration   |
|       | bits; it can not be changed in software.   |

#### 7.4.3 DETECTING BOR

When BOR is enabled, the BOR bit (RCON<1>) is always reset to '1' on any BOR or POR event. This makes it difficult to determine if a BOR event has occurred just by reading the state of BOR alone. A more reliable method is to simultaneously check the state of both POR and BOR. This assumes that the POR and BOR bits are reset to '0' in the software immediately after any POR event. If the BOR bit is '1' while POR is '0', it can be reliably assumed that a BOR event has occurred.

### 7.4.4 DISABLING BOR IN SLEEP MODE

When BOREN<1:0> = 10, BOR remains under hardware control and operates as previously described. However, whenever the device enters Sleep mode, BOR is automatically disabled. When the device returns to any other operating mode, BOR is automatically re-enabled.

This mode allows for applications to recover from brown-out situations, while actively executing code, when the device requires BOR protection the most. At the same time, it saves additional power in Sleep mode by eliminating the small incremental BOR current.

Note: BOR levels differ depending on device type; PIC24FV16KM204 devices are at different levels than those of PIC24F16KM204 devices. See Section 27.0 "Electrical Characteristics" for BOR voltage levels.

#### REGISTER 8-3: INTCON1: INTERRUPT CONTROL REGISTER 1

| R/W-0  | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| NSTDIS | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | R/W-0, HS | R/W-0, HS | R/W-0, HS | R/W-0, HS | U-0   |
|-------|-----|-----|-----------|-----------|-----------|-----------|-------|
| —     | —   | —   | MATHERR   | ADDRERR   | STKERR    | OSCFAIL   | —     |
| bit 7 |     |     |           |           |           |           | bit 0 |

| Legend:       |                                  | HS = Hardware Settable bi                                      | t                     |                    |
|---------------|----------------------------------|----------------------------------------------------------------|-----------------------|--------------------|
| R = Readabl   | e bit                            | W = Writable bit                                               | U = Unimplemented bit | , read as '0'      |
| -n = Value at | POR                              | '1' = Bit is set                                               | '0' = Bit is cleared  | x = Bit is unknown |
|               |                                  |                                                                |                       |                    |
| bit 15        | NSTDIS: Inte                     | errupt Nesting Disable bit                                     |                       |                    |
|               | 1 = Interrupt<br>0 = Interrupt   | nesting is disabled<br>nesting is enabled                      |                       |                    |
| bit 14-5      | Unimplemen                       | nted: Read as '0'                                              |                       |                    |
| bit 4         | MATHERR: A                       | Arithmetic Error Trap Status I                                 | bit                   |                    |
|               | 1 = Overflow<br>0 = Overflow     | trap has occurred<br>trap has not occurred                     |                       |                    |
| bit 3         | ADDRERR: /                       | Address Error Trap Status bit                                  | t                     |                    |
|               | 1 = Address<br>0 = Address       | error trap has occurred<br>error trap has not occurred         |                       |                    |
| bit 2         | STKERR: Sta                      | ack Error Trap Status bit                                      |                       |                    |
|               | 1 = Stack erro<br>0 = Stack erro | or trap has occurred<br>or trap has not occurred               |                       |                    |
| bit 1         | OSCFAIL: O                       | scillator Failure Trap Status I                                | bit                   |                    |
|               | 1 = Oscillator<br>0 = Oscillator | r failure trap has occurred<br>r failure trap has not occurred | t                     |                    |
| bit 0         | Unimplemen                       | nted: Read as '0'                                              |                       |                    |

| REGISTER      | 8-5: IFS0:                           | : INTERRUPT                        | FLAG STAT         | US REGISTE        | R 0              |                 |           |
|---------------|--------------------------------------|------------------------------------|-------------------|-------------------|------------------|-----------------|-----------|
| R/W-0, HS     | U-0                                  | R/W-0, HS                          | R/W-0, HS         | R/W-0, HS         | U-0              | U-0             | R/W-0, HS |
| NVMIF         | _                                    | AD1IF                              | U1TXIF            | U1RXIF            |                  |                 | CCT2IF    |
| bit 15        |                                      |                                    |                   |                   |                  |                 | bit 8     |
| R/W-0, HS     | R/W-0, HS                            | R/W-0, HS                          | U-0               | R/W-0, HS         | R/W-0, HS        | R/W-0, HS       | R/W-0, HS |
| CCT1IF        | CCP4IF                               | CCP3IF                             | —                 | T1IF              | CCP2IF           | CCP1IF          | INT0IF    |
| bit 7         | •                                    |                                    |                   |                   |                  |                 | bit 0     |
| Legend:       |                                      | HS = Hardwar                       | e Settable bit    |                   |                  |                 |           |
| R = Readable  | e bit                                | W = Writable b                     | bit               | U = Unimplen      | nented bit, read | d as '0'        |           |
| -n = Value at | POR                                  | '1' = Bit is set                   |                   | '0' = Bit is clea | ared             | x = Bit is unkr | IOWN      |
| bit 15        | NVMIF: NVM                           | /I Interrupt Flag §                | Status bit        |                   |                  |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
|               | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| bit 14        | Unimplemer                           | nted: Read as '0                   | 3                 |                   |                  |                 |           |
| bit 13        | AD1IF: A/D (                         | Conversion Com                     | plete Interrupt   | t Flag Status bit | t                |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
| hit 10        |                                      | PT1 Transmitter                    | Interrupt Elec    | Statua bit        |                  |                 |           |
| DIL 12        | 1 = Interrupt                        |                                    | urred             | Status bit        |                  |                 |           |
|               | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| bit 11        | U1RXIF: UA                           | RT1 Receiver In                    | terrupt Flag St   | tatus bit         |                  |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
|               | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| bit 10-9      | Unimplemer                           | nted: Read as '0                   | 3                 |                   |                  |                 |           |
| bit 8         | CCT2IF: Cap                          | oture/Compare 2                    | Timer Interru     | pt Flag Status b  | bit              |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
| hit 7         |                                      | request has not                    | Timor Interru     | nt Elaa Status k  | sit              |                 |           |
|               | 1 = Interrupt                        | request has occ                    |                   | pi Flay Status i  | JIL              |                 |           |
|               | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| bit 6         | CCP4IF: Cap                          | pture/Compare 4                    | Event Interru     | pt Flag Status I  | oit              |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
|               | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| bit 5         | CCP3IF: Cap                          | pture/Compare 3                    | Event Interru     | pt Flag Status b  | oit              |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred .           |                   |                  |                 |           |
| L:1 4         | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| DIT 4         |                                      | nted: Read as 10                   | tatua hit         |                   |                  |                 |           |
| DIL 3         | 1 - Interrupt                        | request has ees                    | urrod             |                   |                  |                 |           |
|               | 1 = Interrupt<br>0 = Interrupt       | request has not                    | occurred          |                   |                  |                 |           |
| bit 2         | CCP2IF: Car                          | pture/Compare 2                    | Event Interru     | pt Flag Status b  | oit              |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
|               | 0 = Interrupt                        | request has not                    | occurred          |                   |                  |                 |           |
| bit 1         | CCP1IF: Cap                          | pture/Compare 1                    | Event Interru     | pt Flag Status b  | oit              |                 |           |
|               | 1 = Interrupt                        | request has occ                    | urred             |                   |                  |                 |           |
| 1.11.0        | 0 = Interrupt                        | request has not                    |                   |                   |                  |                 |           |
| DIT U         | IN I UIF: Exte                       | rnal Interrupt 0 F                 | -lag Status bit   |                   |                  |                 |           |
|               | $\perp$ = interrupt<br>0 = Interrupt | request has occ<br>request has not | urrea<br>occurred |                   |                  |                 |           |

#### REGISTER 9-1: OSCCON: OSCILLATOR CONTROL REGISTER (CONTINUED)

| bit 7   | CLKLOCK: Clock Selection Lock Enable bit<br><u>If FSCM is Enabled (FCKSM1 = 1):</u><br>1 = Clock and PLL selections are locked<br>0 = Clock and PLL selections are not locked and may be modified by setting the OSWEN bit<br><u>If FSCM is Disabled (FCKSM1 = 0):</u><br>Clock and PLL selections are never locked and may be modified by setting the OSWEN bit. |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                        |
| bit 5   | LOCK: PLL Lock Status bit <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                          |
|         | <ul> <li>1 = PLL module is in lock or PLL module start-up timer is satisfied</li> <li>0 = PLL module is out of lock, PLL start-up timer is running or PLL is disabled</li> </ul>                                                                                                                                                                                  |
| bit 4   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                        |
| bit 3   | CF: Clock Fail Detect bit                                                                                                                                                                                                                                                                                                                                         |
|         | <ul> <li>1 = FSCM has detected a clock failure</li> <li>0 = No clock failure has been detected</li> </ul>                                                                                                                                                                                                                                                         |
| bit 2   | SOSCDRV: Secondary Oscillator Drive Strength bit <sup>(3)</sup>                                                                                                                                                                                                                                                                                                   |
|         | <ul> <li>1 = High-power SOSC circuit is selected</li> <li>0 = Low/high-power select is done via the SOSCSRC Configuration bit</li> </ul>                                                                                                                                                                                                                          |
| bit 1   | SOSCEN: 32 kHz Secondary Oscillator (SOSC) Enable bit                                                                                                                                                                                                                                                                                                             |
|         | <ul><li>1 = Enables the Secondary Oscillator</li><li>0 = Disables the Secondary Oscillator</li></ul>                                                                                                                                                                                                                                                              |
| bit 0   | OSWEN: Oscillator Switch Enable bit                                                                                                                                                                                                                                                                                                                               |
|         | <ul> <li>1 = Initiates an oscillator switch to the clock source specified by the NOSC&lt;2:0&gt; bits</li> <li>0 = Oscillator switch is complete</li> </ul>                                                                                                                                                                                                       |
| Note 1: | Reset values for these bits are determined by the FNOSCx Configuration bits.                                                                                                                                                                                                                                                                                      |

- 2: This bit also resets to '0' during any valid clock switch or whenever a non-PLL Clock mode is selected.
- **3:** When SOSC is selected to run from a digital clock input, rather than an external crystal (SOSCSRC = 0), this bit has no effect.

## REGISTER 16-1: RCFGCAL: RTCC CALIBRATION AND CONFIGURATION REGISTER<sup>(1)</sup> (CONTINUED)

- **Note 1:** The RCFGCAL register is only affected by a POR.
  - 2: A write to the RTCEN bit is only allowed when RTCWREN = 1.
  - 3: This bit is read-only; it is cleared to '0' on a write to the lower half of the MINSEC register.

| REGISTER 10-2: RICPWC: RICC CONFIGURATION REGISTER 2 | GISTER 16-2: | RTCPWC: RTCC CONFIGURATION REGISTER 2 <sup>(1)</sup> |
|------------------------------------------------------|--------------|------------------------------------------------------|
|------------------------------------------------------|--------------|------------------------------------------------------|

| R/W-0      | R/W-0                              | R/W-0             | R/W-0                        | R/W-0                  | R/W-0                  | R/W-0           | R/W-0   |  |  |  |  |
|------------|------------------------------------|-------------------|------------------------------|------------------------|------------------------|-----------------|---------|--|--|--|--|
| PWCEN      | PWCPOL                             | PWCCPRE           | PWCSPRE                      | RTCCLK1 <sup>(2)</sup> | RTCCLK0 <sup>(2)</sup> | RTCOUT1         | RTCOUT0 |  |  |  |  |
| bit 15     |                                    |                   |                              |                        |                        |                 | bit 8   |  |  |  |  |
|            |                                    |                   |                              |                        |                        |                 |         |  |  |  |  |
| U-0        | U-0                                | U-0               | U-0                          | U-0                    | U-0                    | U-0             | U-0     |  |  |  |  |
| —          | —                                  | —                 | —                            | —                      |                        | —               | —       |  |  |  |  |
| bit 7      |                                    |                   |                              |                        |                        |                 | bit 0   |  |  |  |  |
|            |                                    |                   |                              |                        |                        |                 |         |  |  |  |  |
| Legend:    |                                    |                   |                              |                        |                        |                 |         |  |  |  |  |
| R = Reada  | ble bit                            | W = Writable      | bit                          | U = Unimpleme          | nted bit, read as      | '0'             |         |  |  |  |  |
| -n = Value | at POR                             | '1' = Bit is set  |                              | '0' = Bit is cleare    | ed                     | x = Bit is unkr | nown    |  |  |  |  |
|            |                                    |                   |                              |                        |                        |                 |         |  |  |  |  |
| bit 15     | PWCEN: Po                          | wer Control Er    | able bit                     |                        |                        |                 |         |  |  |  |  |
|            | 1 = Power control is enabled       |                   |                              |                        |                        |                 |         |  |  |  |  |
|            | 0 = Power control is disabled      |                   |                              |                        |                        |                 |         |  |  |  |  |
| bit 14     | PWCPOL: Power Control Polarity bit |                   |                              |                        |                        |                 |         |  |  |  |  |
|            | 1 = Power co                       | ontrol output is  | active-high                  |                        |                        |                 |         |  |  |  |  |
|            | 0 = Power co                       | ontrol output is  | active-low                   |                        |                        |                 |         |  |  |  |  |
| bit 13     | PWCCPRE:                           | Power Control     | Stability Pres               | caler bits             |                        |                 |         |  |  |  |  |
|            | 1 = PWC sta                        | ability window c  | lock is divide-l             | by-2 of source R       | I CC clock             |                 |         |  |  |  |  |
| hit 12     |                                    | Power Control     |                              | calor bits             | I OO CIOCK             |                 |         |  |  |  |  |
|            | 1 = PWC sat                        | mple window c     | lock is divide-t             | ov-2 of source R       | FCC clock              |                 |         |  |  |  |  |
|            | 0 = PWC sa                         | mple window c     | lock is divide l             | by 2 of source R       | FCC clock              |                 |         |  |  |  |  |
| bit 11-10  | RTCCLK<1:                          | :0>: RTCC Clo     | ck Select bits <sup>(2</sup> | 2)                     |                        |                 |         |  |  |  |  |
|            | Determines                         | the source of th  | ne internal RT               | CC clock, which i      | s used for all RT      | CC timer opera  | tions.  |  |  |  |  |
|            | 00 = Externa                       | al Secondary C    | scillator (SOS               | C)                     |                        | -               |         |  |  |  |  |
|            | 01 = Interna                       | I LPRC Oscilla    | tor                          |                        |                        |                 |         |  |  |  |  |
|            | 10 = External                      | al power line so  | Purce = 50 Hz                |                        |                        |                 |         |  |  |  |  |
| hit 9-8    |                                    | .0>. BICC Out     | nut Select hits              |                        |                        |                 |         |  |  |  |  |
|            | Determines                         | the source of the | ne RTCC nin o                | ,<br>putput            |                        |                 |         |  |  |  |  |
|            | 00 = RTCC :                        | alarm pulse       |                              |                        |                        |                 |         |  |  |  |  |
|            | 01 = RTCC :                        | seconds clock     |                              |                        |                        |                 |         |  |  |  |  |
|            | 10 = RTCC                          | clock             |                              |                        |                        |                 |         |  |  |  |  |
| hit 7-0    |                                    | nted: Road an     | <b>'</b> ∩'                  |                        |                        |                 |         |  |  |  |  |
|            | onimpienie                         | meu. Reau as      | U                            |                        |                        |                 |         |  |  |  |  |
| Note 1:    | The RTCPWC                         | register is only  | affected by a                | POR.                   |                        |                 |         |  |  |  |  |

2: When a new value is written to these register bits, the Seconds Value register should also be written to properly reset the clock prescalers in the RTCC.



### REGISTER 17-4: CLCxGLSL: CLCx GATE LOGIC INPUT SELECT LOW REGISTER (CONTINUED)

| bit 3 | G1D2T: Gate 1 Data Source 2 True Enable bit                  |
|-------|--------------------------------------------------------------|
|       | 1 = The Data Source 2 inverted signal is enabled for Gate 1  |
|       |                                                              |
| bit 2 | G1D2N: Gate 1 Data Source 2 Negated Enable bit               |
|       | 1 = The Data Source 2 inverted signal is enabled for Gate 1  |
|       | 0 = The Data Source 2 inverted signal is disabled for Gate 1 |
| bit 1 | G1D1T: Gate 1 Data Source 1 True Enable bit                  |
|       | 1 = The Data Source 1 inverted signal is enabled for Gate 1  |
|       | 0 = The Data Source 1 inverted signal is disabled for Gate 1 |
| bit 0 | G1D1N: Gate 1 Data Source 1 Negated Enable bit               |
|       | 1 = The Data Source 1 inverted signal is enabled for Gate 1  |
|       | 0 = The Data Source 1 inverted signal is disabled for Gate 1 |

#### **19.4 Buffer Data Formats**

The A/D conversions are fully differential 12-bit values when MODE12 = 1 (AD1CON1<10>) and 10-bit values when MODE12 = 0. When absolute fractional or absolute integer formats are used, the results are 12 or 10 bits wide, respectively. When signed decimal formatting is used, the conversion also includes a Sign bit, making 12-bit conversions 13 bits wide and 10-bit conversions 11 bits wide. The signed decimal format yields 12-bit and 10-bit values, respectively. The Sign bit (bit 12 or bit 10) is sign-extended to fill the buffer. The FORM<1:0> bits (AD1CON1<9:8>) select the format. Figure 19-4 and Figure 19-5 show the data output formats that can be selected. Table 19-1 through Table 19-4 show the numerical equivalents for the various conversion result codes.

#### FIGURE 19-4: A/D OUTPUT DATA FORMATS (12-BIT)

| RAM Contents:            |     |     |     |     | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|--------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Read to Bus:             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Integer                  | 0   | 0   | 0   | 0   | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                          |     |     |     |     | r   |     |     |     |     |     |     |     |     |     | r   | 1   |
| Signed Integer           | s0  | s0  | s0  | s0  | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                          |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Fractional (1.15)        | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   |
|                          |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Signed Fractional (1.15) | s0  | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   |

# TABLE 19-1:NUMERICAL EQUIVALENTS OF VARIOUS RESULT CODES:<br/>12-BIT INTEGER FORMATS

| VIN/VREF   | 12-Bit Differential<br>Output Code<br>(13-bit result) | 16-Bit Integer Format/<br>Equivalent Decimal Value | 16-Bit Signed Integer Form<br>Equivalent Decimal Valu | nat/<br>e           |       |  |  |  |  |  |
|------------|-------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------|---------------------|-------|--|--|--|--|--|
| +4095/4096 | 0 1111 1111 1111                                      | 0000 1111 1111 1111                                | +4095                                                 | 0000 1111 1111 1111 | +4095 |  |  |  |  |  |
| +4094/4096 | 0 1111 1111 1110                                      | 0000 1111 1111 1110                                | +4094                                                 | 0000 1111 1111 1110 | +4094 |  |  |  |  |  |
| •••        |                                                       |                                                    |                                                       |                     |       |  |  |  |  |  |
| +1/4096    | 0 1000 0000 0001                                      | 0000 0000 0000 0001                                | +1                                                    | 0000 0000 0000 0001 | +1    |  |  |  |  |  |
| 0/4096     | 0 0000 0000 0000                                      | 0000 0000 0000 0000                                | 0                                                     | 0000 0000 0000 0000 | 0     |  |  |  |  |  |
| -1/4096    | 1 0111 1111 1111                                      | 0000 0000 0000 0000                                | 0                                                     | 1111 1111 1111 1111 | -1    |  |  |  |  |  |
| • • •      |                                                       |                                                    |                                                       |                     |       |  |  |  |  |  |
| -4095/4096 | 1 0000 0000 0001                                      | 0000 0000 0000 0000                                | 0                                                     | 1111 0000 0000 0001 | -4095 |  |  |  |  |  |
| -4096/4096 | 1 0000 0000 0000                                      | 0000 0000 0000 0000                                | 0                                                     | 1111 0000 0000 0000 | -4096 |  |  |  |  |  |

NOTES:

| R/W-0         | U-0                                  | R/W-0                                   | R/W-0            | R/W-0                       | U-0               | R/W-0           | R/W-0        |  |  |  |  |  |
|---------------|--------------------------------------|-----------------------------------------|------------------|-----------------------------|-------------------|-----------------|--------------|--|--|--|--|--|
| DACEN         |                                      | DACSIDL                                 | DACSLP           | DACFM                       | —                 | SRDIS           | DACTRIG      |  |  |  |  |  |
| bit 15        |                                      |                                         |                  |                             |                   |                 | bit 8        |  |  |  |  |  |
|               |                                      |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| R/W-0         | R/W-0                                | R/W-0                                   | R/W-0            | R/W-0                       | R/W-0             | R/W-0           | R/W-0        |  |  |  |  |  |
| DACOE         | DACTSEL4                             | DACTSEL3                                | DACTSEL2         | DACTSEL1                    | DACTSEL0          | DACREF1         | DACREF0      |  |  |  |  |  |
| bit 7 bit     |                                      |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| <b></b>       |                                      |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| Legend:       |                                      |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| R = Readable  | e bit                                | W = Writable                            | bit              | U = Unimplem                | nented bit, read  | l as '0'        |              |  |  |  |  |  |
| -n = Value at | POR                                  | '1' = Bit is set                        |                  | '0' = Bit is clea           | ared              | x = Bit is unkr | nown         |  |  |  |  |  |
|               |                                      |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| bit 15        | DACEN: DAC                           | Cx Enable bit                           |                  |                             |                   |                 |              |  |  |  |  |  |
|               | 1 = Module is enabled                |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| hit 14        | Unimplemented: Read as '0'           |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| bit 13        | DACSIDI - DACY Stop in Idlo Modo bit |                                         |                  |                             |                   |                 |              |  |  |  |  |  |
| bit 10        | 1 = Discontin                        | ues module op                           | eration when o   | device enters Id            | lle mode          |                 |              |  |  |  |  |  |
|               | 0 = Continue                         | s module opera                          | ation in Idle mo | de                          |                   |                 |              |  |  |  |  |  |
| bit 12        | DACSLP: DA                           | Cx Enable Per                           | ipheral During   | Sleep bit                   |                   |                 |              |  |  |  |  |  |
|               | 1 = DACx co                          | ntinues to outp                         | ut the most rec  | ent value of DA             | ACxDAT during     | Sleep mode      |              |  |  |  |  |  |
|               | 0 = DACx is j                        | powered down                            | in Sleep mode    | ; DACxOUT pir               | n is controlled b | by the TRISx a  | nd LATx bits |  |  |  |  |  |
| bit 11        | DACFM: DAC                           | Cx Data Format                          | Select bit       |                             |                   |                 |              |  |  |  |  |  |
|               | 1 = Data is let0 = Data is ric       | t justified (data<br>the justified (dat | stored in DAC    | (xDAT<15:8>)<br>(xDAT<7:0>) |                   |                 |              |  |  |  |  |  |
| bit 10        | Unimplement                          | ted: Read as '                          | )'               |                             |                   |                 |              |  |  |  |  |  |
| bit 9         | SRDIS: Soft F                        | Reset Disable b                         | pit              |                             |                   |                 |              |  |  |  |  |  |
| 2.1.0         | 1 = DACxCO                           | N and DACxD                             | AT SFRs reset    | only on a POR               | or BOR Reset      |                 |              |  |  |  |  |  |
|               | 0 = DACxCO                           | N and DACxD/                            | AT SFRs reset    | on any type of              | device Reset      |                 |              |  |  |  |  |  |
| bit 8         | DACTRIG: D                           | ACx Trigger Inp                         | out Enable bit   |                             |                   |                 |              |  |  |  |  |  |
|               | 1 = Analog o                         | utput value upd                         | lates when the   | selected (by D              | ACTSEL<4:0>       | ) event occurs  |              |  |  |  |  |  |
|               | 0 = Analog o                         | utput value upo                         | lates as soon a  | as DACxDAT is               | written (DAC 1    | rigger is ignor | ed)          |  |  |  |  |  |
| bit 7         | DACOE: DAC                           | Cx Output Enab                          | le bit           |                             |                   |                 |              |  |  |  |  |  |
|               | 1 = DACx out                         | put pin is enabl                        | led and driven   | on the DACXO                | UT PIN            | har narinharale | only         |  |  |  |  |  |
|               |                                      |                                         |                  |                             |                   |                 | , only       |  |  |  |  |  |

#### REGISTER 20-1: DACxCON: DACx CONTROL REGISTER

**Note 1:** BGBUF1 voltage is configured by BUFREF<1:0> (BUFCON0<1:0>).

### 25.2 On-Chip Voltage Regulator

All of the PIC24FXXXXX family devices power their core digital logic at a nominal 3.0V. This may create an issue for designs that are required to operate at a higher typical voltage, as high as 5.0V. To simplify system design, all devices in the "FV" family incorporate an on-chip regulator that allows the device core to run at 3.0V, while the I/O is powered by VDD at a higher voltage.

The regulator is always enabled and provides power to the core from the other VDD pins. A low-ESR capacitor (such as ceramic) must be connected to the VCAP pin (Figure 25-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in Section 27.1 "DC Characteristics" and discussed in detail in Section 2.0 "Guidelines for Getting Started with 16-Bit Microcontrollers".

In all of the "F" family of devices, the regulator is disabled. Instead, the core logic is directly powered from VDD. "F" devices operate at a lower range of VDD voltage, from 1.8V-3.6V.

#### 25.2.1 VOLTAGE REGULATOR TRACKING MODE AND LOW-VOLTAGE DETECTION

For all PIC24FXXXXX devices, the on-chip regulator provides a constant voltage of 3.0V nominal to the digital core logic. The regulator can provide this level from a VDD of about 3.2V, all the way up to the device's VDDMAX. It does not have the capability to boost VDD levels below 3.2V. In order to prevent "brown out" conditions when the voltage drops too low for the regulator, the regulator enters Tracking mode. In Tracking mode, the regulator output follows VDD with a typical voltage drop of 150 mV.

When the device enters Tracking mode, it is no longer possible to operate at full speed. To provide information about when the device enters Tracking mode, the on-chip High/Low-Voltage Detect (HLVD) module can be used. The HLVD trip point should be configured so that if VDD drops close to the minimum voltage for the operating frequency of the device, the HLVD Interrupt Flag, HLVDIF (IFS4<8>), will occur. This can be used to generate an interrupt and put the application into a low-power operational mode or trigger an orderly shutdown. Refer to **Section 27.1 "DC Characteristics"** for the specifications detailing the maximum operating speed based on the applied VDD voltage.

### FIGURE 25-1:

#### CONNECTIONS FOR THE ON-CHIP VOLTAGE REGULATOR



# 25.2.2 VOLTAGE REGULATOR START-UP TIME

For PIC24FXXXXX family devices, it takes a short time, designated as TPM, for the regulator to generate a stable output. During this time, code execution is disabled. TPM is applied every time the device resumes operation after any power-down, including Sleep mode. TPM is specified in Section 27.2 "AC Characteristics and Timing Parameters".

## 25.3 Watchdog Timer (WDT)

For the PIC24FXXXXX family of devices, the WDT is driven by the LPRC Oscillator. When the WDT is enabled, the clock source is also enabled.

The nominal WDT clock source from LPRC is 31 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the FWPSA Configuration bit. With a 31 kHz input, the prescaler yields a nominal WDT Time-out period (TWDT) of 1 ms in 5-bit mode or 4 ms in 7-bit mode.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the Configuration bits, WDTPS<3:0> (FWDT<3:0>), which allow the selection of a total of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler time-out periods, ranges from 1 ms to 131 seconds can be achieved.

#### TABLE 27-1: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                                                                                                                                                                                                                        | Symbol | Min           | Тур         | Max  | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|-------------|------|------|
| Operating Junction Temperature Range                                                                                                                                                                                                                                                                                          | TJ     | -40           | —           | +140 | °C   |
| Operating Ambient Temperature Range                                                                                                                                                                                                                                                                                           | TA     | -40           | —           | +125 | °C   |
| $\begin{array}{l} \mbox{Power Dissipation} \\ \mbox{Internal Chip Power Dissipation:} \\ \mbox{PINT} = \mbox{VDD } x \ (\mbox{IDD} - \Sigma \ \mbox{IOH}) \\ \mbox{I/O Pin Power Dissipation:} \\ \mbox{PI/O} = \Sigma \ (\{\mbox{VDD} - \mbox{VOH} \} \ x \ \mbox{IOH}) + \Sigma \ (\mbox{VOL } x \ \mbox{IOL}) \end{array}$ | PD     |               | Pint + Pi/c | )    | W    |
| Maximum Allowed Power Dissipation                                                                                                                                                                                                                                                                                             | PDMAX  | (Tj — Τα)/θja |             |      | W    |

#### TABLE 27-2: THERMAL PACKAGING CHARACTERISTICS

| Characteristic                           | Symbol | Тур  | Max | Unit | Notes |
|------------------------------------------|--------|------|-----|------|-------|
| Package Thermal Resistance, 20-Pin PDIP  | θJA    | 62.4 | —   | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SPDIP | θJA    | 60   |     | °C/W | 1     |
| Package Thermal Resistance, 20-Pin SSOP  | θJA    | 108  |     | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SSOP  | θJA    | 71   |     | °C/W | 1     |
| Package Thermal Resistance, 20-Pin SOIC  | θJA    | 75   |     | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SOIC  | θJA    | 80.2 |     | °C/W | 1     |
| Package Thermal Resistance, 20-Pin QFN   | θJA    | 43   |     | °C/W | 1     |
| Package Thermal Resistance, 28-Pin QFN   | θJA    | 32   |     | °C/W | 1     |
| Package Thermal Resistance, 44-Pin QFN   | θJA    | 29   |     | °C/W | 1     |
| Package Thermal Resistance, 44-Pin TQFP  | θJA    | 40   |     | °C/W | 1     |
| Package Thermal Resistance, 48-Pin UQFN  | θJA    | 41   | —   | °C/W | 1     |

**Note 1:** Junction to ambient thermal resistance, Theta-JA ( $\theta$ JA) numbers are achieved by package simulations.

#### TABLE 27-3: DC CHARACTERISTICS: TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHA       |        | <b>Standar</b><br>Operatin                                       | d Operat | t <b>ing Co</b><br>trature | ondition | s: 1.8V to 3.6V (PIC24F16KMXXX)<br>2.0V to 5.5V (PIC24FV16KMXXX)<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                   |
|--------------|--------|------------------------------------------------------------------|----------|----------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Param<br>No. | Symbol | Characteristic                                                   | Min      | Typ <sup>(1)</sup>         | Max      | Units                                                                                                                                                                             | Conditions                        |
| DC10         | Vdd    | Supply Voltage                                                   | 1.8      | —                          | 3.6      | V                                                                                                                                                                                 | For PIC24F devices                |
|              |        |                                                                  | 2.0      |                            | 5.5      | V                                                                                                                                                                                 | For PIC24FV devices               |
| DC12         | Vdr    | RAM Data Retention                                               | 1.6      |                            | —        | V                                                                                                                                                                                 | For PIC24F devices                |
|              |        | Voltage <sup>(2)</sup>                                           | 1.8      |                            | _        | V                                                                                                                                                                                 | For PIC24FV devices               |
| DC16         | VPOR   | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | Vss      | _                          | 0.7      | V                                                                                                                                                                                 |                                   |
| DC17         | SVDD   | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal     | 0.05     | _                          |          | V/ms                                                                                                                                                                              | 0-3.3V in 0.1s<br>0-2.5V in 60 ms |

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**2:** This is the limit to which VDD can be lowered without losing RAM data.

| DC CH        | ARACTE | RISTICS             | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ |   |     |         |               |            |  |
|--------------|--------|---------------------|-------------------------------------------------------|---|-----|---------|---------------|------------|--|
| Param<br>No. | Sym    | Characteristic      | Min Typ <sup>(1)</sup> Max Units Condi                |   |     | litions |               |            |  |
|              | Vol    | Output Low Voltage  |                                                       |   |     |         |               |            |  |
| DO10         |        | All I/O Pins        | —                                                     | — | 0.4 | V       | IOL = 8.0 mA  | VDD = 4.5V |  |
|              |        |                     | _                                                     | — | 0.4 | V       | IOL = 4.0 mA  | VDD = 3.6V |  |
|              |        |                     | —                                                     | — | 0.4 | V       | IOL = 3.5 mA  | VDD = 2.0V |  |
| DO16         |        | OSC2/CLKO           | _                                                     | — | 0.4 | V       | IOL = 2.0 mA  | VDD = 4.5V |  |
|              |        |                     | _                                                     | — | 0.4 | V       | IOL = 1.2 mA  | VDD = 3.6V |  |
|              |        |                     | —                                                     | — | 0.4 | V       | IOL = 0.4 mA  | VDD = 2.0V |  |
|              | Vон    | Output High Voltage |                                                       |   |     |         |               |            |  |
| DO20         |        | All I/O Pins        | 3.8                                                   | — | —   | V       | Iон = -3.5 mA | VDD = 4.5V |  |
|              |        |                     | 3                                                     | — | —   | V       | Iон = -3.0 mA | VDD = 3.6V |  |
|              |        |                     | 1.6                                                   | _ | —   | V       | Іон = -1.0 mA | VDD = 2.0V |  |
| DO26         |        | OSC2/CLKO           | 3.8                                                   | — | —   | V       | Іон = -2.0 mA | VDD = 4.5V |  |
|              |        |                     | 3                                                     | — | —   | V       | Іон = -1.0 mA | VDD = 3.6V |  |
|              |        |                     | 1.6                                                   | _ | _   | V       | Іон = -0.5 mA | VDD = 2.0V |  |

#### TABLE 27-10: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### TABLE 27-11: DC CHARACTERISTICS: PROGRAM MEMORY

| DC CHA       | ARACTE | ERISTICS                             | <b>Standard</b><br>Operating | <b>Operatin</b><br>tempera | <b>g Conditi</b><br>ture | ons: 1.8<br>2.0<br>-40<br>-40 | 3V to 3.6V (PIC24F16KM204)<br>)V to 5.5V (PIC24FV16KM204)<br>$0^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$0^{\circ}C \le TA \le +125^{\circ}C$ for Extended |  |  |
|--------------|--------|--------------------------------------|------------------------------|----------------------------|--------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No. | Sym    | Characteristic                       | Min                          | Typ <sup>(1)</sup>         | Max                      | Units                         | Conditions                                                                                                                                                             |  |  |
|              |        | Program Flash Memory                 |                              |                            |                          |                               |                                                                                                                                                                        |  |  |
| D130         | Ер     | Cell Endurance                       | 10,000 <sup>(2)</sup>        | _                          | —                        | E/W                           |                                                                                                                                                                        |  |  |
| D131         | Vpr    | VDD for Read                         | VMIN                         | _                          | 3.6                      | V                             | VMIN = Minimum operating voltage                                                                                                                                       |  |  |
| D133A        | Tiw    | Self-Timed Write Cycle<br>Time       | —                            | 2                          | —                        | ms                            |                                                                                                                                                                        |  |  |
| D134         | Tretd  | Characteristic Retention             | 40                           | _                          | —                        | Year                          | Provided no other specifications are violated                                                                                                                          |  |  |
| D135         | IDDP   | Supply Current During<br>Programming | —                            | 10                         | —                        | mA                            |                                                                                                                                                                        |  |  |

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

2: Self-write and block erase.

20-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

| Units                    |    | MILLIMETERS |      |      |
|--------------------------|----|-------------|------|------|
| Dimension Limits         |    | MIN         | NOM  | MAX  |
| Contact Pitch            | E  | 1.27 BSC    |      |      |
| Contact Pad Spacing      | С  |             | 9.40 |      |
| Contact Pad Width (X20)  | X  |             |      | 0.60 |
| Contact Pad Length (X20) | Y  |             |      | 1.95 |
| Distance Between Pads    | Gx | 0.67        |      |      |
| Distance Between Pads    | G  | 7.45        |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2094A