Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LVD, POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 16KB (5.5K x 24) | | Program Memory Type | FLASH | | EEPROM Size | 512 x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 19x10b/12b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic24f16km202-e-so | | | | N | /lemory | , | | | | | | Pe | riphe | rals | | | | | | |----------------|------|-----------------------|--------------|-----------------|-------------------|--------------|------------------|------|------|---------------------|-----------|--------|-------------|------|------|-----|-----------| | Device | Pins | Flash Program (bytes) | SRAM (bytes) | EE Data (bytes) | Voltage Range (V) | 16-Bit Timer | 16-Bit MCCP/SCCP | MSSP | UART | 12-Bit A/D Channels | 8-Bit DAC | Op Amp | Comparators | СТМО | RTCC | CLC | ICD BRKPT | | | | | | | | 5V | Devic | es | | | | | | | | | | | PIC24FV16KM204 | 44 | 16K | 2K | 512 | 2.0-5.5 | 1 | 3/2 | 2 | 2 | 22 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24FV16KM202 | 28 | 16K | 2K | 512 | 2.0-5.5 | 1 | 3/2 | 2 | 2 | 19 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24FV08KM204 | 44 | 8K | 2K | 512 | 2.0-5.5 | 1 | 3/2 | 2 | 2 | 22 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24FV08KM202 | 28 | 8K | 2K | 512 | 2.0-5.5 | 1 | 3/2 | 2 | 2 | 19 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24FV16KM104 | 44 | 16K | 1K | 512 | 2.0-5.5 | 1 | 1/1 | 1 | 1 | 22 | _ | _ | 1 | Yes | _ | 1 | 3 | | PIC24FV16KM102 | 28 | 16K | 1K | 512 | 2.0-5.5 | 1 | 1/1 | 1 | 1 | 19 | _ | _ | 1 | Yes | _ | 1 | 3 | | PIC24FV08KM102 | 28 | 8K | 1K | 512 | 2.0-5.5 | 1 | 1/1 | 1 | 1 | 19 | _ | _ | 1 | Yes | _ | 1 | 3 | | PIC24FV08KM101 | 20 | 8K | 1K | 512 | 2.0-5.5 | 1 | 1/1 | 1 | 1 | 16 | _ | _ | 1 | Yes | _ | 1 | 3 | | | | | | | | 3V | Devic | es | | | | | | | | | | | PIC24F16KM204 | 44 | 16K | 2K | 512 | 1.8-3.6 | 1 | 3/2 | 2 | 2 | 22 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24F16KM202 | 28 | 16K | 2K | 512 | 1.8-3.6 | 1 | 3/2 | 2 | 2 | 19 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24F08KM204 | 44 | 8K | 2K | 512 | 1.8-3.6 | 1 | 3/2 | 2 | 2 | 22 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24F08KM202 | 28 | 8K | 2K | 512 | 1.8-3.6 | 1 | 3/2 | 2 | 2 | 19 | 2 | 2 | 3 | Yes | Yes | 2 | 3 | | PIC24F16KM104 | 44 | 16K | 1K | 512 | 1.8-3.6 | 1 | 1/1 | 1 | 1 | 22 | _ | _ | 1 | Yes | _ | 1 | 3 | | PIC24F16KM102 | 28 | 16K | 1K | 512 | 1.8-3.6 | 1 | 1/1 | 1 | 1 | 19 | _ | | 1 | Yes | _ | 1 | 3 | | PIC24F08KM102 | 28 | 8K | 1K | 512 | 1.8-3.6 | 1 | 1/1 | 1 | 1 | 19 | _ | _ | 1 | Yes | _ | 1 | 3 | | PIC24F08KM101 | 20 | 8K | 1K | 512 | 1.8-3.6 | 1 | 1/1 | 1 | 1 | 16 | _ | _ | 1 | Yes | _ | 1 | 3 | ### 1.0 DEVICE OVERVIEW This document contains device-specific information for the following devices: - PIC24FV08KM101 - PIC24F08KM101 - PIC24FV08KM102 - PIC24F08KM102 - PIC24FV16KM102 - PIC24F16KM102 - PIC24FV16KM104 - PIC24F16KM104 - PIC24FV08KM202 - PIC24F08KM202 - PIC24FV08KM204 - PIC24F08KM204 - PIC24FV16KM202 - PIC24F16KM202 - PIC24FV16KM204 - PIC24F16KM204 The PIC24FV16KM204 family introduces many new analog features to the extreme low-power Microchip devices. This is a 16-bit microcontroller family with a broad peripheral feature set and enhanced computational performance. This family also offers a new migration option for those high-performance applications which may be outgrowing their 8-bit platforms, but do not require the numerical processing power of a Digital Signal Processor (DSC). ### 1.1 Core Features ### 1.1.1 16-BIT ARCHITECTURE Central to all PIC24F devices is the 16-bit modified Harvard architecture, first introduced with Microchip's dsPIC<sup>®</sup> Digital Signal Controllers. The PIC24F CPU core offers a wide range of enhancements, such as: - 16-bit data and 24-bit address paths with the ability to move information between data and memory spaces - Linear Addressing of up to 16 Mbytes (program space) and 16 Kbytes (data) - A 16-element working register array with built-in software stack support - A 17 x 17 hardware multiplier with support for integer math - · Hardware support for 32-bit by 16-bit division - An instruction set that supports multiple addressing modes and is optimized for high-level languages, such as C - · Operational performance up to 16 MIPS #### 1.1.2 POWER-SAVING TECHNOLOGY All of the devices in the PIC24FV16KM204 family incorporate a range of features that can significantly reduce power consumption during operation. Key features include: - On-the-Fly Clock Switching, to allow the device clock to be changed under software control to the Timer1 source or the internal, low-power RC Oscillator during operation, allowing users to incorporate power-saving ideas into their software designs. - Doze Mode Operation, when timing-sensitive applications, such as serial communications, require the uninterrupted operation of peripherals, the CPU clock speed can be selectively reduced, allowing incremental power savings without missing a beat. - Instruction-Based Power-Saving Modes, to allow the microcontroller to suspend all operations or selectively shut down its core while leaving its peripherals active with a single instruction in software. # 1.1.3 OSCILLATOR OPTIONS AND FEATURES The PIC24FV16KM204 family offers five different oscillator options, allowing users a range of choices in developing application hardware. These include: - Two Crystal modes using crystals or ceramic resonators. - Two External Clock (EC) modes offering the option of a divide-by-2 clock output. - Two Fast Internal Oscillators (FRCs), one with a nominal 8 MHz output and the other with a nominal 500 kHz output. These outputs can also be divided under software control to provide clock speed as low as 31 kHz or 2 kHz. - A Phase Locked Loop (PLL) frequency multiplier, available to the external oscillator modes and the 8 MHz FRC Oscillator, which allows clock speeds of up to 32 MHz. - A separate internal RC Oscillator (LPRC) with a fixed 31 kHz output, which provides a low-power option for timing-insensitive applications. The internal oscillator block also provides a stable reference source for the Fail-Safe Clock Monitor (FSCM). This option constantly monitors the main clock source against a reference signal provided by the internal oscillator and enables the controller to switch to the internal oscillator, allowing for continued low-speed operation or a safe application shutdown. © 2013 Microchip Technology Inc. **TABLE 1-5:** PIC24FV16KM204 FAMILY PINOUT DESCRIPTION (CONTINUED) | | | | F | | | | | FV | - | | | | | |----------|----------------------------------|----------------------------------|---------------|------------------------|----------------|----------------------------------|----------------------------------|---------------|------------------------|----------------|-----|--------|------------------------------------------------| | | | I | Pin Numb | er | | | ı | Pin Numb | er | | | | | | Function | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/<br>TQFP | 48-Pin<br>UQFN | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>PDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | 44-Pin<br>QFN/<br>TQFP | 48-Pin<br>UQFN | I/O | Buffer | Description | | MCLR | 1 | 1 | 26 | 18 | 19 | 1 | 1 | 26 | 18 | 19 | I | ST | Master Clear (Device Reset) Input (active-low) | | OA1INA | _ | 5 | 2 | 22 | 24 | _ | 5 | 2 | 22 | 24 | ı | ANA | Op Amp 1 Input A | | OA1INB | _ | 6 | 3 | 23 | 25 | _ | 6 | 3 | 23 | 25 | ı | ANA | Op Amp 1 Input B | | OA1INC | _ | 24 | 21 | 11 | 12 | _ | 24 | 21 | 11 | 12 | ı | ANA | Op Amp 1 Input C | | OA1IND | _ | 25 | 22 | 14 | 15 | _ | 25 | 22 | 14 | 15 | ı | ANA | Op Amp 1 Input D | | OA1OUT | _ | 7 | 4 | 24 | 26 | _ | 7 | 4 | 24 | 26 | 0 | ANA | Op Amp 1 Analog Output | | OA2INA | _ | 5 | 2 | 22 | 24 | _ | 5 | 2 | 22 | 24 | I | ANA | Op Amp 2 Input A | | OA2INB | _ | 6 | 3 | 23 | 25 | _ | 6 | 3 | 23 | 25 | I | ANA | Op Amp 2 Input B | | OA2INC | _ | 24 | 21 | 11 | 12 | _ | 24 | 21 | 11 | 12 | I | ANA | Op Amp 2 Input C | | OA2IND | _ | 25 | 22 | 14 | 15 | _ | 25 | 22 | 14 | 15 | I | ANA | Op Amp 2 Input D | | OA2OUT | _ | 26 | 23 | 15 | 16 | _ | 26 | 23 | 15 | 16 | 0 | ANA | Op Amp 2 Analog Output | | OC1A | 14 | 20 | 17 | 7 | 7 | 11 | 16 | 13 | 43 | 47 | 0 | _ | MCCP1 Output Compare A | | OC1B | 12 | 17 | 14 | 44 | 48 | 12 | 17 | 14 | 44 | 48 | 0 | _ | MCCP1 Output Compare B | | OC1C | 15 | 21 | 18 | 8 | 9 | 15 | 21 | 18 | 8 | 9 | 0 | _ | MCCP1 Output Compare C | | OC1D | 16 | 24 | 21 | 11 | 12 | 16 | 24 | 21 | 11 | 12 | 0 | _ | MCCP1 Output Compare D | | OC1E | _ | 14 | 11 | 41 | 45 | _ | 14 | 11 | 41 | 45 | 0 | _ | MCCP1 Output Compare E | | OC1F | _ | 15 | 12 | 42 | 46 | _ | 15 | 12 | 42 | 46 | 0 | _ | MCCP1 Output Compare F | | OC2A | 4 | 22 | 19 | 9 | 10 | 4 | 22 | 19 | 9 | 10 | 0 | _ | MCCP2 Output Compare A | | OC2B | _ | 23 | 20 | 10 | 11 | _ | 23 | 20 | 10 | 11 | 0 | _ | MCCP2 Output Compare B | | OC2C | _ | _ | _ | 2 | 2 | _ | _ | _ | 2 | 2 | 0 | _ | MCCP2 Output Compare C | | OC2D | _ | _ | _ | 3 | 3 | _ | _ | _ | 3 | 3 | 0 | _ | MCCP2 Output Compare D | | OC2E | _ | _ | _ | 4 | 4 | _ | _ | _ | 4 | 4 | 0 | _ | MCCP2 Output Compare E | | OC2F | _ | _ | _ | 5 | 5 | _ | _ | _ | 5 | 5 | 0 | _ | MCCP2 Output Compare F | | OC3A | _ | 21 | 18 | 12 | 13 | _ | 21 | 18 | 12 | 13 | 0 | _ | MCCP3 Output Compare A | | OC3B | _ | 24 | 21 | 13 | 14 | _ | 24 | 21 | 13 | 14 | 0 | _ | MCCP3 Output Compare B | | OC4 | _ | 18 | 15 | 1 | 1 | _ | 18 | 15 | 1 | 1 | 0 | _ | SCCP4 Output Compare | | OC5 | _ | 19 | 16 | 6 | 6 | _ | 19 | 16 | 6 | 6 | 0 | _ | SCCP5 Output Compare | | OCFA | 17 | 25 | 22 | 14 | 15 | 17 | 25 | 22 | 14 | 15 | I | ST | MCCP/SCCP Output Compare Fault Input A | | OCFB | 16 | 24 | 21 | 32 | 35 | 16 | 24 | 21 | 32 | 35 | I | ST | MCCP/SCCP Output Compare Fault Input B | ANA = Analog level input/output, ST = Schmitt Trigger input buffer, I<sup>2</sup>C™ = I<sup>2</sup>C/SMBus input buffer NOTES: FIGURE 3-1: PIC24F CPU CORE BLOCK DIAGRAM TABLE 3-1: CPU CORE REGISTERS | Register(s) Name | Description | |------------------|------------------------------------------------| | W0 through W15 | Working Register Array | | PC | 23-Bit Program Counter | | SR | ALU STATUS Register | | SPLIM | Stack Pointer Limit Value Register | | TBLPAG | Table Memory Page Address Register | | PSVPAG | Program Space Visibility Page Address Register | | RCOUNT | Repeat Loop Counter Register | | CORCON | CPU Control Register | ### REGISTER 8-10: IFS5: INTERRUPT FLAG STATUS REGISTER 5 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 R/W-0, HS | |-------|-----|-----|-----|-----|-----|-----|-----------| | _ | _ | _ | _ | _ | _ | | ULPWUIF | | bit 7 | | | | | | | bit 0 | **Legend:** HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-1 Unimplemented: Read as '0' bit 0 **ULPWUIF:** Ultra Low-Power Wake-up Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred ### REGISTER 8-11: IFS6: INTERRUPT FLAG STATUS REGISTER 6 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0, HS | R/W-0, HS | |-------|-----|-----|-----|-----|-----|-----------|-----------| | _ | _ | _ | _ | _ | _ | CLC2IF | CLC1IF | | bit 7 | | | | | | | bit 0 | **Legend:** HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-2 Unimplemented: Read as '0' bit 1 CLC2IF: Configurable Logic Cell 2 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 0 CLC1IF: Configurable Logic Cell 1 Interrupt Flag Status bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred ### REGISTER 8-17: IEC5: INTERRUPT ENABLE CONTROL REGISTER 5 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 R/W-0 | |-------|-----|-----|-----|-----|-----|-----|---------| | _ | _ | _ | _ | _ | _ | _ | ULPWUIE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-1 **Unimplemented:** Read as '0' bit 0 **ULPWUIE:** Ultra Low-Power Wake-up Interrupt Enable bit 1 = Interrupt request is enabled0 = Interrupt request is not enabled #### REGISTER 8-18: IEC6: INTERRUPT ENABLE CONTROL REGISTER 5 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|-----|--------|--------| | _ | _ | _ | _ | _ | _ | CLC2IE | CLC1IE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-2 Unimplemented: Read as '0' bit 1 CLC2IE: Configurable Logic Cell 2 Interrupt Enable bit 1 = Interrupt request is enabled0 = Interrupt request is not enabled bit 0 CLC1IE: Configurable Logic Cell 1 Interrupt Enable bit 1 = Interrupt request is enabled0 = Interrupt request is not enabled NOTES: ### REGISTER 17-3: CLCxSEL: CLCx INPUT MUX SELECT REGISTER (CONTINUED) bit 6-4 DS2<2:0>: Data Selection MUX 2 Signal Selection bits 111 = MCCP2 Compare Event Flag (CCP2IF) 110 = MCCP1 Compare Event Flag (CCP1IF) 101 = Digital logic low 100 = A/D end of conversion event For CLC1: 011 **= UART1 TX** 010 = Comparator 1 output 001 = CLC2 output 000 = CLCINB I/O pin For CLC2: 011 = UART2 TX 010 = Comparator 1 output 001 = CLC1 output 000 = CLCINB I/O pin bit 3 **Unimplemented:** Read as '0' bit 2-0 DS1<2:0>: Data Selection MUX 1 Signal Selection bits 111 = SCCP5 Compare Event Flag (CCP5IF) 110 = SCCP4 Compare Event Flag (CCP4IF) 101 = Digital logic low 100 = 8 MHz FRC clock source 011 = LPRC clock source 010 = SOSC clock source 001 = System clock (TcY) 000 = CLCINA I/O pin #### REGISTER 19-5: AD1CHS: A/D SAMPLE SELECT REGISTER | R/W-0 | |--------------|--------|--------|--------|--------|--------|--------|--------|--| | CH0NB2 | CH0NB1 | CH0NB0 | CH0SB4 | CH0SB3 | CH0SB2 | CH0SB1 | CH0SB0 | | | bit 15 bit 8 | | | | | | | | | | R/W-0 |--------|--------|--------|--------|--------|--------|--------|--------| | CH0NA2 | CH0NA1 | CH0NA0 | CH0SA4 | CH0SA3 | CH0SA2 | CH0SA1 | CH0SA0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ``` bit 15-13 CH0NB<2:0>: Sample B Channel 0 Negative Input Select bits 111 = AN6^{(1)} 110 = AN5<sup>(2)</sup> 101 = AN4 100 = AN3 011 = AN2 010 = AN1 001 = AN0 ``` bit 12-8 CH0SB<4:0>: S/H Amplifier Positive Input Select for MUX B Multiplexer Setting bits ``` 000 = AVss 11111 = Unimplemented, do not use 11110 = AVDD^{(3)} 11101 = AVss<sup>(3)</sup> 11100 = Upper guardband rail (0.785 * VDD) 11011 = Lower guardband rail (0.215 * VDD) 11010 = Internal Band Gap Reference (VBG)(3) 11000-11001 = Unimplemented, do not use 10001 = No channels are connected, all inputs are floating (used for CTMU) 10111 = No channels are connected, all inputs are floating (used for CTMU) 10110 = No channels are connected, all inputs are floating (used for CTMU temperature sensor input); does not require the corresponding CTMEN22 (AD1CTMENH<6>) bit) 10101 = Channel 0 positive input is AN21 10100 = Channel 0 positive input is AN20 10011 = Channel 0 positive input is AN19 10010 = Channel 0 positive input is AN18<sup>(2)</sup> 10001 = Channel 0 positive input is AN17<sup>(2)</sup> 01001 = Channel 0 positive input is AN9 01000 = Channel 0 positive input is AN8<sup>(1)</sup> 00111 = Channel 0 positive input is AN7<sup>(1)</sup> 00110 = Channel 0 positive input is AN6<sup>(1)</sup> 00101 = Channel 0 positive input is AN5<sup>(2)</sup> 00100 = Channel 0 positive input is AN4 ``` - Note 1: This is implemented on 44-pin devices only. - This is implemented on 28-pin and 44-pin devices only. 00011 = Channel 0 positive input is AN3 00010 = Channel 0 positive input is AN2 00001 = Channel 0 positive input is AN1 00000 = Channel 0 positive input is AN0 3: The band gap value used for this input is 2x or 4x the internal VBG, which is selected when PVCFG<1:0> = 1x. ### REGISTER 20-1: DACxCON: DACx CONTROL REGISTER (CONTINUED) ``` bit 6-2 DACTSEL<4:0>: DACx Trigger Source Select bits 11101-11111 = Unused 11100 = CTMU 11011 = A/D 11010 = Comparator 3 11001 = Comparator 2 11000 = Comparator 1 10011 to 10111 = Unused 10010 = CLC2 output 10001 = CLC1 output 01100 to 10000 = Unused 01011 = Timer1 Sync output 01010 = External Interrupt 2 01001 = External Interrupt 1 01000 = External Interrupt 0 0011x = Unused 00101 = MCCP5 or SCCP5 Sync output 00100 = MCCP4 or SCCP4 Sync output 00011 = MCCP3 or SCCP3 Sync output 00010 = MCCP2 or SCCP2 Sync output 00001 = MCCP1 or SCCP1 Sync output 00000 = Unused bit 1-0 DACREF<1:0>: DACx Reference Source Select bits 11 = Internal Band Gap Buffer 1 (BGBUF1)(1) 10 = AVDD 01 = DVREF+ 00 = Reference is not connected (lowest power but no DAC functionality) ``` Note 1: BGBUF1 voltage is configured by BUFREF<1:0> (BUFCON0<1:0>). #### REGISTER 22-1: CMxCON: COMPARATOR x CONTROL REGISTERS | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R-0 | |--------|-------|-------|-------|-----|-----|-------|-------| | CON | COE | CPOL | CLPWR | _ | _ | CEVT | COUT | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |-----------------------|-----------------------|-----|-------|-------|-----|-------|-------| | EVPOL1 <sup>(2)</sup> | EVPOL0 <sup>(2)</sup> | _ | CREF1 | CREF0 | _ | CCH1 | CCH0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **CON:** Comparator x Enable bit 1 = Comparator is enabled 0 = Comparator is disabled bit 14 **COE:** Comparator x Output Enable bit 1 = Comparator output is present on the CxOUT pin 0 = Comparator output is internal only bit 13 **CPOL:** Comparator x Output Polarity Select bit 1 = Comparator output is inverted 0 = Comparator output is not inverted bit 12 **CLPWR:** Comparator x Low-Power Mode Select bit 1 = Comparator operates in Low-Power mode 0 = Comparator does not operate in Low-Power mode bit 11-10 Unimplemented: Read as '0' bit 9 **CEVT:** Comparator x Event bit 1 = Comparator event, defined by EVPOL<1:0>, has occurred; subsequent Triggers and interrupts are disabled until the bit is cleared 0 = Comparator event has not occurred bit 8 **COUT:** Comparator x Output bit When CPOL = 0: 1 = VIN+ > VIN- 0 = VIN+ < VIN- When CPOL = 1: 1 = VIN+ < VIN- 0 = VIN+ > VIN- bit 7-6 **EVPOL<1:0>:** Trigger/Event/Interrupt Polarity Select bits<sup>(2)</sup> 11 = Trigger/event/interrupt is generated on any change of the comparator output (while CEVT = 0) 10 = Trigger/event/interrupt is generated on the high-to-low transition of the comparator output 01 = Trigger/event/interrupt is generated on the low-to-high transition of the comparator output 00 = Trigger/event/interrupt generation is disabled bit 5 **Unimplemented:** Read as '0' bit 4-3 CREF<1:0>: Comparator x Reference Select bits (non-inverting input) 11 = Non-inverting input connects to the DAC2 output 10 = Non-inverting input connects to the DAC1 output 01 = Non-inverting input connects to the internal CVREF voltage 00 = Non-inverting input connects to the CxINA pin Note 1: BGBUF1 voltage is configured by BUFREF1<1:0> (BUFCON0<1:0>). 2: If the EVPOL<1:0> bits are set to a value other than '00', the first interrupt generated will occur on any transition of COUT. Subsequent interrupts will occur based on the EVPOLx bits setting. ### REGISTER 23-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | CVREN | CVROE | CVRSS | CVR4 | CVR3 | CVR2 | CVR1 | CVR0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7 CVREN: Comparator Voltage Reference Enable bit 1 = CVREF circuit is powered on0 = CVREF circuit is powered down bit 6 CVROE: Comparator VREF Output Enable bit 1 = CVREF voltage level is output on the CVREF pin 0 = CVREF voltage level is disconnected from the CVREF pin bit 5 CVRSS: Comparator VREF Source Selection bit 1 = Comparator reference source, CVRSRC = VREF+ - VREF-0 = Comparator reference source, CVRSRC = AVDD - AVSS bit 4-0 **CVR<4:0>:** Comparator VREF Value Selection $0 \le CVR<4:0> \le 31$ bits When CVRSS = 1: CVREF = (VREF-) + (CVR<4:0>/32) • (VREF+ - VREF-) When CVRSS = 0: $CVREF = (AVSS) + (CVR < 4:0 > /32) \cdot (AVDD - AVSS)$ ### REGISTER 24-1: CTMUCON1L: CTMU CONTROL 1 LOW REGISTER | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|----------|-------|-------|----------|---------|--------| | CTMUEN | _ | CTMUSIDL | TGEN | EDGEN | EDGSEQEN | IDISSEN | CTTRIG | | bit 15 | | | | | | | bit 8 | | R/W-0 |--------|--------|--------|--------|--------|--------|-------|-------| | ITRIM5 | ITRIM4 | ITRIM3 | ITRIM2 | ITRIM1 | ITRIM0 | IRNG1 | IRNG0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 CTMUEN: CTMU Enable bit 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 CTMUSIDL: CTMU Stop in Idle Mode bit 1 = Discontinues module operation when device enters Idle mode 0 = Continues module operation in Idle mode bit 12 **TGEN:** Time Generation Enable bit 1 = Enables edge delay generation 0 = Disables edge delay generation bit 11 EDGEN: Edge Enable bit 1 = Edges are not blocked 0 = Edges are blocked bit 10 EDGSEQEN: Edge Sequence Enable bit 1 = Edge 1 event must occur before Edge 2 event can occur 0 = No edge sequence is needed bit 9 IDISSEN: Analog Current Source Control bit 1 = Analog current source output is grounded 0 = Analog current source output is not grounded bit 8 CTTRIG: CTMU Trigger Control bit 1 = Trigger output is enabled 0 = Trigger output is disabled bit 7-2 ITRIM<5:0>: Current Source Trim bits 011111 = Maximum positive change from nominal current 011110 • • 000001 = Minimum positive change from nominal current 000000 = Nominal current output specified by IRNG<1:0> 111111 = Minimum negative change from nominal current • \_ 100010 100001 = Maximum negative change from nominal current #### REGISTER 25-2: FGS: GENERAL SEGMENT CONFIGURATION REGISTER | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/C-1 | R/C-1 | |-------|-----|-----|-----|-----|-----|-------|-------| | _ | _ | _ | _ | _ | _ | GCP | GWRP | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit C = Clearable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-2 **Unimplemented:** Read as '0' bit 1 GCP: General Segment Code Flash Code Protection bit 1 = No protection 0 = Standard security is enabled bit 0 GWRP: General Segment Code Flash Write Protection bit 1 = General Segment may be written0 = General Segment is write-protected #### REGISTER 25-3: FOSCSEL: OSCILLATOR SELECTION CONFIGURATION REGISTER | R/P-1 | R/P-1 | R/P-1 | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 | |-------|---------|---------|-----|-----|--------|--------|--------| | IESO | LPRCSEL | SOSCSRC | _ | _ | FNOSC2 | FNOSC1 | FNOSC0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 IESO: Internal External Switchover bit 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled) 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled) bit 6 LPRCSEL: Internal LPRC Oscillator Power Select bit 1 = High-Power/High-Accuracy mode0 = Low-Power/Low-Accuracy mode bit 5 SOSCSRC: Secondary Oscillator Clock Source Configuration bit 1 = SOSC analog crystal function is available on the SOSCI/SOSCO pins 0 = SOSC crystal is disabled; digital SCLKI function is selected on the SOSCO pin bit 4-3 **Unimplemented:** Read as '0' bit 2-0 FNOSC<2:0>: Oscillator Selection bits 000 = Fast RC Oscillator (FRC) 001 = Fast RC Oscillator with Divide-by-N with PLL module (FRCDIV+PLL) 010 = Primary Oscillator (XT, HS, EC) 011 = Primary Oscillator with PLL module (HS+PLL, EC+PLL) 100 = Secondary Oscillator (SOSC) 101 = Low-Power RC Oscillator (LPRC) 110 = 500 kHz Low-Power FRC Oscillator with Divide-by-N (LPFRCDIV) 111 = 8 MHz FRC Oscillator with Divide-by-N (FRCDIV) ### 26.0 DEVELOPMENT SUPPORT The PIC® microcontrollers (MCU) and dsPIC® digital signal controllers (DSC) are supported with a full range of software and hardware development tools: - · Integrated Development Environment - MPLAB® X IDE Software - · Compilers/Assemblers/Linkers - MPLAB XC Compiler - MPASM<sup>TM</sup> Assembler - MPLINK™ Object Linker/ MPLIB™ Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB X SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - · In-Circuit Debuggers/Programmers - MPLAB ICD 3 - PICkit™ 3 - · Device Programmers - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits - · Third-party development tools ### 26.1 MPLAB X Integrated Development Environment Software The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface. With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users. ### Feature-Rich Editor: - Color syntax highlighting - Smart code completion makes suggestions and provides hints as you type - Automatic code formatting based on user-defined rules - · Live parsing User-Friendly, Customizable Interface: - Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc. - · Call graph window Project-Based Workspaces: - · Multiple projects - · Multiple tools - · Multiple configurations - · Simultaneous debugging sessions File History and Bug Tracking: - · Local file history feature - · Built-in support for Bugzilla issue tracker ### 27.0 ELECTRICAL CHARACTERISTICS This section provides an overview of the PIC24FV16KM204 family electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available. Absolute maximum ratings for the PIC24FV16KM204 family are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these, or any other conditions above the parameters indicated in the operation listings of this specification, is not implied. ## Absolute Maximum Ratings<sup>(†)</sup> | Ambient temperature under bias | 40°C to +125°C | |--------------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss (PIC24FXXKMXXX) | -0.3V to +4.5V | | Voltage on VDD with respect to Vss (PIC24FVXXKMXXX) | -0.3V to +6.5V | | Voltage on any combined analog and digital pin with respect to Vss | 0.3V to (VDD + 0.3V) | | Voltage on any digital only pin with respect to Vss | 0.3V to (VDD + 0.3V) | | Voltage on MCLR/VPP pin with respect to Vss | -0.3V to +9.0V | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin <sup>(1)</sup> | 250 mA | | Maximum output current sunk by any I/O pin | | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by all ports | 200 mA | | Maximum current sourced by all ports <sup>(1)</sup> | 200 mA | | | | Note 1: Maximum allowable current is a function of device maximum power dissipation (see Table 27-1). <sup>†</sup> Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **te:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | | |--------------------------|------------|------|-------------|------|--| | Dimens | ion Limits | MIN | NOM | MAX | | | Number of Pins | N | 20 | | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | Α | _ | _ | 2.00 | | | Molded Package Thickness | A2 | 1.65 | 1.75 | 1.85 | | | Standoff | A1 | 0.05 | _ | _ | | | Overall Width | Е | 7.40 | 7.80 | 8.20 | | | Molded Package Width | E1 | 5.00 | 5.30 | 5.60 | | | Overall Length | D | 6.90 | 7.20 | 7.50 | | | Foot Length | L | 0.55 | 0.75 | 0.95 | | | Footprint | L1 | | 1.25 REF | | | | Lead Thickness | С | 0.09 | _ | 0.25 | | | Foot Angle | ф | 0° | 4° | 8° | | | Lead Width | b | 0.22 | _ | 0.38 | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-072B ### 20-Lead Plastic Quad Flat, No Lead Package (ML) – 4x4x0.9 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | |------------------------|------------------|-------------|----------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 20 | | | Pitch | е | 0.50 BSC | | | | Overall Height | А | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | | 0.20 REF | | | Overall Width | E | | 4.00 BSC | | | Exposed Pad Width | E2 | 2.60 | 2.70 | 2.80 | | Overall Length | D | | 4.00 BSC | | | Exposed Pad Length | D2 | 2.60 | 2.70 | 2.80 | | Contact Width | b | 0.18 | 0.25 | 0.30 | | Contact Length | L | 0.30 | 0.40 | 0.50 | | Contact-to-Exposed Pad | K | 0.20 | _ | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-126B ### **INDEX** | A | | MCLR Pin Connections Example | 30 | |------------------------------------------------|------|-------------------------------------------------|-----| | A/D | | MSSPx (I <sup>2</sup> C Master Mode) | 161 | | Buffer Data Formats | 225 | MSSPx (I <sup>2</sup> C Mode) | 161 | | Control Registers | | MSSPx (SPI Mode) | 160 | | AD1CHITH/L | | On-Chip Voltage Regulator Connections | 257 | | AD1CHS | | Output Compare x Module | 147 | | AD1CON1 | | PIC24F CPU Core | 36 | | AD1CON2 | | PIC24FXXXXX Family (General) | 19 | | AD1CON3 | | PSV Operation | 66 | | AD1CON5 | | Recommended Minimum Connections | 29 | | AD1CSSH/L | | Reset System | 79 | | AD1CTMENH/L | | RTCC Module | 181 | | Sampling Requirements | | Series Resistor | 132 | | Transfer Function | | Shared I/O Port Structure | 137 | | AC Characteristics | | Simplified Single DACx Module | 229 | | 8-Bit DAC Specifications | 296 | Simplified UARTx | 173 | | A/D Conversion Requirements | | Single Operational Amplifier | 233 | | A/D Module Specifications | | SPI Master/Slave Connection | 160 | | Capacitive Loading Requirements on | 234 | Suggested Oscillator Circuit Placement | 33 | | Output Pins | 270 | System Clock | 121 | | CLKO and I/O Requirements | | Table Register Addressing | 67 | | External Clock Requirements | | Timer Clock Generator | 144 | | Internal RC Accuracy | | Watchdog Timer (WDT) | 258 | | Internal RC Oscillator Specifications | | Brown-out Reset | | | Load Conditions and Requirements | | Trip Points | 269 | | PLL Clock Specification | | С | | | Reset, Watchdog Timer. Oscillator Start-up Tir | | | | | Power-up Timer, Brown-out Reset | nci, | C Compilers | | | Requirements | 284 | MPLAB XC Compilers | 262 | | Temperature and Voltage Specifications | | Capture/Compare/PWM/Timer | | | Assembler | | Auxiliary Output | | | MPASM Assembler | 262 | General Purpose Timer | | | | 202 | Input Capture Mode | | | В | | Output Compare Mode | | | Block Diagrams | | Synchronization Sources | 153 | | 12-Bit A/D Converter | 210 | Time Base Generator | | | 12-Bit A/D Converter Analog Input Model | | Capture/Compare/PWM/Timer (MCCP, SCCP) | 143 | | 16-Bit Timer1 | | Charge Time Measurement Unit. See CTMU. | | | 32-Bit Timer Mode | | CLC | | | Accessing Program Memory with | | Control Registers | 198 | | Table Instructions | 65 | Code Examples | | | CALL Stack Frame | | Assembly Code Sequence for Clock Switching | | | CLCx Input Source Selection | | C Code Power-Saving Entry | 131 | | CLCx Logic Function Combinatorial Options | | C Code Sequence for Clock Switching | 128 | | CLCx Module | | Data EEPROM Bulk Erase | | | Comparator Voltage Reference | | Data EEPROM Unlock Sequence | 73 | | Comparator x Module | | Erasing a Program Memory Row, | | | Conceptual MCCPx/SCCPx Modules | | Assembly Language | 70 | | CPU Programmer's Model | | Erasing a Program Memory Row, C Language | 70 | | CTMU Connections, Internal Configuration for | | I/O Port Write/Read | 140 | | Capacitance Measurement | | Initiating a Programming Sequence, | | | CTMU Connections, Internal Configuration for | | Assembly Language | 72 | | Pulse Delay Generation | | Initiating a Programming Sequence, C Language . | 72 | | CTMU Connections, Internal Configuration for | | Loading the Write Buffers, Assembly Language | 71 | | Time Measurement | | Loading the Write Buffers, C Language | 71 | | Data Access from Program Space Address Ge | | Reading Data EEPROM Using | | | 64 | | TBLRD Command | 78 | | Data EEPROM Addressing with TBLPAG and | | Setting the RTCWREN Bit in 'C' | | | NVM Registers | 75 | Setting the RTCWREN Bit in Assembly | 182 | | Dual 16-Bit Timer Mode | | Single-Word Erase | 76 | | High/Low-Voltage Detect (HLVD) | | Single-Word Write to Data EEPROM | | | Individual Comparator Configurations | 236 | Ultra Low-Power Wake-up Initialization | 132 | | Input Capture x Module | | Code Protection | | | mpat ouptare x modale | | Comparator | 235 |