### NXP USA Inc. - MSC8144ETVT800B Datasheet





Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Purchase URL            | https://www.e-xfl.com/product-detail/nxp-semiconductors/msc8144etvt800b |
|-------------------------|-------------------------------------------------------------------------|
| Supplier Device Package | 783-FCPBGA (29x29)                                                      |
| Package / Case          | 783-BBGA, FCBGA                                                         |
| Mounting Type           | Surface Mount                                                           |
| Operating Temperature   | -40°C ~ 105°C (TJ)                                                      |
| Voltage - Core          | 1.00V                                                                   |
| Voltage - I/O           | 3.30V                                                                   |
| On-Chip RAM             | 10.5MB                                                                  |
| Non-Volatile Memory     | External                                                                |
| Clock Rate              | 800MHz                                                                  |
| Interface               | Ethernet, I <sup>2</sup> C, SPI, TDM, UART, UTOPIA                      |
| Туре                    | SC3400 Core                                                             |
| Product Status          | Obsolete                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





Figure 1. MSC8144E Block Diagram



Figure 2. StarCore SC3400 DSP Core Subsystem Block Diagram



|                |                                      | Power-               |         |           | I/        | O Multiple | exing Mo   | de <sup>2</sup> |              |         |                       |
|----------------|--------------------------------------|----------------------|---------|-----------|-----------|------------|------------|-----------------|--------------|---------|-----------------------|
| Ball<br>Number | Signal Name                          | On<br>Reset<br>Value | 0 (000) | 1 (001)   | 2 (010)   | 3 (011)    | 4 (100)    | 5 (101)         | 6 (110)      | 7 (111) | Ref.<br>Supply        |
| B10            | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| B11            | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| B12            | SRIO_RXD0                            |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXC</sub>    |
| B13            | GND <sub>SXC</sub>                   |                      |         |           |           |            |            |                 |              |         | GND <sub>SXC</sub>    |
| B14            | SRIO_RXD1                            |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXC</sub>    |
| B15            | GND <sub>SXC</sub>                   |                      |         |           |           |            |            |                 |              |         | GND <sub>SXC</sub>    |
| B16            | SRIO_REF_CLK                         |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXC</sub>    |
| B17            | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| B18            | V <sub>DDSXC</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXC</sub>    |
| B19            | SRIO_RXD2/<br>GE1_SGMII_RX           |                      | SGI     | VII suppo | rt on SER | DES is en  | abled by F | Reset Con       | figuration W | /ord    | V <sub>DDSXC</sub>    |
| B20            | GND <sub>SXC</sub>                   |                      |         |           |           |            |            |                 |              |         | GND <sub>SXC</sub>    |
| B21            | SRIO_RXD3/<br>GE2_SGMII_RX           |                      | SGI     | VII suppo | rt on SER | DES is en  | abled by F | Reset Con       | figuration W | /ord    | V <sub>DDSXC</sub>    |
| B22            | GND <sub>SXC</sub>                   |                      |         |           |           |            |            |                 |              |         | GND <sub>SXC</sub>    |
| B23            | GND <sub>SXP</sub>                   |                      |         |           |           |            |            |                 |              |         | GND <sub>SXP</sub>    |
| B24            | MDQ27                                |                      |         |           |           |            |            |                 |              |         | V <sub>DDDDR</sub>    |
| B25            | V <sub>DDDDR</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDDDR</sub>    |
| B26            | GND                                  |                      |         |           |           |            |            |                 |              |         | GND                   |
| B27            | V <sub>DDDDR</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDDDR</sub>    |
| B28            | MDQS3                                |                      |         |           |           |            |            |                 |              |         | V <sub>DDDDR</sub>    |
| C1             | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| C2             | GE2_RX_CLK/PCI_AD29                  |                      |         | Ether     | met 2     |            | PCI        |                 | Ethernet 2   |         | V <sub>DDGE2</sub>    |
| C3             | V <sub>DDGE2</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDGE2</sub>    |
| C4             | TDM7RSYN/GE2_TD2/<br>PCI_AD2/UTP_TER |                      | TC      | M         |           | PCI        |            | Ethe            | ernet 2      | UTOPIA  | V <sub>DDGE2</sub>    |
| C5             | TDM7RCLK/GE2_RD2/<br>PCI_AD0/UTP_RVL |                      | TC      | M         |           | PCI        |            | Ethe            | ernet 2      | UTOPIA  | V <sub>DDGE2</sub>    |
| C6             | V <sub>DDGE2</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDGE2</sub>    |
| C7             | GE2_RD0/PCI_AD27                     |                      |         | Ethei     | met 2     |            | PCI        |                 | Ethernet 2   | •       | V <sub>DDGE2</sub>    |
| C8             | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| C9             | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| C10            | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| C11            | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         | —                     |
| C12            | V <sub>DDSXP</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXP</sub>    |
| C13            | SRIO_TXD0                            |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXP</sub>    |
| C14            | V <sub>DDSXP</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXP</sub>    |
| C15            | SRIO_TXD1                            |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXP</sub>    |
| C16            | GND <sub>SXC</sub>                   |                      |         |           |           |            |            |                 |              |         | GND <sub>SXC</sub>    |
| C17            | GND <sub>RIOPLL</sub>                |                      |         |           |           |            |            |                 |              |         | GND <sub>RIOPLL</sub> |
| C18            | Reserved <sup>1</sup>                |                      |         |           |           |            |            |                 |              |         |                       |
| C19            | V <sub>DDSXP</sub>                   |                      |         |           |           |            |            |                 |              |         | V <sub>DDSXP</sub>    |
| C20            | SRIO_TXD2/GE1_SGMII_T                |                      | SGI     | VII suppo | rt on SER | DES is en  | abled by F | Reset Con       | figuration W | /ord    | V <sub>DDSXP</sub>    |

Table 1. Signal List by Ball Number (continued)



|                |                                                              | Power-               |         |         | I/O Multiplexing Mode <sup>2</sup> |                   |          |         |            |         |                    |
|----------------|--------------------------------------------------------------|----------------------|---------|---------|------------------------------------|-------------------|----------|---------|------------|---------|--------------------|
| Ball<br>Number | Signal Name                                                  | On<br>Reset<br>Value | 0 (000) | 1 (001) | 2 (010)                            | 3 (011)           | 4 (100)  | 5 (101) | 6 (110)    | 7 (111) | Ref.<br>Supply     |
| K23            | MBA2                                                         |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| K24            | MA10                                                         |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| K25            | MA12                                                         |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| K26            | MA14                                                         |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| K27            | MA4                                                          |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| K28            | MV <sub>REF</sub>                                            |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| L1             | Reserved <sup>1</sup>                                        |                      |         |         |                                    |                   |          |         |            |         |                    |
| L2             | CLKOUT                                                       |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDIO</sub>  |
| L3             | TMR1/UTP_IR/PCI_CBE3/<br>GPIO17 <sup>3, 6</sup>              |                      | UTC     | DPIA    | TMR/<br>GPIO                       | UTOPIA            | PCI      |         | UTOPIA     |         | V <sub>DDIO</sub>  |
| L4             | TMR4/PCI_PAR/GPIO20 <sup>3,</sup><br><sup>6</sup> / UTP_REOP |                      |         | TIMEF   | R/GPIO                             |                   | PCI      | ٦       | TIMER/GPIC | 0       | V <sub>DDIO</sub>  |
| L5             | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L6             | TMR2/ <mark>PCI_FRAME</mark> /<br>GPIO18 <sup>3, 6</sup>     |                      |         | TIMEF   | R/GPIO                             |                   | PCI      | TIME    | R/GPIO     | UTOPIA  | V <sub>DDIO</sub>  |
| L7             | SCL/GPIO26 <sup>3, 4, 6</sup>                                |                      |         |         |                                    | l <sup>2</sup> C/ | GPIO     |         |            |         | V <sub>DDIO</sub>  |
| L8             | UTXD/GPIO15/IRQ9 <sup>3, 6</sup>                             |                      |         |         |                                    | UART/C            | SPIO/IRQ |         |            |         | V <sub>DDIO</sub>  |
| L9             | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L10            | V <sub>DD</sub>                                              |                      |         |         |                                    |                   |          |         |            |         | V <sub>DD</sub>    |
| L11            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L12            | V <sub>DD</sub>                                              |                      |         |         |                                    |                   |          |         |            |         | V <sub>DD</sub>    |
| L13            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L14            | V <sub>DD</sub>                                              |                      |         |         |                                    |                   |          |         |            |         | V <sub>DD</sub>    |
| L15            | Reserved <sup>1</sup>                                        |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L16            | V <sub>DD</sub>                                              |                      |         |         |                                    |                   |          |         |            |         | V <sub>DD</sub>    |
| L17            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L18            | V <sub>DD</sub>                                              |                      |         |         |                                    |                   |          |         |            |         | V <sub>DD</sub>    |
| L19            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L20            | V <sub>DD</sub>                                              |                      |         |         |                                    |                   |          |         |            |         | V <sub>DD</sub>    |
| L21            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L22            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L23            | MCKE1                                                        |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| L24            | MA1                                                          |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| L25            | V <sub>DDDDR</sub>                                           |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| L26            | GND                                                          |                      |         |         |                                    |                   |          |         |            |         | GND                |
| L27            | V <sub>DDDDR</sub>                                           |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| L28            | MCK1                                                         |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDDDR</sub> |
| M1             | Reserved <sup>1</sup>                                        |                      |         |         |                                    |                   |          |         |            |         | _                  |
| M2             | TRST                                                         |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDIO</sub>  |
| M3             | EE0                                                          |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDIO</sub>  |
| M4             | EE1                                                          |                      |         |         |                                    |                   |          |         |            |         | V <sub>DDIO</sub>  |
| M5             | UTP_RCLK/PCI_AD13                                            |                      | UTC     | PIA     | PCI                                |                   |          | UTOPIA  |            |         | V <sub>DDIO</sub>  |
| M6             | UTP_RADDR0/PCI_AD7                                           |                      | UTC     | PIA     | PCI                                |                   |          | UTOPIA  |            |         | V <sub>DDIO</sub>  |
| M7             | UTP_TD8/PCI_AD30                                             |                      | UTC     | PIA     | PCI                                |                   |          | UTOPIA  |            |         | V <sub>DDIO</sub>  |

Table 1. Signal List by Ball Number (continued)



|                |                       | Power-               | I/O Multiplexing Mode <sup>2</sup> |         |         |         |         |         |         |         |                    |
|----------------|-----------------------|----------------------|------------------------------------|---------|---------|---------|---------|---------|---------|---------|--------------------|
| Ball<br>Number | Signal Name           | On<br>Reset<br>Value | 0 (000)                            | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111) | Ref.<br>Supply     |
| V8             | V <sub>DDIO</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |
| V9             | Reserved <sup>1</sup> |                      |                                    |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |
| V10            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V11            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| V12            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V13            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| V14            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V15            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| V16            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V17            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| V18            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V19            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| V20            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V21            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V22            | V <sub>DDDDR</sub>    |                      |                                    |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| V23            | MDQ2                  |                      |                                    |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| V24            | V <sub>DDDDR</sub>    |                      |                                    |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| V25            | MDQ6                  |                      |                                    |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| V26            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| V27            | V <sub>DDDDR</sub>    |                      |                                    |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| V28            | MDQS0                 |                      |                                    |         |         |         |         |         |         |         | V <sub>DDDDR</sub> |
| W1             | Reserved <sup>1</sup> |                      |                                    |         |         |         |         |         |         |         | —                  |
| W2             | UTP_TD12/PCI_CBE2     |                      | UTC                                | PIA     | PCI     |         |         | UTOPIA  |         |         | V <sub>DDIO</sub>  |
| W3             | UTP_TD11/PCI_CBE1     |                      | UTC                                | OPIA    | PCI     |         |         | UTOPIA  |         |         | V <sub>DDIO</sub>  |
| W4             | V <sub>DDIO</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |
| W5             | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| W6             | UTP_TD15/PCI_IRDY     |                      | UTC                                | PIA     | PCI     |         |         | UTOPIA  |         |         | V <sub>DDIO</sub>  |
| W7             | UTP_TD0/PCI_SERR      |                      | UTC                                | OPIA    | P       | CI      |         | UT      | OPIA    |         | V <sub>DDIO</sub>  |
| W8             | UTP_RSOC/PCI_AD22     |                      | UTC                                | PIA     | PCI     |         |         | UTOPIA  |         |         | V <sub>DDIO</sub>  |
| W9             | Reserved <sup>1</sup> |                      |                                    |         |         |         |         |         |         |         | V <sub>DDIO</sub>  |
| W10            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| W11            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| W12            | V <sub>25M3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>25M3</sub>  |
| W13            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| W14            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| W15            | V <sub>25M3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>25M3</sub>  |
| W16            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| W17            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| W18            | V <sub>25M3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>25M3</sub>  |
| W19            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| W20            | V <sub>DDM3</sub>     |                      |                                    |         |         |         |         |         |         |         | V <sub>DDM3</sub>  |
| W21            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |
| W22            | GND                   |                      |                                    |         |         |         |         |         |         |         | GND                |

### Table 1. Signal List by Ball Number (continued)



| _              |                                               | Power-               |         |                       | I/      | O Multiple | exing Mo          | de <sup>2</sup> | de <sup>2</sup> |         |                    |
|----------------|-----------------------------------------------|----------------------|---------|-----------------------|---------|------------|-------------------|-----------------|-----------------|---------|--------------------|
| Ball<br>Number | Signal Name                                   | On<br>Reset<br>Value | 0 (000) | 1 (001)               | 2 (010) | 3 (011)    | 4 (100)           | 5 (101)         | 6 (110)         | 7 (111) | Ref.<br>Supply     |
| W23            | MDQ10                                         |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| W24            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| W25            | MDQ11                                         |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| W26            | MDM0                                          |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| W27            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| W28            | MDQS0                                         |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| Y1             | Reserved <sup>1</sup>                         |                      |         |                       |         |            |                   |                 |                 |         | -                  |
| Y2             | UTP_TD14/PCI_FRAME                            |                      | UTC     | OPIA                  | PCI     |            |                   | UTOPIA          |                 |         | V <sub>DDIO</sub>  |
| Y3             | TDM5TSYN/PCI_AD18/<br>GPIO12 <sup>3, 6</sup>  |                      | ٦       | TDM/GPIO PCI TDM/GPIO |         |            | V <sub>DDIO</sub> |                 |                 |         |                    |
| Y4             | TDM5TCLK/PCI_AD16                             |                      |         | TDM                   |         | P          | CI                |                 | TDM             |         | V <sub>DDIO</sub>  |
| Y5             | TDM4RCLK/PCI_AD7                              |                      |         | TDM                   |         | P          | CI                |                 | TDM             |         | V <sub>DDIO</sub>  |
| Y6             | TDM4TSYN/PCI_AD12                             |                      |         | TDM                   |         | P          | CI                |                 | TDM             |         | V <sub>DDIO</sub>  |
| Y7             | UTP_TPRTY/RC14                                | RC14                 |         |                       |         | UT         | ΟΡΙΑ              |                 |                 |         | V <sub>DDIO</sub>  |
| Y8             | UTP_TEN/PCI_PAR                               |                      | UTC     | PIA                   | PCI     |            |                   | UTOPIA          | L .             |         | V <sub>DDIO</sub>  |
| Y9             | Reserved <sup>1</sup>                         |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDIO</sub>  |
| Y10            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y11            | V <sub>DDM3</sub>                             |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDM3</sub>  |
| Y12            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y13            | V <sub>DDM3</sub>                             |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDM3</sub>  |
| Y14            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y15            | V <sub>DDM3</sub>                             |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDM3</sub>  |
| Y16            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y17            | V <sub>DDM3</sub>                             |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDM3</sub>  |
| Y18            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y19            | V <sub>DDM3</sub>                             |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDM3</sub>  |
| Y20            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y21            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y22            | V <sub>DDDDR</sub>                            |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| Y23            | MDQ13                                         |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| Y24            | V <sub>DDDDR</sub>                            |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| Y25            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |
| Y26            | MDQ9                                          |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| Y27            | V <sub>DDDDR</sub>                            |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| Y28            | MDQ8                                          |                      |         |                       |         |            |                   |                 |                 |         | V <sub>DDDDR</sub> |
| AA1            | Reserved <sup>1</sup>                         |                      |         |                       |         |            |                   |                 |                 |         | _                  |
| AA2            | UTP_TD13/PCI_CBE3                             |                      | UTC     | PIA                   | PCI     |            |                   | UTOPIA          |                 |         | V <sub>DDIO</sub>  |
| AA3            | TDM5RSYN/PCI_AD15/<br>GPIO10 <sup>3, 6</sup>  |                      |         | TDM/GPIC              | )       | P          | CI                |                 | TDM/GPIO        |         | V <sub>DDIO</sub>  |
| AA4            | TDM5TDAT, AT/PCI_AD17/<br>GPIO11 <sup>6</sup> |                      |         | TDM/GPIC              | )       | P          | CI                |                 | TDM/GPIO        |         | V <sub>DDIO</sub>  |
| AA5            | TDM5RCLK/PCI_AD13/<br>GPIO28 <sup>3, 6</sup>  |                      |         | TDM/GPIC              | )       | P          |                   |                 | TDM/GPIO        |         | V <sub>DDIO</sub>  |
| AA6            | GND                                           |                      |         |                       |         |            |                   |                 |                 |         | GND                |

Table 1. Signal List by Ball Number (continued)



|                |                                      | Power-                 | I/O Multiplexing Mode <sup>2</sup> |         |         |         |         |         |         |                   |                     |
|----------------|--------------------------------------|------------------------|------------------------------------|---------|---------|---------|---------|---------|---------|-------------------|---------------------|
| Ball<br>Number | Signal Name                          | On<br>Reset<br>Value   | 0 (000)                            | 1 (001) | 2 (010) | 3 (011) | 4 (100) | 5 (101) | 6 (110) | 7 (111)           | Ref.<br>Supply      |
| AE19           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AE20           | V <sub>DDM3IO</sub>                  |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AE21           | Reserved <sup>1</sup>                |                        |                                    |         |         |         |         |         |         |                   | _                   |
| AE22           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AE23           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AE24           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AE25           | V <sub>DDDDR</sub>                   |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AE26           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AE27           | V <sub>DDDDR</sub>                   |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AE28           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF1            | Reserved <sup>1</sup>                |                        |                                    |         |         |         |         |         |         |                   | _                   |
| AF2            | V <sub>DDIO</sub>                    |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDIO</sub>   |
| AF3            | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF4            | TDM0RDAT/<br>RCFG_CLKIN_RNG          | RCFG_<br>CLKIN_<br>RNG |                                    | TDM     |         |         |         |         |         |                   | V <sub>DDIO</sub>   |
| AF5            | TDM0TSYN/RCW_SRC2                    | RCW_<br>SRC2           |                                    | TDM     |         |         |         |         |         | V <sub>DDIO</sub> |                     |
| AF6            | TDM1RDAT/RC0                         | RC0                    |                                    | -       |         | Т       | DM      |         |         | -                 | V <sub>DDIO</sub>   |
| AF7            | V <sub>DDIO</sub>                    |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDIO</sub>   |
| AF8            | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF9            | TDM2RDAT/RC4                         | RC4                    |                                    |         |         | Т       | DM      |         |         |                   | V <sub>DDIO</sub>   |
| AF10           | TDM2TCLK                             |                        |                                    |         |         | Т       | DM      |         |         |                   | V <sub>DDIO</sub>   |
| AF11           | GPIO22/IRQ4 <sup>3, 6</sup> /SPIMOSI |                        |                                    |         |         | GPIO/   | IRQ/SPI |         |         |                   | V <sub>DDIO</sub>   |
| AF12           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF13           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF14           | V <sub>DDM3IO</sub>                  |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AF15           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF16           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF17           | Reserved <sup>1</sup>                |                        |                                    |         |         |         |         |         |         |                   | —                   |
| AF18           | V <sub>DDM3IO</sub>                  |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AF19           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF20           | Reserved <sup>1</sup>                |                        |                                    |         |         |         |         |         |         |                   | —                   |
| AF21           | Reserved <sup>1</sup>                |                        |                                    |         |         |         |         |         |         |                   | _                   |
| AF22           | M3_RESET                             |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDM3IO</sub> |
| AF23           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF24           | V <sub>DDDDR</sub>                   |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AF25           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF26           | V <sub>DDDDR</sub>                   |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AF27           | GND                                  |                        |                                    |         |         |         |         |         |         |                   | GND                 |
| AF28           | V <sub>DDDDR</sub>                   |                        |                                    |         |         |         |         |         |         |                   | V <sub>DDDDR</sub>  |
| AG1            | Reserved <sup>1</sup>                |                        |                                    |         |         |         |         |         |         |                   |                     |
| AG2            | GPIO16/IRQ0 <sup>3, 6</sup>          |                        |                                    |         |         | GPI     | 0/IRQ   |         |         |                   | V <sub>DDIO</sub>   |
| AG3            | TDM0TCLK                             |                        |                                    |         |         | Т       | DM      |         |         |                   | V <sub>DDIO</sub>   |

### Table 1. Signal List by Ball Number (continued)



|                |                                                                                                                                                                                                                                                                                                                                                                                                        | Power-         |         |         | I/      | O Multipl | exing Mo | de <sup>2</sup> |         |         |                |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|---------|---------|-----------|----------|-----------------|---------|---------|----------------|
| Ball<br>Number | Signal Name                                                                                                                                                                                                                                                                                                                                                                                            | Reset<br>Value | 0 (000) | 1 (001) | 2 (010) | 3 (011)   | 4 (100)  | 5 (101)         | 6 (110) | 7 (111) | Ref.<br>Supply |
| AH17           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH18           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH19           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH20           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH21           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH22           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | -              |
| AH23           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH24           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH25           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH26           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH27           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| AH28           | Reserved <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                  |                |         |         |         |           |          |                 |         |         | _              |
| Notes:         | <ol> <li>Reserved signals should be disconnected for compatibility with future revisions of the device.</li> <li>For signals with same functionality in all modes the appropriate cells are empty.</li> <li>The choice between GPIO function and other function is by GPIO registers setup. For configuration details, see Chapter 23, <i>GPIO</i> in the <i>MSC8144E Reference Manual</i>.</li> </ol> |                |         |         |         |           |          |                 |         |         |                |

#### Table 1. Signal List by Ball Number (continued)

4. Open-drain signal.

**5.** Internal 20 K $\Omega$  pull-up resistor.

6. For signals with GPIO functionality, the open-drain and internal 20 KΩ pull-up resistor can be configured by GPIO register programming. See **Chapter 23**, *GPIO* of the *MSC8144E Reference Manual* for configuration details.

rical Chr

rical Characteristics

# 2 Electrical Characteristics

This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. For additional information, see the *MSC8144E Reference Manual*.

# 2.1 Maximum Ratings

### CAUTION

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ).

In calculating timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device with a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

Table 2 describes the maximum electrical ratings for the MSC8144E.

| Rating                                                                    | Symbol                                                            | Value                            | Unit   |
|---------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------|--------|
| Core supply voltage                                                       | V <sub>dd</sub>                                                   | -0.3 to 1.1                      | V      |
| PLL supply voltage <sup>3</sup>                                           | V <sub>DDPLL0</sub><br>V <sub>DDPLL1</sub><br>V <sub>DDPLL2</sub> | -0.3 to 1.1                      | V      |
| M3 memory Internal voltage                                                | V <sub>DDM3</sub>                                                 | -0.3 to 1.32                     | V      |
| DDR memory supply voltage <ul> <li>DDR mode</li> <li>DDR2 mode</li> </ul> | V <sub>DDDDR</sub>                                                | -0.3 to 2.75<br>-0.3 to 1.98     | V<br>V |
| DDR reference voltage                                                     | MV <sub>REF</sub>                                                 | –0.3 to 0.51 $\timesV_{DDDDR}$   | V      |
| Input DDR voltage                                                         | V <sub>INDDR</sub>                                                | –0.3 to V <sub>DDDDR</sub> + 0.3 | V      |
| Ethernet 1 I/O voltage                                                    | V <sub>DDGE1</sub>                                                | -0.3 to 3.465                    | V      |
| Input Ethernet 1 I/O voltage                                              | V <sub>INGE1</sub>                                                | –0.3 to V <sub>DDGE1</sub> + 0.3 | V      |
| Ethernet 2 I/O voltage                                                    | V <sub>DDGE2</sub>                                                | -0.3 to 3.465                    | V      |
| Input Ethernet 2I/O voltage                                               | V <sub>INGE2</sub>                                                | –0.3 to V <sub>DDGE2</sub> + 0.3 | V      |
| I/O voltage excluding Ethernet, DDR, M3, and RapidIO lines                | V <sub>DDIO</sub>                                                 | -0.3 to 3.465                    | V      |
| Input I/O voltage                                                         | V <sub>INIO</sub>                                                 | –0.3 to V <sub>DDIO</sub> + 0.3  | V      |

### **Table 2. Absolute Maximum Ratings**



## 2.5.2 Serial RapidIO DC Electrical Characteristics

DC receiver logic levels are not defined since the receiver is AC-coupled.

### 2.5.2.1 DC Requirements for SerDes Reference Clocks

The SerDes reference clocks SRIO\_REF\_CLK and  $\overline{\text{SRIO}_{\text{REF}}\text{CLK}}$  are AC-coupled differential inputs. Each differential clock input has an internal 50  $\Omega$  termination to  $\text{GND}_{\text{SXC}}$ . The reference clock must be able to drive this termination. The recommended minimum operating voltage is -0.4 V; the recommended maximum operating voltage is 1.32 V; and the maximum absolute voltage is 1.72 V.

The maximum average current allowed in each input is 8 mA. This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50  $\Omega$  = 8 mA) while the minimum common mode input level is GND<sub>SXC</sub>. For example, a clock with a 50/50 duty cycle can be driven by a current source output that ranges from 0 mA to 16 mA (0–0.8 V). The input is AC-coupled internally, so, therefore, the exact common mode input voltage is not critical.

Note: This internal AC-couple network does not function correctly with reference clock frequencies below 90 MHz.

If the device driving the  $\overline{\text{SRIO}\_\text{REF}\_\text{CLK}}$  inputs cannot drive 50  $\Omega$  to  $\text{GND}_{\text{SXC}}$ , or if it exceeds the maximum input current limitations, then it must use external AC-coupling. The minimum differential peak-to-peak amplitude of the input clock is 0.4 V (0.2 V peak-to-peak per phase). The maximum differential peak-to-peak amplitude of the input clock is 1.6 V peak-to-peak (see Figure 5. The termination to  $\text{GND}_{\text{SXC}}$  allows compatibility with HCSL type reference clocks specified for PCI-Express applications. Many other low voltage differential type outputs can be used but will probably need to be AC-coupled due to the limited common mode input range. LVPECL outputs can produce too large an amplitude and may need to be source terminated with a divider network to reduce the amplitude. The amplitude of the clock must be at least a 400 mV differential peak-peak for single-ended clock. If driven differentially, each signal wire needs to drive 100 mV around common mode voltage. The differential reference clock (SRIO\\_REF\\_CLK/SRIO\\_REF\\_CLK) input is HCSL-compatible DC coupled or LVDS-compatible with AC-coupling.



Figure 5. SerDes Reference Clocks Input Stage

# 2.5.5 Ethernet DC Electrical Characteristics

## 2.5.5.1 MII, SMII and RMII DC Electrical Characteristics

| Characteristic                                                  | Symbol                                   | Min   | Max   | Unit |
|-----------------------------------------------------------------|------------------------------------------|-------|-------|------|
| Supply voltage 3.3 V                                            | V <sub>DDGE1</sub><br>V <sub>DDGE2</sub> | 3.135 | 3.465 | V    |
| Input high voltage                                              | V <sub>IH</sub>                          | 2.0   | 3.465 | V    |
| Input low voltage                                               | V <sub>IL</sub>                          | -0.3  | 0.8   | V    |
| Input leakage current, V <sub>IN</sub> = supply voltage         | I <sub>IN</sub>                          | -30   | 30    | μA   |
| Signal low input current, V <sub>IL</sub> = 0.4 V <sup>1</sup>  | ΙL                                       | -30   | 30    | μΑ   |
| Signal high input current, V <sub>IH</sub> = 2.4 V <sup>1</sup> | Ι <sub>Η</sub>                           | -30   | 30    | μΑ   |
| Output high voltage, I <sub>OH</sub> = -4 mA                    | V <sub>OH</sub>                          | 2.4   | 3.465 | V    |
| Output low voltage, I <sub>OL</sub> = 4mA                       | V <sub>OL</sub>                          | _     | 0.4   | V    |
| Input Pin Capacitance <sup>1</sup>                              | C <sub>IN</sub>                          |       | 8     | pF   |
| Note: 1. Not tested. Guaranteed by design.                      | •                                        |       |       | •    |

#### Table 11. MII, SMII and RMII DC Electrical Characteristics

## 2.5.5.2 RGMII DC Electrical Characteristics

#### Table 12. RGMII DC Electrical Characteristics

| Characteristic                                          | Symbol                                   | Min   | Мах   | Unit |
|---------------------------------------------------------|------------------------------------------|-------|-------|------|
| Supply voltage 2.5 V                                    | V <sub>DDGE1</sub><br>V <sub>DDGE2</sub> | 2.375 | 2.625 | V    |
| Input high voltage                                      | V <sub>IH</sub>                          | 1.7   | 2.625 | V    |
| Input low voltage                                       | V <sub>IL</sub>                          | -0.3  | 0.7   | V    |
| Input leakage current, V <sub>IN</sub> = supply voltage | I <sub>IN</sub>                          | -30   | 30    | μA   |
| Output high voltage, I <sub>OH</sub> = -1 mA            | V <sub>OH</sub>                          | 2.0   | 2.625 | V    |
| Output low voltage, I <sub>OL</sub> = 1 mA              | V <sub>OL</sub>                          | —     | 0.4   | V    |
| Input Pin Capacitance <sup>1</sup>                      | C <sub>IN</sub>                          |       | 8     | pF   |
| Note: 1. Not tested. Guaranteed by design.              |                                          |       |       |      |



### 2.6.5.6 Receiver Eye Diagrams

For each baud rate at which an LP-Serial receiver is specified to operate, the receiver shall meet the corresponding bit error rate specification (Table 32, Table 33, and Table 34) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the receiver input compliance mask shown in Figure 14 with the parameters specified in Table 35. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a 100  $\Omega \pm 5\%$  differential resistive load.



Figure 14. Receiver Input Compliance Mask

| Table 35. Receiver Inp | out Compliance Mask | Parameters Exclusive o | f Sinusoidal Jitter |
|------------------------|---------------------|------------------------|---------------------|
|------------------------|---------------------|------------------------|---------------------|

| Receiver Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) |
|---------------|----------------------------|----------------------------|--------|--------|
| 1.25 GBaud    | 100                        | 800                        | 0.275  | 0.400  |
| 2.5 GBaud     | 100                        | 800                        | 0.275  | 0.400  |
| 3.125 GBaud   | 100                        | 800                        | 0.275  | 0.400  |

### 2.6.5.7 Measurement and Test Requirements

Since the LP-Serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of **IEEE** Std. 802.3ae-2002<sup>TM</sup>, the measurement and test requirements defined here are similarly guided by Clause 47. In addition, the CJPAT test pattern defined in Annex 48A of **IEEE** Std. 802.3ae-2002 is specified as the test pattern for use in eye pattern and jitter measurements. Annex 48B of **IEEE** Std. 802.3ae-2002 is recommended as a reference for additional information on jitter test methods.





Figure 20. TDM Output Signals

**Note:** For some TDM modes, transmit data is output on other pins. This timing is also valid for those pins. See the *MSC8144E Reference Manual* 

# 2.6.8 UART Timing

Table 38. UART Timing

| Characteristics                                                  | Symbol   | Expression               | Min | Max | Unit |
|------------------------------------------------------------------|----------|--------------------------|-----|-----|------|
| URXD and UTXD inputs high/low duration                           | TUREFCLK | 16 × T <sub>REFCLK</sub> | 160 | —   | ns   |
| <b>Note:</b> $T_{UREFCLK} = T_{REFCLK}$ is guaranteed by design. |          |                          |     |     |      |

Figure 21 shows the UART input AC timing



Figure 21. UART Input Timing

Figure 22 shows the UART output AC timing



Figure 22. UART Output Timing



Figure 31 shows the RGMII AC timing and multiplexing diagrams.



Figure 31. RGMII AC Timing and Multiplexing



The following supplies should rise before any other supplies in any sequence

- V<sub>DD</sub> and V<sub>DDPLL</sub> coupled together
- V<sub>DDM3</sub>

After the above supplies rise to 90% of their nominal value the following I/O supplies may rise in any sequence (see Figure 42):

- V<sub>DDGE1</sub>
- V<sub>DDGE2</sub>
- V<sub>DDIO</sub>
- V<sub>DDDDR</sub> and MV<sub>REF</sub> coupled one to another. MV<sub>REF</sub> should be either at same time or after V<sub>DDDDR</sub>.
- V<sub>DDM3IO</sub>
- V<sub>25M3</sub>



Figure 42.  $V_{\text{DDM3}}, V_{\text{DDM3IO}}$  and  $V_{\text{25M3}}$  Power-on Sequence

- Note: 1. This recommended power sequencing is different from the MSC8122/MSC8126.
  - 2. If no pins that require V<sub>DDGE1</sub> as a reference supply are used (see Table 1), V<sub>DDGE1</sub> can be tied to GND.
  - 3. If no pins that require  $V_{DDGE2}$  as a reference supply are used (see Table 1),  $V_{DDGE2}$  can be tied to GND.
  - 4. If the DDR interface is not used,  $V_{DDDDR}$  and  $MV_{REF}$  can be tied to GND.
  - 5. If the M3 memory is not used,  $V_{DDM3}$ ,  $V_{DDM3IO}$ , and  $V_{25M3}$  can be tied to GND.
  - 6. If the RapidIO interface is not used, V<sub>DDSX</sub>, V<sub>DDSXP</sub>, and V<sub>DDRIOPLL</sub> can be tied to GND.

### 3.1.2 Start-Up Timing

Section 2.6.1 describes the start-up timing.

# 3.2 Power Supply Design Considerations

Each PLL supply must have an external RC filter for the  $V_{DDPLL}$  input. The filter is a 10  $\Omega$  resistor in series with two 2.2  $\mu$ F, low ESL (<0.5 nH) and low ESR capacitors. All three PLLs can connect to a single supply voltage source (such as a voltage regulator) as long as the external RC filter is applied to each PLL separately (see Figure 43). For optimal noise filtering, place the circuit as close as possible to its V<sub>DDPLL</sub> inputs. These traces should be short and direct.



# 3.4.2 Serial RapidIO Interface Related Pins

### 3.4.2.1 Serial RapidIO interface Is Not Used

#### Table 54. Connectivity of Serial RapidIO Interface Related Pins When the RapidIO Interface Is Not Used

| Signal Name           | Pin Connection |
|-----------------------|----------------|
| SRIO_IMP_CAL_RX       | GND            |
| SRIO_IMP_CAL_TX       | GND            |
| SRIO_REF_CLK          | GND            |
| SRIO_REF_CLK          | GND            |
| SRIO_RXD[0-3]         | GND            |
| SRIO_RXD[0-3]         | GND            |
| SRIO_TXD[0-3]         | NC             |
| SRIO_TXD[0-3]         | NC             |
| VDDRIOPLL             | GND            |
| GND <sub>RIOPLL</sub> | GND            |
| GND <sub>SXP</sub>    | GND            |
| GND <sub>SXC</sub>    | GND            |
| V <sub>DDSXP</sub>    | GND            |
| V <sub>DDSXC</sub>    | GND            |

### 3.4.2.2 Serial RapidIO Specific Lane Is Not Used

### Table 55. Connectivity of Serial RapidIO Related Pins When Specific Lane Is Not Used

| Signal Name                                                           | Pin Connection     |  |  |
|-----------------------------------------------------------------------|--------------------|--|--|
| SRIO_IMP_CAL_RX                                                       | in use             |  |  |
| SRIO_IMP_CAL_TX                                                       | in use             |  |  |
| SRIO_REF_CLK                                                          | in use             |  |  |
| SRIO_REF_CLK                                                          | in use             |  |  |
| SRIO_RXD <b>x</b>                                                     | GND <sub>SXC</sub> |  |  |
| SRIO_RXDx                                                             | GND <sub>SXC</sub> |  |  |
| SRIO_TXDx                                                             | NC                 |  |  |
| SRIO_TXD <b>x</b>                                                     | NC                 |  |  |
| V <sub>DDRIOPLL</sub>                                                 | in use             |  |  |
| GND <sub>RIOPLL</sub>                                                 | in use             |  |  |
| GND <sub>SXP</sub>                                                    | GND <sub>SXP</sub> |  |  |
| GND <sub>SXC</sub>                                                    | GND <sub>SXC</sub> |  |  |
| V <sub>DDSXP</sub>                                                    | 1.0 V              |  |  |
| V <sub>DDSXC</sub>                                                    | 1.0 V              |  |  |
| Note: The x indicates the lane number {0,1,2,3} for all unused lanes. |                    |  |  |



ware Design Considerations

### Table 59. Connectivity of GE2 Related Pins When the GE2 Interface Is Not Used (continued)

| Signal Name | Pin Connection |
|-------------|----------------|
| GE2_TD[0-3] | Nc             |
| GE2_TX_EN   | NC             |

### 3.4.4.2.2 Subset of GE2 Pins Required

When only a subset of the whole GE2 interface is used, such as for RMII, the unused GE2 pins should be connected as described in Table 60. The table assumes that the unused GE2 pins are not used for any purpose (including any multiplexed functions) and that  $V_{DDGE2}$  is tied to either 2.5 V or 3.3 V.

#### Table 60. Connectivity of GE1 Related Pins When only a subset of the GE1 Interface Is required

| Signal Name  | Pin Connection     |
|--------------|--------------------|
| GE2_RD[0-3]  | GND                |
| GE2_RX_CLK   | GND                |
| GE2_RX_DV    | GND                |
| GE2_RX_ER    | GND                |
| GE2_SGMII_RX | GND <sub>SXC</sub> |
| GE2_SGMII_RX | GND <sub>SXC</sub> |
| GE2_SGMII_TX | NC                 |
| GE2_SGMII_TX | NC                 |
| GE2_TCK      | NC                 |
| GE2_TD[0-3]  | NC                 |
| GE2_TX_EN    | NC                 |

### 3.4.4.3 GE1 and GE2 Management Pins

GE\_MDC and GE\_MDIO pins should be connected as required by the specified protocol. If neither GE1 nor GE2 is used (that is,  $V_{DDGE2}$  is connected to GND), Table 61 lists the recommended management pin connections.

### Table 61. Connectivity of GE Management Pins When GE1 and GE2 Are Not Used

| Signal Name | Pin Connection |
|-------------|----------------|
| GE_MDC      | NC             |
| GE_MDIO     | NC             |



## 3.4.5 UTOPIA/POS Related Pins

Table 62 lists the board connections of the UTOPIA/POS pins when the entire UTOPIA/POS interface is not used or subset of UTOPIA/POS interface is used. For multiplexing options that select a subset of the UTOPIA/POS interface, use the connections described in Table 62 for those signals that are not selected. Table 62 assumes that the alternate function of the specified pin is not used. If the alternate function is used, connect that pin as required to support the selected function.

| Signal Name       | Pin Connection    |
|-------------------|-------------------|
| UTP_IR            | GND               |
| UTP_RADDR[0-4]    | V <sub>DDIO</sub> |
| UTP_RCLAV_PDRPA   | NC                |
| UTP_RCLK          | GND               |
| UTP_RD[0-15]      | GND               |
| UTP_REN           | V <sub>DDIO</sub> |
| UTP_RPRTY         | GND               |
| UTP_RSOC          | GND               |
| UTP_TADDR[0-4]    | V <sub>DDIO</sub> |
| UTP_TCLAV         | NC                |
| UTP_TCLK          | GND               |
| UTP_TD[0-15]      | NC                |
| UTP_TEN           | V <sub>DDIO</sub> |
| UTP_TPRTY         | NC                |
| UTP_TSOC          | NC                |
| V <sub>DDIO</sub> | 3.3 V             |

Table 62. Connectivity of UTOPIA/POS Related Pins When UTOPIA/POS Interface Is Not Used

## 3.4.6 TDM Interface Related Pins

Table 63 lists the board connections of the TDM pins when an entire specific TDM is not used. For multiplexing options that select a subset of a TDM interface, use the connections described in Table 63 for those signals that are not selected. Table 63 assumes that the alternate function of the specified pin is not used. If the alternate function is used, connect that pin as required to support the selected function.

| Table 63. Connectivi | y of TDM Re | lated Pins When | TDM Interface I | s Not Used |
|----------------------|-------------|-----------------|-----------------|------------|
|----------------------|-------------|-----------------|-----------------|------------|

| Signal Name                                                                                                                         | Pin Connection                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| TDMxRCLK                                                                                                                            | GND                                                               |
| TDM <b>x</b> RDAT                                                                                                                   | GND                                                               |
| TDM <b>x</b> RSYN                                                                                                                   | GND                                                               |
| TDMxTCLK                                                                                                                            | GND                                                               |
| TDMT <b>x</b> DAT                                                                                                                   | GND                                                               |
| TDMxTSYN                                                                                                                            | GND                                                               |
| V <sub>DDIO</sub>                                                                                                                   | 3.3 V                                                             |
| Notes:1.x = {0, 1, 2,3, 4, 5, 6, 7}2.In case of subset of TDM interface usage please make<br>MSC8144E Reference Manual for details. | e sure to disable unused TDM modules. See Chapter 20, TDM, in the |



# 5 Package Information



Notes: 1. All dimensions in millimeters. 2. Dimensioning and tolerancing per ASME Y14.5M–1994.

Maximum solder ball diameter measured parallel to Datum A.

Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

Parallelism measurement should exclude any effect of marking.

Capacitors may not be present on all devices.

Caution must be taken not to short exposed metal capacitor pads on package top.

### Figure 44. MSC8144E Mechanical Information, 783-ball FC-PBGA Package

# 6 **Product Documentation**

- *MSC8144E Technical Data Sheet* (MSC8144E). Details the signals, AC/DC characteristics, clock signal characteristics, package and pinout, and electrical design considerations of the MSC8144E device.
- *MSC8144E Reference Manual* (MSC8144ERM). Includes functional descriptions of the extended cores and all the internal subsystems including configuration and programming information.
- Application Notes. Cover various programming topics related to the StarCore DSP core and the MSC8144E device.
- *SC3400 DSP Core Reference Manual*. Covers the SC3400 core architecture, control registers, clock registers, program control, and instruction set.
- *MSC8144 SC3400 DSP Core Subsystem Reference Manual*. Covers core subsystem architecture, functionality, and registers.

# 7 Revision History

Table 66 provides a revision history for this data sheet.

 Table 66. Document Revision History

| Revision | Date       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | June. 2007 | Initial public release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1        | Sep 2007   | <ul> <li>Updated M3 voltage range in Table 3.</li> <li>Changed note in Table 7 for PLL power supplies.</li> <li>DDR voltage designator changed from V<sub>DD</sub> to V<sub>DDDDR</sub> in Table 8, Table 10, Section 2.7.4.1, Section 2.7.4.2, and Figure 11. Changed range on I<sub>OZ</sub> in Table 8 and Table 10.</li> <li>Deleted text before Table 13 and added note 2 to input pin capacitance.</li> <li>Deleted text before Table 14, added a 1 to the note, and added note 1 to input pin capacitance.</li> <li>Deleted text before new Section 2.6.5.1.</li> <li>Added a 1 to the note in Table 15 and added note 1 to input pin capacitance.</li> <li>Deleted text before mew Section 2.6.5.1.</li> <li>Added a 1 to the note in Table 15 and added note 1 to input pin capacitance.</li> <li>Deleted ac voltage rows from Table 16. Added note 1 to input pin capacitance.</li> <li>Deleted text before Table 19.</li> <li>Added clock skew ranges in percent in Table 21.</li> <li>Changed Ny<sub>REF</sub> to MV<sub>REF</sub> in Table 26.</li> <li>Changed Ny<sub>REF</sub> to MV<sub>REF</sub> in Table 26.</li> <li>Changed Ny<sub>DD</sub> to V<sub>DDIO</sub> in Table 36 Updated note 2.</li> <li>Added note 4 to Table 42. Changed t<sub>TDMSHOX</sub> value.</li> <li>Changed the value of the data to clock out skew in Table 51.</li> <li>Changed the value of the data to clock out skew in Table 51.</li> <li>Changed the head for the JTAG timing section, now Section 2.7.14.</li> <li>Updated JTAG timing for TCK cycle time, TCK high phase, and boundary scan input data hold time in Table 55.</li> <li>Added new Section 3.3 with guidelines for board layout for clock and timing signals. Renumbered subsequent sections.</li> </ul> |
| 2        | Sep 2007   | <ul> <li>Changed leakage current values in Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, and Table 19 from -10 and 10 μa to -30 and 30 μa.</li> <li>Change the minimum value of t<sub>MDDVKH</sub> in Table 45 from 5 ns to 7 ns.</li> <li>Updated note 1 in Table 45.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3        | Oct 2007   | <ul><li>Corrected column numbering in Figure 3 and Figure 4.</li><li>Updated SPI signal names in Table 1.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4        | Oct 2007   | Updated SPI signal names in Table 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5        | Dec 2007   | <ul> <li>Changed minimum voltage level for V<sub>DDM3</sub> to 1.213 (1.25 – 3%) in Table 3.</li> <li>Added POS to titles in Section 2.6.6.</li> <li>Added additional signals to titles in Section 2.6.8. Added high and low voltage ranges to Table 19.</li> <li>Added ATM and POS to headings in Section 2.7.11. Changed characteristics to generic input/output in Table 52, Figure 33, and Figure 34.</li> <li>Replaced Sections 2.7.13 and 2.7.14 with new Section 2.7.13. Renumbered subsequent sections, tables, and figures.</li> <li>Added POS to all UTOPIA references in Section 3.4.5.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6        | Dec 2007   | Changed GCR4 program value to 0x0004C130 in Note 7 in Table 51.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7        | Mar 2008   | Changed description of Table 16 in Section 2.7.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 8        | Apr 2008   | <ul> <li>Added <sup>3</sup> to the PLL supply voltage row in Table 2.</li> <li>Changed the first sentence in Section 3.4.8 to reflect that Table 70 indicates what to do with pins if they are "not" required by the design. Changed the Pin Connection for GPIO[0–31] to GND.</li> <li>Updated ordering information in Section 4.</li> <li>Multiple corrections of minor punctuation errors.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale, the Freescale logo, CodeWarrior, and StarCore are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

2007-2010 Freescale Semiconductor, Inc.

Document Number: MSC8144E Rev. 14 5/2010

