Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | CANbus, I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 57 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9keaz64avlh | # **Table of Contents** | 1 Ordering parts4 | 4.2.2 FTM module timing | 10 | |--------------------------------------------|-------------------------------------------------------|----| | 1.1 Determining valid orderable parts | 4.3 Thermal specifications | 1 | | 2 Part identification | 4.3.1 Thermal characteristics | 17 | | 2.1 Description | 5 Peripheral operating requirements and behaviors | 19 | | 2.2 Format | 5.1 Core modules | 19 | | 2.3 Fields | 5.1.1 SWD electricals | 19 | | 2.4 Example | 5.2 External oscillator (OSC) and ICS characteristics | 20 | | 3 Ratings | 5.3 NVM specifications | 22 | | 3.1 Thermal handling ratings5 | 5.4 Analog | 23 | | 3.2 Moisture handling ratings | 5.4.1 ADC characteristics | 23 | | 3.3 ESD handling ratings | 5.4.2 Analog comparator (ACMP) electricals | 25 | | 3.4 Voltage and current operating ratings6 | 5.5 Communication interfaces | 20 | | 4 General | 5.5.1 SPI switching specifications | 20 | | 4.1 Nonswitching electrical specifications | 5.5.2 MSCAN | 29 | | 4.1.1 DC characteristics | 6 Dimensions | 29 | | 4.1.2 Supply current characteristics | 6.1 Obtaining package dimensions | 29 | | 4.1.3 EMC performance | 7 Pinout | 30 | | 4.2 Switching specifications | 7.1 Signal multiplexing and pin assignments | 30 | | 4.2.1 Control timing | 8 Revision History | 30 | # 1 Ordering parts ### 1.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **freescale.com** and perform a part number search for the following device numbers: KEAZ128. #### 2 Part identification ### 2.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. #### 2.2 Format Part numbers for this device have the following format: Q B KEA A C FFF M T PP N ### 2.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|----------------------|----------------------------------------------------------------------------------------------| | Q | Qualification status | <ul><li>S = Automotive qualified</li><li>P = Prequalification</li></ul> | | В | Memory type | • 9 = Flash | | KEA | Kinetis Auto family | • KEA | | A | Key attribute | <ul> <li>Z = M0+ core</li> <li>F = M4 W/ DSP &amp; FPU</li> <li>C= M4 W/ AP + FPU</li> </ul> | | С | CAN availability | N = CAN not available (Blank) = CAN available | | Field | Description | Values | |-------|---------------------------|-------------------------------------------------------------------------------------------------------| | FFF | Program flash memory size | • 128 = 128 KB | | М | Maskset revision | <ul> <li>A = 1<sup>st</sup> Fab version</li> <li>B = Revision after 1<sup>st</sup> version</li> </ul> | | Т | Temperature range (°C) | <ul> <li>C = -40 to 85</li> <li>V = -40 to 105</li> <li>M = -40 to 125</li> </ul> | | PP | Package identifier | <ul> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>LK = 80 LQFP (14 mm x 14 mm)</li> </ul> | | N | Packaging type | R = Tape and reel (Blank) = Trays | # 2.4 Example This is an example part number: S9KEAZ128AMLK # 3 Ratings # 3.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. # 3.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|--------------------------------|------|------|------|-------| | MSL | MSL Moisture sensitivity level | | 3 | _ | 1 | 1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 3.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -6000 | +6000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of °C | | +100 | mA | 3 | - Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test. The test produced the following results: - Test was performed at 125 °C case temperature (Class II). - I/O pins pass +100/-100 mA I-test with I<sub>DD</sub> current limit at 400 mA (V<sub>DD</sub> collapsed during positive injection). - I/O pins pass +50/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA for V<sub>DD</sub>. - Supply groups pass 1.5 V<sub>ccmax</sub>. - RESET\_B pin was only tested with negative I-test due to product conditioning requirement. # 3.4 Voltage and current operating ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in the following table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled. Table 1. Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |-----------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------| | $V_{DD}$ | Digital supply voltage | -0.3 | 6.0 | V | | I <sub>DD</sub> | Maximum current into V <sub>DD</sub> | _ | 120 | mA | | V <sub>IN</sub> | Input voltage except true open drain pins | -0.3 | $V_{DD} + 0.3^{1}$ | V | | | Input voltage of true open drain pins | -0.3 | 6 | V | | I <sub>D</sub> | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | 1. Maximum rating of $V_{DD}$ also applies to $V_{IN}$ . #### monswitching electrical specifications Table 2. DC characteristics (continued) | Symbol | | Descriptions | | Min | Typical <sup>1</sup> | Max | Unit | |------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------|------|----------------------|------|------| | I <sub>INTOT</sub> | Total<br>leakage<br>combined<br>for all port<br>pins | Pins in high impedance<br>input mode | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | | 2 | μА | | R <sub>PU</sub> | Pullup<br>resistors | All digital inputs, when<br>enabled (all I/O pins other<br>than PTA2 and PTA3) | _ | 30.0 | _ | 50.0 | kΩ | | R <sub>PU</sub> <sup>3</sup> | Pullup resistors | PTA2 and PTA3 pins | _ | 30.0 | _ | 60.0 | kΩ | | I <sub>IC</sub> | DC | Single pin limit | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$ | -2 | _ | 2 | mA | | | injection<br>current <sup>4,</sup><br>5, 6 | Total MCU limit, includes sum of all stressed pins | | -5 | _ | 25 | | | C <sub>In</sub> | Input capacitance, all pins | | _ | _ | _ | 7 | pF | | $V_{RAM}$ | RA | M retention voltage | _ | 2.0 | | _ | V | - 1. Typical values are measured at 25 °C. Characterized, not tested. - 2. Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support high current output. - 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin. - All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. PTA2 and PTA3 are true open drain I/O pins that are internally clamped to V<sub>SS</sub>. - 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger value. - 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as when no system clock is present, or clock rate is very low (which would reduce overall power consumption). Table 3. LVD and POR specification | Symbol | Description | | Min | Тур | Max | Unit | |--------------------|---------------------------------|--------------------------------|-----|------|-----|------| | $V_{POR}$ | POR re-ar | m voltage <sup>1</sup> | 1.5 | 1.75 | 2.0 | V | | $V_{LVDH}$ | Falling low-venthreshold—high | | 4.2 | 4.3 | 4.4 | V | | $V_{LVW1H}$ | Falling low-<br>voltage warning | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4 | 4.5 | V | | $V_{LVW2H}$ | threshold— high<br>range | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5 | 4.6 | V | | V <sub>LVW3H</sub> | | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6 | 4.7 | V | | $V_{LVW4H}$ | | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7 | 4.8 | V | | V <sub>HYSH</sub> | High range low-<br>warning h | | _ | 100 | _ | mV | Figure 8. Typical $V_{OL}$ Vs. $I_{OL}$ (high drive strength) ( $V_{DD} = 3 \text{ V}$ ) ### 4.1.2 Supply current characteristics This section includes information about power supply current in various operating modes. **Parameter** Symbol Core/Bus $V_{DD}(V)$ Typical<sup>1</sup> Unit Max Temp Freq Run supply current FEI 48/24 MHz 5 11.1 -40 to 125 °C $RI_{DD}$ mΑ mode, all modules clocks 24/24 MHz 8 enabled; run from flash 12/12 MHz 5 1/1 MHz 2.4 48/24 MHz 3 11 24/24 MHz 7.9 12/12 MHz 4.9 1/1 MHz 2.3 48/24 MHz -40 to 125 °C Run supply current FEI $RI_{DD}$ 5 7.8 mA mode, all modules clocks 24/24 MHz 5.5 disabled and gated; run from 12/12 MHz 3.8 flash 1/1 MHz 2.3 Table 4. Supply current characteristics #### Nonswitching electrical specifications Table 4. Supply current characteristics (continued) | Parameter | Symbol | Core/Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp | |-------------------------------------------------------|------------------|------------------|---------------------|----------------------|-------------------|------|---------------| | | | 48/24 MHz | 3 | 7.7 | _ | | | | | | 24/24 MHz | | 5.4 | _ | | | | | | 12/12 MHz | | 3.7 | _ | | | | | | 1/1 MHz | | 2.2 | _ | | | | Run supply current FBE | RI <sub>DD</sub> | 48/24 MHz | 5 | 14.7 | _ | mA | -40 to 125 °C | | mode, all modules clocks enabled; run from RAM | | 24/24 MHz | | 9.8 | 14.9 <sup>2</sup> | 7 | | | enabled, full from HAIVI | | 12/12 MHz | | 6 | _ | | | | | | 1/1 MHz | | 2.4 | _ | | | | | | 48/24 MHz | 3 | 14.6 | _ | | | | | | 24/24 MHz | | 9.6 | 12.8 <sup>2</sup> | | | | | | 12/12 MHz | | 5.9 | _ | | | | | | 1/1 MHz | | 2.3 | _ | | | | Run supply current FBE | RI <sub>DD</sub> | 48/24 MHz | 5 | 11.4 | _ | mA | -40 to 125 °C | | mode, all modules clocks disabled and gated; run from | | 24/24 MHz | | 7.7 | 12.5 <sup>2</sup> | 7 | | | RAM | | 12/12 MHz | | 4.7 | _ | | | | | | 1/1 MHz | | 2.3 | _ | | | | | | 48/24 MHz | 3 | 11.3 | _ | | | | | | 24/24 MHz | | 7.6 | 9.5 <sup>2</sup> | | | | | | 12/12 MHz | | 4.6 | _ | | | | | | 1/1 MHz | | 2.2 | _ | | | | Wait mode current FEI | WI <sub>DD</sub> | 48/24 MHz | 5 | 8.4 | _ | mA | -40 to 125 °C | | mode, all modules clocks<br>enabled | | 24/24 MHz | | 6.5 | 7.2 <sup>2</sup> | | | | onabioa | | 12/12 MHz | | 4.3 | _ | 1 | | | | | 1/1 MHz | | 2.4 | _ | | | | | | 48/24 MHz | 3 | 8.3 | _ | | | | | | 24/24 MHz | | 6.4 | 7.1 <sup>2</sup> | | | | | | 12/12 MHz | | 4.2 | _ | | | | | | 1/1 MHz | | 2.3 | _ | | | | Stop mode supply current no | SI <sub>DD</sub> | _ | 5 | 2 | 170 <sup>2</sup> | μA | -40 to 125 °C | | clocks active (except 1 kHz LPO clock) <sup>3</sup> | | _ | 3 | 1.9 | 160 <sup>2</sup> | | -40 to 125 °C | | ADC adder to Stop | _ | _ | 5 | 86 | _ | μA | -40 to 125 °C | | ADLPC = 1 | | | 3 | 82 | _ | | | | ADLSMP = 1 | | | | | | | | | ADCO = 1 | | | | | | | | | MODE = 10B | | | | | | | | | ADICLK = 11B | | | | | | | | | ACMP adder to Stop | _ | _ | 5 | 12 | _ | μA | -40 to 125 °C | | | | | 3 | 12 | _ | 7 | | #### **switching specifications** | Table 5. | Control | timing | (continued) | |----------|---------|--------|-------------| |----------|---------|--------|-------------| | Num | Rating | | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|-----|------| | 5 | Reset low drive | | t <sub>rstdrv</sub> | $34 \times t_{cyc}$ | _ | _ | ns | | 6 | IRQ pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | | Synchronous path <sup>3</sup> | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 7 | Keyboard interrupt pulse | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | width | Synchronous path | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 8 | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 10.2 | _ | ns | | | Normal drive strength (load = 50 pF) <sup>4</sup> | | t <sub>Fall</sub> | _ | 9.5 | _ | ns | | | Port rise and fall time - high | _ | t <sub>Rise</sub> | _ | 5.4 | _ | ns | | | drive strength (load = $50$ pF) <sup>4</sup> | | t <sub>Fall</sub> | _ | 4.6 | _ | ns | - 1. Typical values are based on characterization data at $V_{DD}$ = 5.0 V, 25 °C unless otherwise stated. - 2. This is the shortest pulse that is guaranteed to be recognized as a RESET pin request. - 3. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized. - Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 125 °C. Figure 10. KBIPx timing # 4.2.2 FTM module timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. Table 6. FTM input timing | Function | Symbol | Min | Max | Unit | |--------------------------|--------------------|------------------|-----------------------|------| | Timer clock frequency | f <sub>Timer</sub> | f <sub>Bus</sub> | f <sub>Sys</sub> | Hz | | External clock frequency | f <sub>TCLK</sub> | 0 | f <sub>Timer</sub> /4 | Hz | #### mermal specifications #### Table 7. Thermal attributes | Board type | Symbol | Description | 64 LQFP | 80 LQFP | Unit | Notes | |-------------------|-------------------|-------------------------------------------------------------------------------------------------|---------|---------|------|-------| | Single-layer (1S) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 71 | 57 | °C/W | 1, 2 | | Four-layer (2s2p) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 53 | 44 | °C/W | 1, 3 | | Single-layer (1S) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 59 | 47 | °C/W | 1, 3 | | Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 46 | 38 | °C/W | 1, 3 | | _ | R <sub>θJB</sub> | Thermal resistance, junction to board | 35 | 28 | °C/W | 4 | | _ | R <sub>0JC</sub> | Thermal resistance, junction to case | 20 | 15 | °C/W | 5 | | _ | $\Psi_{ m JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 5 | 3 | °C/W | 6 | - 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal. - 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored. - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization. The average chip-junction temperature (T<sub>I</sub>) in °C can be obtained from: $$T_J = T_A + (P_D \times \theta_{JA})$$ Where: $T_A = Ambient temperature, °C$ $\theta_{JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_{\rm D} = P_{\rm int} + P_{\rm I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power $P_{I/O}$ = Power dissipation on input and output pins - user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_I$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_J + 273 \, ^{\circ}C)$$ Solving the equations above for K gives: $$K = P_D \times (T_A + 273 \text{ }^{\circ}C) + \theta_{JA} \times (P_D)^2$$ #### KEA128 Sub-Family Data Sheet, Rev4, 09/2014. where K is a constant pertaining to the particular part. K can be determined by measuring $P_D$ (at equilibrium) for an known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving the above equations iteratively for any value of $T_A$ . # 5 Peripheral operating requirements and behaviors #### 5.1 Core modules #### 5.1.1 SWD electricals Table 8. SWD full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------|------|------|------| | | Operating voltage | 2.7 | 5.5 | V | | J1 | SWD_CLK frequency of operation | | | | | | Serial wire debug | 0 | 24 | MHz | | J2 | SWD_CLK cycle period | 1/J1 | _ | ns | | J3 | SWD_CLK clock pulse width | | | | | | Serial wire debug | 20 | _ | ns | | J4 | SWD_CLK rise and fall times | _ | 3 | ns | | J9 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | J10 | SWD_DIO input data hold time after SWD_CLK rise | 3 | _ | ns | | J11 | SWD_CLK high to SWD_DIO data valid | _ | 35 | ns | | J12 | SWD_CLK high to SWD_DIO high-Z | 5 | _ | ns | Figure 13. Serial wire clock input timing #### Table 9. OSC and ICS specifications (temperature range = -40 to 125 °C ambient) (continued) | Num | | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------|-------|----------------------|---------|-------------------| | | | 16 MHz | | _ | 0 | _ | kΩ | | 6 | Crystal start-up | Low range, low power | t <sub>CSTL</sub> | _ | 1000 | _ | ms | | | time low range = 32.768 kHz | Low range, high gain | | _ | 800 | _ | ms | | | crystal; High | High range, low power | t <sub>CSTH</sub> | _ | 3 | _ | ms | | | range = 20 MHz<br>crystal <sup>4,5</sup> | High range, high gain | | _ | 1.5 | _ | ms | | 7 | Internal r | eference start-up time | t <sub>IRST</sub> | _ | 20 | 50 | μs | | 8 | Internal reference | ce clock (IRC) frequency trim range | f <sub>int_t</sub> | 31.25 | _ | 39.0625 | kHz | | 9 | Internal<br>reference clock<br>frequency,<br>factory trimmed | T = 125 °C, V <sub>DD</sub> = 5 V | f <sub>int_ft</sub> | _ | 37.5 | _ | kHz | | 10 | DCO output frequency range | FLL reference = fint_t, flo, or fhi/RDIV | f <sub>dco</sub> | 40 | _ | 50 | MHz | | 11 | Factory trimmed internal oscillator accuracy | T = 125 °C, V <sub>DD</sub> = 5 V | $\Delta f_{int\_ft}$ | -0.8 | _ | 0.8 | % | | 12 | Deviation of IRC<br>over temperature<br>when trimmed at<br>T = 25 °C, V <sub>DD</sub> =<br>5 V | Over temperature range from -40 °C to 125°C | $\Delta f_{int\_t}$ | -1 | _ | 0.8 | % | | 13 | Frequency<br>accuracy of DCO<br>output using<br>factory trim value | Over temperature range from -40 °C to 125°C | $\Delta f_{dco\_ft}$ | -2.3 | _ | 0.8 | % | | 14 | FLL | acquisition time <sup>4,6</sup> | t <sub>Acquire</sub> | _ | _ | 2 | ms | | 15 | | f DCO output clock (averaged er 2 ms interval) <sup>7</sup> | $C_{Jitter}$ | _ | 0.02 | 0.2 | %f <sub>dco</sub> | - 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - 2. See crystal or resonator manufacturer's recommendation. - Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0 - 4. This parameter is characterized and not tested on each device. - 5. Proper PC board layout procedures must be followed to achieve specifications. - 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 7. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. Figure 15. Typical crystal or resonator circuit # 5.3 NVM specifications This section provides details about program/erase times and program/erase endurance for the flash memories. Table 10. Flash characteristics | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |-----------------------------------------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------| | Supply voltage for program/erase –40 °C to 125 °C | V <sub>prog/erase</sub> | 2.7 | _ | 5.5 | V | | Supply voltage for read operation | $V_{Read}$ | 2.7 | _ | 5.5 | V | | NVM Bus frequency | f <sub>NVMBUS</sub> | 1 | _ | 24 | MHz | | NVM Operating frequency | f <sub>NVMOP</sub> | 0.8 | 1 | 1.05 | MHz | | Erase Verify All Blocks | t <sub>VFYALL</sub> | _ | _ | 2605 | t <sub>cyc</sub> | | Erase Verify Flash Block | t <sub>RD1BLK</sub> | _ | _ | 2579 | t <sub>cyc</sub> | | Erase Verify Flash Section | t <sub>RD1SEC</sub> | _ | _ | 485 | t <sub>cyc</sub> | | Read Once | t <sub>RDONCE</sub> | _ | _ | 464 | t <sub>cyc</sub> | | Program Flash (2 word) | t <sub>PGM2</sub> | 0.12 | 0.13 | 0.31 | ms | | Program Flash (4 word) | t <sub>PGM4</sub> | 0.21 | 0.21 | 0.49 | ms | | Program Once | t <sub>PGMONCE</sub> | 0.20 | 0.21 | 0.21 | ms | | Erase All Blocks | t <sub>ERSALL</sub> | 95.42 | 100.18 | 100.30 | ms | | Erase Flash Block | t <sub>ERSBLK</sub> | 95.42 | 100.18 | 100.30 | ms | | Erase Flash Sector | t <sub>ERSPG</sub> | 19.10 | 20.05 | 20.09 | ms | | Unsecure Flash | t <sub>UNSECU</sub> | 95.42 | 100.19 | 100.31 | ms | | Verify Backdoor Access Key | t <sub>VFYKEY</sub> | _ | _ | 482 | t <sub>cyc</sub> | | Set User Margin Level | t <sub>MLOADU</sub> | _ | _ | 415 | t <sub>cyc</sub> | | FLASH Program/erase endurance T <sub>L</sub> to T <sub>H</sub> = -40 °C to 125 °C | n <sub>FLPE</sub> | 10 k | 100 k | _ | Cycles | #### Table 10. Flash characteristics (continued) | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |-----------------------------------------------------------------------------------------------------------------------|--------------------|------------------|----------------------|------------------|-------------------| | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub> | 15 | 100 | _ | years | - 1. Minimum times are based on maximum $f_{\mbox{\scriptsize NVMOP}}$ and maximum $f_{\mbox{\scriptsize NVMBUS}}$ - 2. Typical times are based on typical $f_{\mbox{\scriptsize NVMOP}}$ and maximum $f_{\mbox{\scriptsize NVMBUS}}$ - 3. Maximum times are based on typical $f_{\mbox{\scriptsize NVMOP}}$ and typical $f_{\mbox{\scriptsize NVMBUS}}$ plus aging - 4. $t_{cyc} = 1 / f_{NVMBUS}$ Program and erase operations do not require any special power sources other than the normal $V_{DD}$ supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual. ## 5.4 Analog #### 5.4.1 ADC characteristics Table 11. 5 V 12-bit ADC operating conditions | Characteri<br>stic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | Comment | |----------------------------------|-------------------------------------------------------------------|-------------------|---------------------|------------------|---------------------|------|-----------------| | Reference | • Low | V <sub>REFL</sub> | V <sub>SSA</sub> | _ | V <sub>DDA</sub> /2 | ٧ | _ | | potential | • High | V <sub>REFH</sub> | V <sub>DDA</sub> /2 | _ | $V_{DDA}$ | | | | Supply | Absolute | $V_{DDA}$ | 2.7 | _ | 5.5 | V | _ | | voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> ) | $\Delta V_{DDA}$ | -100 | 0 | +100 | mV | _ | | Input<br>voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | _ | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | _ | | Input resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | _ | | Analog<br>source | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz | R <sub>AS</sub> | _ | _ | 2 | kΩ | External to MCU | | resistance | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 5 | | | | | <ul><li>10-bit mode</li><li>f<sub>ADCK</sub> &gt; 4 MHz</li></ul> | | _ | _ | 5 | | | | | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 10 | | | | | 8-bit mode | | _ | _ | 10 | | | | | (all valid f <sub>ADCK</sub> ) | | | | | | | | ADC | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | _ | | conversion<br>clock<br>frequency | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | #### reripheral operating requirements and behaviors 1. Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. Figure 16. ADC input impedance equivalency diagram Table 12. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Characteristic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |----------------|-------------------------|------------------|-----|------------------|-----|------| | Supply current | | I <sub>DDA</sub> | _ | 133 | _ | μA | | ADLPC = 1 | | | | | | | | ADLSMP = 1 | | | | | | | | ADCO = 1 | | | | | | | | Supply current | | I <sub>DDA</sub> | _ | 218 | _ | μA | | ADLPC = 1 | | | | | | | | ADLSMP = 0 | | | | | | | | ADCO = 1 | | | | | | | | Supply current | | I <sub>DDA</sub> | _ | 327 | _ | μΑ | | ADLPC = 0 | | | | | | | | ADLSMP = 1 | | | | | | | | ADCO = 1 | | | | | | | | Supply current | | I <sub>DDA</sub> | _ | 582 | 990 | μA | | ADLPC = 0 | | | | | | | | ADLSMP = 0 | | | | | | | | ADCO = 1 | | | | | | | | Supply current | Stop, reset, module off | I <sub>DDA</sub> | _ | 0.011 | 1 | μΑ | # Table 12. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Characteristic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----------------------------------------|---------------------------|--------------------|------|-----------------------------------|------|------------------| | ADC asynchronous clock source | High speed (ADLPC = 0) | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | | | Low power (ADLPC = 1) | | 1.25 | 2 | 3.3 | | | Conversion time (including sample time) | Short sample (ADLSMP = 0) | t <sub>ADC</sub> | _ | 20 | _ | ADCK cycles | | | Long sample (ADLSMP = 1) | | _ | 40 | _ | | | Sample time | Short sample (ADLSMP = 0) | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK cycles | | | Long sample (ADLSMP = 1) | | _ | 23.5 | _ | | | Total unadjusted Error <sup>2</sup> | 12-bit mode | E <sub>TUE</sub> | _ | ±5.0 | _ | LSB <sup>3</sup> | | | 10-bit mode | | _ | ±1.5 | _ | | | | 8-bit mode | | _ | ±0.8 | _ | | | Differential Non- | 12-bit mode | DNL | _ | ±1.5 | _ | LSB <sup>3</sup> | | Liniarity | 10-bit mode | | _ | ±0.4 | _ | | | | 8-bit mode | | _ | ±0.15 | _ | | | Integral Non-Linearity | 12-bit mode | INL | _ | ±1.5 | _ | LSB <sup>3</sup> | | | 10-bit mode | | _ | ±0.4 | _ | | | | 8-bit mode | | _ | ±0.15 | _ | | | Zero-scale error <sup>4</sup> | 12-bit mode | E <sub>ZS</sub> | _ | ±1.0 | _ | LSB <sup>3</sup> | | | 10-bit mode | | _ | ±0.2 | _ | | | | 8-bit mode | | _ | ±0.35 | _ | | | Full-scale error <sup>5</sup> | 12-bit mode | E <sub>FS</sub> | _ | ±2.5 | _ | LSB <sup>3</sup> | | | 10-bit mode | | _ | ±0.3 | _ | | | | 8-bit mode | | _ | ±0.25 | _ | | | Quantization error | ≤12 bit modes | EQ | _ | _ | ±0.5 | LSB <sup>3</sup> | | Input leakage error <sup>6</sup> | all modes | E <sub>IL</sub> | | I <sub>In</sub> x R <sub>AS</sub> | | mV | | Temp sensor slope | -40 °C–25 °C | m | | 3.266 | _ | mV/°C | | | 25 °C–125 °C | | _ | 3.638 | _ | | | Temp sensor voltage | 25 °C | $V_{TEMP25}$ | _ | 1.396 | _ | V | <sup>1.</sup> Typical values assume $V_{DDA}$ = 5.0 V, Temp = 25 °C, $f_{ADCK}$ =1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. <sup>2.</sup> Includes quantization <sup>3. 1</sup> LSB = $(V_{REFH} - V_{REFL})/2^N$ <sup>4.</sup> $V_{ADIN} = V_{SSA}$ <sup>5.</sup> $V_{ADIN} = V_{DDA}$ <sup>6.</sup> I<sub>In</sub> = leakage current (refer to DC characteristics) ### 5.4.2 Analog comparator (ACMP) electricals Table 13. Comparator electrical specifications | Characteristic | Symbol | Min | Typical | Max | Unit | | |---------------------------------------|---------------------|-----------------------|---------|-----------|------|--| | Supply voltage | $V_{DDA}$ | 2.7 | _ | 5.5 | V | | | Supply current (Operation mode) | I <sub>DDA</sub> | _ | 10 | 20 | μΑ | | | Analog input voltage | $V_{AIN}$ | V <sub>SS</sub> - 0.3 | _ | $V_{DDA}$ | V | | | Analog input offset voltage | V <sub>AIO</sub> | _ | _ | 40 | mV | | | Analog comparator hysteresis (HYST=0) | V <sub>H</sub> | _ | 15 | 20 | mV | | | Analog comparator hysteresis (HYST=1) | V <sub>H</sub> | _ | 20 | 30 | mV | | | Supply current (Off mode) | I <sub>DDAOFF</sub> | _ | 60 | _ | nA | | | Propagation Delay | t <sub>D</sub> | _ | 0.4 | 1 | μs | | #### 5.5 Communication interfaces ### 5.5.1 SPI switching specifications The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20% $V_{DD}$ and 80% $V_{DD}$ , unless noted, and 25 pF load on all SPI pins. All timing assumes slew rate control is disabled and high-drive strength is enabled for SPI output pins. Table 14. SPI master mode timing | Nu<br>m. | Symbol | Description | Min. | Max. | Unit | Comment | |----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2 | Hz | f <sub>Bus</sub> is the bus<br>clock | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>Bus</sub> | 2048 x t <sub>Bus</sub> | ns | $t_{Bus} = 1/f_{Bus}$ | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | 1024 x t <sub>Bus</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 8 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 8 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 25 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 20 | _ | ns | _ | Table 14. SPI master mode timing (continued) | Nu<br>m. | Symbol | Description | Min. | Max. | Unit | Comment | |----------|-----------------|------------------|------|-----------------------|------|---------| | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>Bus</sub> – 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | <sup>1.</sup> If configured as an output. Figure 17. SPI master mode timing (CPHA=0) <sup>1.</sup>If configured as output Figure 18. SPI master mode timing (CPHA=1) KEA128 Sub-Family Data Sheet, Rev4, 09/2014. <sup>2.</sup> LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. <sup>2.</sup> LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. #### reripheral operating requirements and behaviors # Table 15. SPI slave mode timing | Nu<br>m. | Symbol | Description | Min. | Max. | Unit | Comment | |----------|--------------------|--------------------------------|-----------------------|-----------------------|------------------|-----------------------------------------------------------------| | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>Bus</sub> /4 | Hz | f <sub>Bus</sub> is the bus clock as defined in Control timing. | | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>Bus</sub> | _ | ns | $t_{Bus} = 1/f_{Bus}$ | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>Bus</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>Bus</sub> | _ | | 5 | twspsck | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 15 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 25 | _ | ns | _ | | 8 | t <sub>a</sub> | Slave access time | _ | t <sub>Bus</sub> | ns | Time to data active from high-impedance state | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>Bus</sub> | ns | Hold time to high-<br>impedance state | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 25 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>Bus</sub> - 25 | ns | _ | | | t <sub>Fl</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | Figure 19. SPI slave mode timing (CPHA = 0) Figure 20. SPI slave mode timing (CPHA=1) #### **5.5.2 MSCAN** Table 16. MSCAN wake-up pulse characteristics | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|------------------|-----|-----|-----|------| | MSCAN wakeup dominant pulse filtered | t <sub>WUP</sub> | - | - | 1.5 | μs | | MSCAN wakeup dominant pulse pass | t <sub>WUP</sub> | 5 | - | - | μs | # 6 Dimensions # 6.1 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to **freescale.com** and perform a keyword search for the drawing's document number: | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 64-pin LQFP | 98ASS23234W | | 80-pin LQFP | 98ASS23237W | How to Reach Us: **Home Page:** freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale, the Freescale logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex-M0+ are the registered trademarks of ARM Limited. ©2014 Freescale Semiconductor, Inc. ARM - Document Number S9KEA128P80M48SF0 Revision 4, 09/2014