

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                                    |
|--------------------------------|-----------------------------------------------------------------------------|
| Number of LABs/CLBs            | 2125                                                                        |
| Number of Logic Elements/Cells | 17000                                                                       |
| Total RAM Bits                 | 282624                                                                      |
| Number of I/O                  | 358                                                                         |
| Number of Gates                | -                                                                           |
| Voltage - Supply               | 1.14V ~ 1.26V                                                               |
| Mounting Type                  | Surface Mount                                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                          |
| Package / Case                 | 484-BBGA                                                                    |
| Supplier Device Package        | 484-FPBGA (23x23)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-17e-5f484i |
|                                |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# LatticeXP2 Family Data Sheet Architecture

#### August 2014

Data Sheet DS1009

## **Architecture Overview**

Each LatticeXP2 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM<sup>™</sup> Embedded Block RAM (EBR) and a row of sys-DSP<sup>™</sup> Digital Signal Processing blocks as shown in Figure 2-1.

On the left and right sides of the Programmable Functional Unit (PFU) array, there are Non-volatile Memory Blocks. In configuration mode the nonvolatile memory is programmed via the IEEE 1149.1 TAP port or the sysCONFIG<sup>™</sup> peripheral port. On power up, the configuration data is transferred from the Non-volatile Memory Blocks to the configuration SRAM. With this technology, expensive external configuration memory is not required, and designs are secured from unauthorized read-back. This transfer of data from non-volatile memory to configuration SRAM via wide busses happens in microseconds, providing an "instant-on" capability that allows easy interfacing in many applications. LatticeXP2 devices can also transfer data from the sysMEM EBR blocks to the Non-volatile Memory Blocks at user request.

There are two kinds of logic blocks, the PFU and the PFU without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row.

LatticeXP2 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large dedicated 18Kbit memory blocks. Each sysMEM block can be configured in a variety of depths and widths of RAM or ROM. In addition, LatticeXP2 devices contain up to two rows of DSP Blocks. Each DSP block has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO buffers. The sysIO buffers of the LatticeXP2 devices are arranged into eight banks, allowing the implementation of a wide variety of I/O standards. PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as 7:1 LVDS interfaces, found in many display applications, and memory interfaces including DDR and DDR2.

The LatticeXP2 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

Other blocks provided include PLLs and configuration functions. The LatticeXP2 architecture provides up to four General Purpose PLLs (GPLL) per device. The GPLL blocks are located in the corners of the device.

The configuration block that supports features such as configuration bit-stream de-encryption, transparent updates and dual boot support is located between banks two and three. Every device in the LatticeXP2 family supports a sysCONFIG port, muxed with bank seven I/Os, which supports serial device configuration. A JTAG port is provided between banks two and three.

This family also provides an on-chip oscillator. LatticeXP2 devices use 1.2V as their core voltage.

<sup>© 2014</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



LatticeXP2-30 and smaller devices have six secondary clock regions. All devices in the LatticeXP2 family have four secondary clocks (SC0 to SC3) which are distributed to every region.

The secondary clock muxes are located in the center of the device. Figure 2-12 shows the mux structure of the secondary clock routing. Secondary clocks SC0 to SC3 are used for clock and control and SC4 to SC7 are used for high fan-out signals.







For further information on the sysMEM EBR block, please see TN1137, LatticeXP2 Memory Usage Guide.

### **EBR Asynchronous Reset**

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the low-to-high transition of the reset signal, as shown in Figure 2-18. The GSR input to the EBR is always asynchronous.



| Reset                  |  |
|------------------------|--|
| Clock                  |  |
| Clock ——————<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device Wake Up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM and ROM implementations.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

## sysDSP™ Block

The LatticeXP2 family provides a sysDSP block making it ideally suited for low cost, high performance Digital Signal Processing (DSP) applications. Typical functions used in these applications include Bit Correlators, Fast Fourier Transform (FFT) functions, Finite Impulse Response (FIR) Filter, Reed-Solomon Encoder/Decoder, Turbo Encoder/ Decoder and Convolutional Encoder/Decoder. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators.

### sysDSP Block Approach Compare to General DSP

Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. The LatticeXP2 family, on the other hand, has many DSP blocks that support different data-widths. This allows the designer to use highly parallel implementations of DSP functions. The designer can optimize the DSP performance vs. area by choosing appropriate levels of parallelism. Figure 2-19 compares the fully serial and the mixed parallel and serial implementations.







### sysDSP Block Capabilities

The sysDSP block in the LatticeXP2 family supports four functional elements in three 9, 18 and 36 data path widths. The user selects a function element for a DSP block and then selects the width and type (signed/unsigned) of its operands. The operands in the LatticeXP2 family sysDSP Blocks can be either signed or unsigned but not mixed within a function element. Similarly, the operand widths cannot be mixed within a block. DSP elements can be concatenated.

The resources in each sysDSP block can be configured to support the following four elements:

- MULT (Multiply)
- MAC (Multiply, Accumulate)
- MULTADDSUB (Multiply, Addition/Subtraction)
- MULTADDSUBSUM (Multiply, Addition/Subtraction, Accumulate)

The number of elements available in each block depends on the width selected from the three available options: x9, x18, and x36. A number of these elements are concatenated for highly parallel implementations of DSP functions. Table 2-6 shows the capabilities of the block.

| Width of Multiply | x9 | x18 | x36 |
|-------------------|----|-----|-----|
| MULT              | 8  | 4   | 1   |
| MAC               | 2  | 2   | _   |
| MULTADDSUB        | 4  | 2   | _   |
| MULTADDSUBSUM     | 2  | 1   | _   |

Some options are available in four elements. The input register in all the elements can be directly loaded or can be loaded as shift register from previous operand registers. By selecting 'dynamic operation' the following operations are possible:



## MULTADDSUB sysDSP Element

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. The user can enable the input, output and pipeline registers. Figure 2-22 shows the MULTADDSUB sysDSP element.

#### Figure 2-22. MULTADDSUB





### MULTADDSUBSUM sysDSP Element

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. Additionally the operands A2 and B2 are multiplied and the result is added/ subtracted with the result of the multiplier operation of operands A3 and B3. The result of both addition/subtraction are added in a summation block. The user can enable the input, output and pipeline registers. Figure 2-23 shows the MULTADDSUBSUM sysDSP element.

#### Figure 2-23. MULTADDSUBSUM



### **Clock, Clock Enable and Reset Resources**

Global Clock, Clock Enable (CE) and Reset (RST) signals from routing are available to every DSP block. From four clock sources (CLK0, CLK1, CLK2, CLK3) one clock is selected for each input register, pipeline register and output



register. Similarly, CE and RST are selected from their four respective sources (CE0, CE1, CE2, CE3 and RST0, RST1, RST2, RST3) at each input register, pipeline register and output register.

#### Signed and Unsigned with Different Widths

The DSP block supports other widths, in addition to x9, x18 and x36 widths, of signed and unsigned multipliers. For unsigned operands, unused upper data bits should be filled to create a valid x9, x18 or x36 operand. For signed two's complement operands, sign extension of the most significant bit should be performed until x9, x18 or x36 width is reached. Table 2-7 provides an example of this.

#### Table 2-7. Sign Extension Example

| Number | Unsigned | Unsigned<br>9-bit | Unsigned<br>18-bit | Signed | Two's Complement<br>Signed 9 Bits | Two's Complement<br>Signed 18 Bits |
|--------|----------|-------------------|--------------------|--------|-----------------------------------|------------------------------------|
| +5     | 0101     | 000000101         | 00000000000000101  | 0101   | 00000101                          | 00000000000000101                  |
| -6     | N/A      | N/A               | N/A                | 1010   | 111111010                         | 1111111111111111010                |

### **OVERFLOW Flag from MAC**

The sysDSP block provides an overflow output to indicate that the accumulator has overflowed. "Roll-over" occurs and an overflow signal is indicated when any of the following is true: two unsigned numbers are added and the result is a smaller number than the accumulator, two positive numbers are added with a negative sum or two negative numbers are added with a positive sum. Note that when overflow occurs the overflow flag is present for only one cycle. By counting these overflow pulses in FPGA logic, larger accumulators can be constructed. The conditions for the overflow signal for signed and unsigned operands are listed in Figure 2-24.

#### Figure 2-24. Accumulator Overflow/Underflow





## Programmable I/O Cells (PIC)

Each PIC contains two PIOs connected to their respective sysIO buffers as shown in Figure 2-25. The PIO Block supplies the output data (DO) and the tri-state control signal (TO) to the sysIO buffer and receives input from the buffer. Table 2-11 provides the PIO signal list.

#### Figure 2-25. PIC Diagram



Signals are available on left/right/bottom edges only.
Selected blocks.

Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-25. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as inputs.



shows the diagram using this gearbox function. For more information on this topic, see TN1138, <u>LatticeXP2 High</u> <u>Speed I/O Interface</u>.







original backup configuration and try again. This all can be done without power cycling the system. For more information please see TN1220, <u>LatticeXP2 Dual Boot Feature</u>.

For more information on device configuration, please see TN1141, LatticeXP2 sysCONFIG Usage Guide.

### Soft Error Detect (SED) Support

LatticeXP2 devices have dedicated logic to perform Cyclic Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, LatticeXP2 devices can be programmed for checking soft errors in SRAM. SED can be run on a programmed device when the user logic is not active. In the event a soft error occurs, the device can be programmed to either reload from a known good boot image (from internal Flash or external SPI memory) or generate an error signal.

For further information on SED support, please see TN1130, LatticeXP2 Soft Error Detection (SED) Usage Guide.

### **On-Chip Oscillator**

Every LatticeXP2 device has an internal CMOS oscillator that is used to derive a Master Clock (CCLK) for configuration. The oscillator and CCLK run continuously and are available to user logic after configuration is complete. The available CCLK frequencies are listed in Table 2-14. When a different CCLK frequency is selected during the design process, the following sequence takes place:

- 1. Device powers up with the default CCLK frequency.
- 2. During configuration, users select a different CCLK frequency.
- 3. CCLK frequency changes to the selected frequency after clock configuration bits are received.

This internal CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1141, <u>LatticeXP2 sysCON-FIG Usage Guide</u>.

| Table 2-14. Selectable | CCLKs and Oscillato | r Freauencies Durina | Configuration and | User Mode |
|------------------------|---------------------|----------------------|-------------------|-----------|
|                        |                     |                      |                   |           |

| CCLK/Oscillator (MHz)                   |
|-----------------------------------------|
| 2.5 <sup>1</sup>                        |
| 3.1 <sup>2</sup>                        |
| 4.3                                     |
| 5.4                                     |
| 6.9                                     |
| 8.1                                     |
| 9.2                                     |
| 10                                      |
| 13                                      |
| 15                                      |
| 20                                      |
| 26                                      |
| 32                                      |
| 40                                      |
| 54                                      |
| 80 <sup>3</sup>                         |
| 163 <sup>3</sup>                        |
| 1 Software default oscillator frequency |

1. Software default oscillator frequency.

2. Software default CCLK frequency.

3. Frequency not valid for CCLK.



#### Table 3-1. LVDS25E DC Conditions

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 158     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 140     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (after R <sub>P</sub> )         | 1.43    | V     |
| V <sub>OL</sub>   | Output Low Voltage (after R <sub>P</sub> )          | 1.07    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.35    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 6.03    | mA    |

#### LVCMOS33D

All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3V VCCIO. The default drive current for LVCMOS33D output is 12mA with the option to change the device strength to 4mA, 8mA, 16mA or 20mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D.



### LVPECL

The LatticeXP2 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals.

#### Figure 3-3. Differential LVPECL



#### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 3.30    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 10      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 93      | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 196     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>P</sub> )         | 2.05    | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>P</sub> )          | 1.25    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.80    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.65    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



## **EBR Timing Diagrams**





Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

Figure 3-7. Read/Write Mode with Input and Output Registers





# LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup>

| Buffer Type      | Description                            | -7    | -6    | -5    | Units |
|------------------|----------------------------------------|-------|-------|-------|-------|
| Input Adjusters  |                                        |       |       |       |       |
| LVDS25           | LVDS                                   | -0.26 | -0.11 | 0.04  | ns    |
| BLVDS25          | BLVDS                                  | -0.26 | -0.11 | 0.04  | ns    |
| MLVDS            | LVDS                                   | -0.26 | -0.11 | 0.04  | ns    |
| RSDS             | RSDS                                   | -0.26 | -0.11 | 0.04  | ns    |
| LVPECL33         | LVPECL                                 | -0.26 | -0.11 | 0.04  | ns    |
| HSTL18_I         | HSTL_18 class I                        | -0.23 | -0.08 | 0.07  | ns    |
| HSTL18_II        | HSTL_18 class II                       | -0.23 | -0.08 | 0.07  | ns    |
| HSTL18D_I        | Differential HSTL 18 class I           | -0.28 | -0.13 | 0.02  | ns    |
| HSTL18D_II       | Differential HSTL 18 class II          | -0.28 | -0.13 | 0.02  | ns    |
| HSTL15_I         | HSTL_15 class I                        | -0.23 | -0.09 | 0.06  | ns    |
| HSTL15D_I        | Differential HSTL 15 class I           | -0.28 | -0.13 | 0.01  | ns    |
| SSTL33_I         | SSTL_3 class I                         | -0.20 | -0.04 | 0.12  | ns    |
| SSTL33_II        | SSTL_3 class II                        | -0.20 | -0.04 | 0.12  | ns    |
| SSTL33D_I        | Differential SSTL_3 class I            | -0.27 | -0.11 | 0.04  | ns    |
| SSTL33D_II       | Differential SSTL_3 class II           | -0.27 | -0.11 | 0.04  | ns    |
| SSTL25_I         | SSTL_2 class I                         | -0.21 | -0.06 | 0.10  | ns    |
| SSTL25_II        | SSTL_2 class II                        | -0.21 | -0.06 | 0.10  | ns    |
| SSTL25D_I        | Differential SSTL_2 class I            | -0.27 | -0.12 | 0.03  | ns    |
| SSTL25D_II       | Differential SSTL_2 class II           | -0.27 | -0.12 | 0.03  | ns    |
| SSTL18_I         | SSTL_18 class I                        | -0.23 | -0.08 | 0.07  | ns    |
| SSTL18_II        | SSTL_18 class II                       | -0.23 | -0.08 | 0.07  | ns    |
| SSTL18D_I        | Differential SSTL_18 class I           | -0.28 | -0.13 | 0.02  | ns    |
| SSTL18D_II       | Differential SSTL_18 class II          | -0.28 | -0.13 | 0.02  | ns    |
| LVTTL33          | LVTTL                                  | -0.09 | 0.05  | 0.18  | ns    |
| LVCMOS33         | LVCMOS 3.3                             | -0.09 | 0.05  | 0.18  | ns    |
| LVCMOS25         | LVCMOS 2.5                             | 0.00  | 0.00  | 0.00  | ns    |
| LVCMOS18         | LVCMOS 1.8                             | -0.23 | -0.07 | 0.09  | ns    |
| LVCMOS15         | LVCMOS 1.5                             | -0.20 | -0.02 | 0.16  | ns    |
| LVCMOS12         | LVCMOS 1.2                             | -0.35 | -0.20 | -0.04 | ns    |
| PCI33            | 3.3V PCI                               | -0.09 | 0.05  | 0.18  | ns    |
| Output Adjusters |                                        |       |       |       |       |
| LVDS25E          | LVDS 2.5 E <sup>5</sup>                | -0.25 | 0.02  | 0.30  | ns    |
| LVDS25           | LVDS 2.5                               | -0.25 | 0.02  | 0.30  | ns    |
| BLVDS25          | BLVDS 2.5                              | -0.28 | 0.00  | 0.28  | ns    |
| MLVDS            | MLVDS 2.5 <sup>5</sup>                 | -0.28 | 0.00  | 0.28  | ns    |
| RSDS             | RSDS 2.5⁵                              | -0.25 | 0.02  | 0.30  | ns    |
| LVPECL33         | LVPECL 3.3 <sup>5</sup>                | -0.37 | -0.10 | 0.18  | ns    |
| HSTL18_I         | HSTL_18 class I 8mA drive              | -0.17 | 0.13  | 0.43  | ns    |
| HSTL18_II        | HSTL_18 class II                       | -0.29 | 0.00  | 0.29  | ns    |
| HSTL18D_I        | Differential HSTL 18 class I 8mA drive | -0.17 | 0.13  | 0.43  | ns    |
| HSTL18D_II       | Differential HSTL 18 class II          | -0.29 | 0.00  | 0.29  | ns    |

### **Over Recommended Operating Conditions**



## LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup> (Continued)

| Buffer Type   | Description                              | -7    | -6    | -5    | Units |
|---------------|------------------------------------------|-------|-------|-------|-------|
| HSTL15_I      | HSTL_15 class I 4mA drive                | 0.32  | 0.69  | 1.06  | ns    |
| HSTL15D_I     | Differential HSTL 15 class I 4mA drive   | 0.32  | 0.69  | 1.06  | ns    |
| SSTL33_I      | SSTL_3 class I                           | -0.25 | 0.05  | 0.35  | ns    |
| SSTL33_II     | SSTL_3 class II                          | -0.31 | -0.02 | 0.27  | ns    |
| SSTL33D_I     | Differential SSTL_3 class I              | -0.25 | 0.05  | 0.35  | ns    |
| SSTL33D_II    | Differential SSTL_3 class II             | -0.31 | -0.02 | 0.27  | ns    |
| SSTL25_I      | SSTL_2 class I 8mA drive                 | -0.25 | 0.02  | 0.30  | ns    |
| SSTL25_II     | SSTL_2 class II 16mA drive               | -0.28 | 0.00  | 0.28  | ns    |
| SSTL25D_I     | Differential SSTL_2 class I 8mA drive    | -0.25 | 0.02  | 0.30  | ns    |
| SSTL25D_II    | Differential SSTL_2 class II 16mA drive  | -0.28 | 0.00  | 0.28  | ns    |
| SSTL18_I      | SSTL_1.8 class I                         | -0.17 | 0.13  | 0.43  | ns    |
| SSTL18_II     | SSTL_1.8 class II 8mA drive              | -0.18 | 0.12  | 0.42  | ns    |
| SSTL18D_I     | Differential SSTL_1.8 class I            | -0.17 | 0.13  | 0.43  | ns    |
| SSTL18D_II    | Differential SSTL_1.8 class II 8mA drive | -0.18 | 0.12  | 0.42  | ns    |
| LVTTL33_4mA   | LVTTL 4mA drive                          | -0.37 | -0.05 | 0.26  | ns    |
| LVTTL33_8mA   | LVTTL 8mA drive                          | -0.45 | -0.18 | 0.10  | ns    |
| LVTTL33_12mA  | LVTTL 12mA drive                         | -0.52 | -0.24 | 0.04  | ns    |
| LVTTL33_16mA  | LVTTL 16mA drive                         | -0.43 | -0.14 | 0.14  | ns    |
| LVTTL33_20mA  | LVTTL 20mA drive                         | -0.46 | -0.18 | 0.09  | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive, fast slew rate     | -0.37 | -0.05 | 0.26  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive, fast slew rate     | -0.45 | -0.18 | 0.10  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive, fast slew rate    | -0.52 | -0.24 | 0.04  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive, fast slew rate    | -0.43 | -0.14 | 0.14  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive, fast slew rate    | -0.46 | -0.18 | 0.09  | ns    |
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive, fast slew rate     | -0.42 | -0.15 | 0.13  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive, fast slew rate     | -0.48 | -0.21 | 0.05  | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive, fast slew rate    | 0.00  | 0.00  | 0.00  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive, fast slew rate    | -0.45 | -0.18 | 0.08  | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive, fast slew rate    | -0.49 | -0.22 | 0.04  | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive, fast slew rate     | -0.46 | -0.18 | 0.10  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive, fast slew rate     | -0.52 | -0.25 | 0.02  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive, fast slew rate    | -0.56 | -0.30 | -0.03 | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive, fast slew rate    | -0.50 | -0.24 | 0.03  | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive, fast slew rate     | -0.45 | -0.17 | 0.11  | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive, fast slew rate     | -0.53 | -0.26 | 0.00  | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive, fast slew rate     | -0.46 | -0.19 | 0.08  | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive, fast slew rate     | -0.55 | -0.29 | -0.02 | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive, slow slew rate     | 0.98  | 1.41  | 1.84  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive, slow slew rate     | 0.74  | 1.16  | 1.58  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive, slow slew rate    | 0.56  | 0.97  | 1.38  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive, slow slew rate    | 0.77  | 1.19  | 1.61  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive, slow slew rate    | 0.57  | 0.98  | 1.40  | ns    |

### **Over Recommended Operating Conditions**



## sysCLOCK PLL Timing

| Parameter            | Description                              | Conditions                               | Min.  | Тур. | Max.  | Units |
|----------------------|------------------------------------------|------------------------------------------|-------|------|-------|-------|
| f <sub>IN</sub>      | Input Clock Frequency (CLKI, CLKFB)      |                                          | 10    |      | 435   | MHz   |
| fout                 | Output Clock Frequency (CLKOP,<br>CLKOS) |                                          | 10    | —    | 435   | MHz   |
| f                    | K-Divider Output Frequency               | CLKOK                                    | 0.078 | _    | 217.5 | MHz   |
| 'OUT2                | R-Divider Output Frequency               | CLKOK2                                   | 3.3   |      | 145   | MHz   |
| f <sub>VCO</sub>     | PLL VCO Frequency                        |                                          | 435   | _    | 870   | MHz   |
| f <sub>PFD</sub>     | Phase Detector Input Frequency           |                                          | 10    | _    | 435   | MHz   |
| AC Characte          | eristics                                 |                                          |       |      |       |       |
| t <sub>DT</sub>      | Output Clock Duty Cycle                  | Default duty cycle selected <sup>3</sup> | 45    | 50   | 55    | %     |
| t <sub>CPA</sub>     | Coarse Phase Adjust                      |                                          | -5    | 0    | 5     | %     |
| t <sub>PH</sub> ⁴    | Output Phase Accuracy                    |                                          | -5    | 0    | 5     | %     |
|                      | Output Clock Period Jitter               | f <sub>OUT</sub> > 400 MHz               | —     |      | ±50   | ps    |
| t <sub>OPJIT</sub> 1 |                                          | 100 MHz < f <sub>OUT</sub> < 400 MHz     | —     | _    | ±125  | ps    |
|                      |                                          | f <sub>OUT</sub> < 100 MHz               | —     | _    | 0.025 | UIPP  |
| t <sub>SK</sub>      | Input Clock to Output Clock Skew         | N/M = integer                            | —     |      | ±240  | ps    |
| t <sub>OPW</sub>     | Output Clock Pulse Width                 | At 90% or 10%                            | 1     | _    | —     | ns    |
| + 2                  | PLL Lock-in Time                         | 25 to 435 MHz                            | _     |      | 50    | μs    |
| LOCK                 |                                          | 10 to 25 MHz                             | —     | _    | 100   | μs    |
| t <sub>IPJIT</sub>   | Input Clock Period Jitter                |                                          | _     |      | ±200  | ps    |
| t <sub>FBKDLY</sub>  | External Feedback Delay                  |                                          | _     |      | 10    | ns    |
| t <sub>HI</sub>      | Input Clock High Time                    | 90% to 90%                               | 0.5   |      | _     | ns    |
| t <sub>LO</sub>      | Input Clock Low Time                     | 10% to 10%                               | 0.5   |      | _     | ns    |
| t <sub>RSTKW</sub>   | Reset Signal Pulse Width (RSTK)          |                                          | 10    | —    | —     | ns    |
| t <sub>RSTW</sub>    | Reset Signal Pulse Width (RST)           |                                          | 500   |      | —     | ns    |

#### **Over Recommended Operating Conditions**

1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock.

2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. Relative to CLKOP.



## On-Chip Oscillator and Configuration Master Clock Characteristics

| Parameter              | Min.                | Max.                | Units |  |
|------------------------|---------------------|---------------------|-------|--|
| Master Clock Frequency | Selected value -30% | Selected value +30% | MHz   |  |
| Duty Cycle             | 40                  | 60                  | %     |  |

#### **Over Recommended Operating Conditions**

#### Figure 3-9. Master SPI Configuration Waveforms





## **Signal Descriptions (Cont.)**

| Signal Name                          | I/O    | Description                                                                                                                                                                |
|--------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO                                  | 0      | Output pin. Test Data Out pin used to shift data out of a device using 1149.1.                                                                                             |
| VCCJ                                 |        | Power supply pin for JTAG Test Access Port.                                                                                                                                |
| Configuration Pads (Used during sysC | ONFIG) |                                                                                                                                                                            |
| CFG[1:0]                             | Ι      | Mode pins used to specify configuration mode values latched on rising edge of INITN. During configuration, an internal pull-up is enabled.                                 |
| INITN <sup>1</sup>                   | I/O    | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.                                                                  |
| PROGRAMN                             | I      | Initiates configuration sequence when asserted low. This pin always has an active pull-up.                                                                                 |
| DONE                                 | I/O    | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress.                                                            |
| CCLK                                 | I/O    | Configuration Clock for configuring an FPGA in sysCONFIG mode.                                                                                                             |
| SISPI <sup>2</sup>                   | I/O    | Input data pin in slave SPI mode and Output data pin in Master SPI mode.                                                                                                   |
| SOSPI <sup>2</sup>                   | I/O    | Output data pin in slave SPI mode and Input data pin in Master SPI mode.                                                                                                   |
| CSSPIN <sup>2</sup>                  | 0      | Chip select for external SPI Flash memory in Master SPI mode. This pin has a weak internal pull-up.                                                                        |
| CSSPISN                              | I      | Chip select in Slave SPI mode. This pin has a weak internal pull-up.                                                                                                       |
| TOE                                  | I      | Test Output Enable tristates all I/O pins when driven low. This pin has a weak internal pull-up, but when not used an external pull-up to $\rm V_{\rm CC}$ is recommended. |

1. If not actively driven, the internal pull-up may not be sufficient. An external pull-up resistor of 4.7k to  $10k\Omega$  is recommended.

2. When using the device in Master SPI mode, it must be mutually exclusive from JTAG operations (i.e. TCK tied to GND) or the JTAG TCK must be free-running when used in a system JTAG test environment. If Master SPI mode is used in conjunction with a JTAG download cable, the device power cycle is required after the cable is unplugged.



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 30       |
| LFXP2-30E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 30       |
| LFXP2-30E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 30       |
| LFXP2-30E-5FN484C  | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 30       |
| LFXP2-30E-6FN484C  | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 30       |
| LFXP2-30E-7FN484C  | 1.2V    | -7    | Lead-Free fpBGA | 484  | COM   | 30       |
| LFXP2-30E-5FN672C  | 1.2V    | -5    | Lead-Free fpBGA | 672  | COM   | 30       |
| LFXP2-30E-6FN672C  | 1.2V    | -6    | Lead-Free fpBGA | 672  | COM   | 30       |
| LFXP2-30E-7FN672C  | 1.2V    | -7    | Lead-Free fpBGA | 672  | COM   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484C | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 40       |
| LFXP2-40E-6FN484C | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 40       |
| LFXP2-40E-7FN484C | 1.2V    | -7    | Lead-Free fpBGA | 484  | COM   | 40       |
| LFXP2-40E-5FN672C | 1.2V    | -5    | Lead-Free fpBGA | 672  | COM   | 40       |
| LFXP2-40E-6FN672C | 1.2V    | -6    | Lead-Free fpBGA | 672  | COM   | 40       |
| LFXP2-40E-7FN672C | 1.2V    | -7    | Lead-Free fpBGA | 672  | COM   | 40       |

#### Industrial

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-5E-5MN132I  | 1.2V    | -5    | Lead-Free csBGA | 132  | IND   | 5        |
| LFXP2-5E-6MN132I  | 1.2V    | -6    | Lead-Free csBGA | 132  | IND   | 5        |
| LFXP2-5E-5TN144I  | 1.2V    | -5    | Lead-Free TQFP  | 144  | IND   | 5        |
| LFXP2-5E-6TN144I  | 1.2V    | -6    | Lead-Free TQFP  | 144  | IND   | 5        |
| LFXP2-5E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 5        |
| LFXP2-5E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 5        |
| LFXP2-5E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 5        |
| LFXP2-5E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 5        |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-8E-5MN132I  | 1.2V    | -5    | Lead-Free csBGA | 132  | IND   | 8        |
| LFXP2-8E-6MN132I  | 1.2V    | -6    | Lead-Free csBGA | 132  | IND   | 8        |
| LFXP2-8E-5TN144I  | 1.2V    | -5    | Lead-Free TQFP  | 144  | IND   | 8        |
| LFXP2-8E-6TN144I  | 1.2V    | -6    | Lead-Free TQFP  | 144  | IND   | 8        |
| LFXP2-8E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 8        |
| LFXP2-8E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 8        |
| LFXP2-8E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 8        |
| LFXP2-8E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 8        |



| Date           | Version | Section                             | Change Summary                                                                                                                              |
|----------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| April 2008     | 01.4    | DC and Switching                    | Updated Flash Download Time (From On-Chip Flash to SRAM) Table                                                                              |
| (cont.)        | (cont.) | Characteristics (cont.)             | Updated Flash Program Time Table                                                                                                            |
|                |         |                                     | Updated Flash Erase Time Table                                                                                                              |
|                |         |                                     | Updated FlashBAK (from EBR to Flash) Table                                                                                                  |
|                |         |                                     | Updated Hot Socketing Specifications Table footnotes                                                                                        |
|                |         | Pinout Information                  | Updated Signal Descriptions Table                                                                                                           |
| June 2008      | 01.5    | Architecture                        | Removed Read-Before-Write sysMEM EBR mode.                                                                                                  |
|                |         |                                     | Clarification of the operation of the secondary clock regions.                                                                              |
|                |         | DC and Switching<br>Characteristics | Removed Read-Before-Write sysMEM EBR mode.                                                                                                  |
|                |         | Pinout Information                  | Updated DDR Banks Bonding Out per I/O Bank section of Pin Informa-<br>tion Summary Table.                                                   |
| August 2008    | 01.6    | —                                   | Data sheet status changed from preliminary to final.                                                                                        |
|                |         | Architecture                        | Clarification of the operation of the secondary clock regions.                                                                              |
|                |         | DC and Switching<br>Characteristics | Removed "8W" specification from Hot Socketing Specifications table.                                                                         |
|                |         |                                     | Removed "8W" footnote from DC Electrical Characteristics table.                                                                             |
|                |         |                                     | Updated Register-to-Register Performance table.                                                                                             |
|                |         | Ordering Information                | Removed "8W" option from Part Number Description.                                                                                           |
|                |         |                                     | Removed XP2-17 "8W" OPNs.                                                                                                                   |
| April 2011     | 01.7    | DC and Switching<br>Characteristics | Recommended Operating Conditions table, added footnote 5.                                                                                   |
|                |         |                                     | On-Chip Flash Memory Specifications table, added footnote 1.                                                                                |
|                |         |                                     | BLVDS DC Conditions, corrected column title to be Z0 = 90 ohms.                                                                             |
|                |         |                                     | sysCONFIG Port Timing Specifications table, added footnote 1 for t <sub>DINIT</sub> .                                                       |
| January 2012   | 01.8    | Multiple                            | Added support for Lattice Diamond design software.                                                                                          |
|                |         | Architecture                        | Corrected information regarding SED support.                                                                                                |
|                |         | DC and Switching<br>Characteristics | Added reference to ESD Performance Qualification Summary informa-<br>tion.                                                                  |
| May 2013       | 01.9    | All                                 | Updated document with new corporate logo.                                                                                                   |
|                |         | Architecture                        | Architecture Overview – Added information on the state of the register on power up and after configuration.                                 |
|                |         |                                     | Added information regarding SED support.                                                                                                    |
|                |         | DC and Switching<br>Characteristics | Removed Input Clock Rise/Fall Time 1ns max from the sysCLOCK PLL Timing table.                                                              |
|                |         | Ordering Information                | Updated topside mark in Ordering Information diagram.                                                                                       |
| March 2014     | 02.0    | Architecture                        | Updated Typical sysIO I/O Behavior During Power-up section. Added information on POR signal deactivation.                                   |
| August 2014    | 02.1    | Architecture                        | Updated Typical sysIO I/O Behavior During Power-up section.<br>Described user I/Os during power up and before FPGA core logic is<br>active. |
| September 2014 | 2.2     | DC and Switching<br>Characteristics | Updated Switching Test Conditions section. Re-linked missing figure.                                                                        |