

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                              |
|--------------------------------|------------------------------------------------------------------------------|
| Product Status                 | Active                                                                       |
| Number of LABs/CLBs            | 2125                                                                         |
| Number of Logic Elements/Cells | 17000                                                                        |
| Total RAM Bits                 | 282624                                                                       |
| Number of I/O                  | 146                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 208-BFQFP                                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-17e-5qn208i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Introduction

LatticeXP2 devices combine a Look-up Table (LUT) based FPGA fabric with non-volatile Flash cells in an architecture referred to as flexiFLASH.

The flexiFLASH approach provides benefits including instant-on, infinite reconfigurability, on chip storage with FlashBAK embedded block memory and Serial TAG memory and design security. The parts also support Live Update technology with TransFR, 128-bit AES Encryption and Dual-boot technologies.

The LatticeXP2 FPGA fabric was optimized for the new technology from the outset with high performance and low cost in mind. LatticeXP2 devices include LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support and enhanced sysDSP blocks.

Lattice Diamond<sup>®</sup> design software allows large and complex designs to be efficiently implemented using the LatticeXP2 family of FPGA devices. Synthesis library support for LatticeXP2 is available for popular logic synthesis tools. The Diamond software uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeXP2 device. The Diamond tool extracts the timing from the routing and back-annotates it into the design for timing verification.

Lattice provides many pre-designed Intellectual Property (IP) LatticeCORE<sup>™</sup> modules for the LatticeXP2 family. By using these IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.



Figure 2-5. Clock Divider Connections



## **Clock Distribution Network**

LatticeXP2 devices have eight quadrant-based primary clocks and between six and eight flexible region-based secondary clocks/control signals. Two high performance edge clocks are available on each edge of the device to support high speed interfaces. The clock inputs are selected from external I/Os, the sysCLOCK PLLs, or routing. Clock inputs are fed throughout the chip via the primary, secondary and edge clock networks.

### **Primary Clock Sources**

LatticeXP2 devices derive primary clocks from four sources: PLL outputs, CLKDIV outputs, dedicated clock inputs and routing. LatticeXP2 devices have two to four sysCLOCK PLLs, located in the four corners of the device. There are eight dedicated clock inputs, two on each side of the device. Figure 2-6 shows the primary clock sources.



## Figure 2-6. Primary Clock Sources for XP2-17



Note: This diagram shows sources for the XP2-17 device. Smaller LatticeXP2 devices have two GPLLs.



LatticeXP2-30 and smaller devices have six secondary clock regions. All devices in the LatticeXP2 family have four secondary clocks (SC0 to SC3) which are distributed to every region.

The secondary clock muxes are located in the center of the device. Figure 2-12 shows the mux structure of the secondary clock routing. Secondary clocks SC0 to SC3 are used for clock and control and SC4 to SC7 are used for high fan-out signals.







- In the 'Signed/Unsigned' options the operands can be switched between signed and unsigned on every cycle.
- In the 'Add/Sub' option the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.

### **MULT sysDSP Element**

This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, A and B, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-20 shows the MULT sysDSP element.

#### Figure 2-20. MULT sysDSP Element





### MAC sysDSP Element

In this case, the two operands, A and B, are multiplied and the result is added with the previous accumulated value. This accumulated value is available at the output. The user can enable the input and pipeline registers but the output register is always enabled. The output register is used to store the accumulated value. The Accumulators in the DSP blocks in LatticeXP2 family can be initialized dynamically. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-21 shows the MAC sysDSP element.

### Figure 2-21. MAC sysDSP





## Programmable I/O Cells (PIC)

Each PIC contains two PIOs connected to their respective sysIO buffers as shown in Figure 2-25. The PIO Block supplies the output data (DO) and the tri-state control signal (TO) to the sysIO buffer and receives input from the buffer. Table 2-11 provides the PIO signal list.

### Figure 2-25. PIC Diagram



Signals are available on left/right/bottom edges only.
 Selected blocks.

Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-25. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as inputs.



#### Figure 2-31. DQS Local Bus



\*DQSXFERDEL shifts ECLK1 by 90% and is not associated with a particular PIO.

## **Polarity Control Logic**

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LatticeXP2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This changes the edge on which the data is registered in the synchronizing registers in the input register block and requires evaluation at the start of each READ cycle for the correct clock polarity.

Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects this transition. This signal is used to control the polarity of the clock to the synchronizing registers.



### Table 2-12. Supported Input Standards

| Input Standard                   | V <sub>REF</sub> (Nom.) | V <sub>CCIO</sub> <sup>1</sup> (Nom.) |
|----------------------------------|-------------------------|---------------------------------------|
| Single Ended Interfaces          |                         | 1                                     |
| LVTTL                            | —                       | —                                     |
| LVCMOS33                         | —                       | —                                     |
| LVCMOS25                         |                         | —                                     |
| LVCMOS18                         |                         | 1.8                                   |
| LVCMOS15                         | —                       | 1.5                                   |
| LVCMOS12                         | —                       | —                                     |
| PCI33                            |                         | —                                     |
| HSTL18 Class I, II               | 0.9                     | —                                     |
| HSTL15 Class I                   | 0.75                    | —                                     |
| SSTL33 Class I, II               | 1.5                     | —                                     |
| SSTL25 Class I, II               | 1.25                    | —                                     |
| SSTL18 Class I, II               | 0.9                     | —                                     |
| Differential Interfaces          |                         |                                       |
| Differential SSTL18 Class I, II  | —                       | —                                     |
| Differential SSTL25 Class I, II  |                         | —                                     |
| Differential SSTL33 Class I, II  | —                       | -                                     |
| Differential HSTL15 Class I      | —                       | -                                     |
| Differential HSTL18 Class I, II  | —                       | —                                     |
| LVDS, MLVDS, LVPECL, BLVDS, RSDS | —                       | —                                     |

1. When not specified,  $V_{CCIO}$  can be set anywhere in the valid operating range (page 3-1).



# Initialization Supply Current<sup>1, 2, 3, 4, 5</sup>

### **Over Recommended Operating Conditions**

| Symbol             | Parameter                                   | Device | Typical<br>(25°C, Max. Supply) <sup>6</sup> | Units |
|--------------------|---------------------------------------------|--------|---------------------------------------------|-------|
|                    |                                             | XP2-5  | 20                                          | mA    |
|                    |                                             | XP2-8  | 21                                          | mA    |
| I <sub>CC</sub>    | Core Power Supply Current                   | XP2-17 | 44                                          | mA    |
|                    |                                             | XP2-30 | 58                                          | mA    |
|                    |                                             | XP2-40 | 62                                          | mA    |
|                    |                                             | XP2-5  | 67                                          | mA    |
|                    |                                             | XP2-8  | 74                                          | mA    |
| I <sub>CCAUX</sub> | Auxiliary Power Supply Current <sup>7</sup> | XP2-17 | 112                                         | mA    |
|                    |                                             | XP2-30 | 124                                         | mA    |
|                    |                                             | XP2-40 | 130                                         | mA    |
| I <sub>CCPLL</sub> | PLL Power Supply Current (per PLL)          |        | 1.8                                         | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current (per Bank)        |        | 6.4                                         | mA    |
| I <sub>CCJ</sub>   | VCCJ Power Supply Current                   |        | 1.2                                         | mA    |

1. For further information on supply current, please see TN1139, Power Estimation and Management for LatticeXP2 Devices.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz.

4. Does not include additional current from bypass or decoupling capacitor across the supply.

5. A specific configuration pattern is used that scales with the size of the device; consists of 75% PFU utilization, 50% EBR, and 25% I/O configuration.

6.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.

In fpBGA and ftBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual
auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the
auxiliary power supply.



# Typical Building Block Function Performance<sup>1</sup>

## Pin-to-Pin Performance (LVCMOS25 12mA Drive)

| Function        | -7 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit Decoder  | 4.4       | ns    |
| 32-bit Decoder  | 5.2       | ns    |
| 64-bit Decoder  | 5.6       | ns    |
| 4:1 MUX         | 3.7       | ns    |
| 8:1 MUX         | 3.9       | ns    |
| 16:1 MUX        | 4.3       | ns    |
| 32:1 MUX        | 4.5       | ns    |

## **Register-to-Register Performance**

| Function                                                                   | -7 Timing | Units |
|----------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                            |           |       |
| 16-bit Decoder                                                             | 521       | MHz   |
| 32-bit Decoder                                                             | 537       | MHz   |
| 64-bit Decoder                                                             | 484       | MHz   |
| 4:1 MUX                                                                    | 744       | MHz   |
| 8:1 MUX                                                                    | 678       | MHz   |
| 16:1 MUX                                                                   | 616       | MHz   |
| 32:1 MUX                                                                   | 529       | MHz   |
| 8-bit Adder                                                                | 570       | MHz   |
| 16-bit Adder                                                               | 507       | MHz   |
| 64-bit Adder                                                               | 293       | MHz   |
| 16-bit Counter                                                             | 541       | MHz   |
| 32-bit Counter                                                             | 440       | MHz   |
| 64-bit Counter                                                             | 321       | MHz   |
| 64-bit Accumulator                                                         | 261       | MHz   |
| Embedded Memory Functions                                                  |           |       |
| 512x36 Single Port RAM, EBR Output Registers                               | 315       | MHz   |
| 1024x18 True-Dual Port RAM (Write Through or Normal, EBR Output Registers) | 315       | MHz   |
| 1024x18 True-Dual Port RAM (Write Through or Normal, PLC Output Registers) | 231       | MHz   |
| Distributed Memory Functions                                               |           |       |
| 16x4 Pseudo-Dual Port RAM (One PFU)                                        | 760       | MHz   |
| 32x2 Pseudo-Dual Port RAM                                                  | 455       | MHz   |
| 64x1 Pseudo-Dual Port RAM                                                  | 351       | MHz   |
| DSP Functions                                                              |           |       |
| 18x18 Multiplier (All Registers)                                           | 342       | MHz   |
| 9x9 Multiplier (All Registers)                                             | 342       | MHz   |
| 36x36 Multiply (All Registers)                                             | 330       | MHz   |
| 18x18 Multiply/Accumulate (Input and Output Registers)                     | 218       | MHz   |
| 18x18 Multiply-Add/Sub-Sum (All Registers)                                 | 292       | MHz   |



## **Register-to-Register Performance (Continued)**

| Function                         | -7 Timing | Units |
|----------------------------------|-----------|-------|
| DSP IP Functions                 |           |       |
| 16-Tap Fully-Parallel FIR Filter | 198       | MHz   |
| 1024-pt FFT                      | 221       | MHz   |
| 8X8 Matrix Multiplication        | 196       | MHz   |

1. These timing numbers were generated using the ispLEVER design tool. Exact performance may vary with device, design and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

## **Derating Timing Tables**

Logic timing provided in the following sections of this data sheet and the Diamond design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Diamond design tool can provide logic timing numbers at a particular temperature and voltage.



# LatticeXP2 Internal Switching Characteristics<sup>1</sup> (Continued)

|                           | -7 -6                                                                                                                                                       |        | 6     | -      |       |        |       |       |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|-------|
| Parameter                 | Description                                                                                                                                                 | Min.   | Max.  | Min.   | Max.  | Min.   | Max.  | Units |
| t <sub>RST_PIO</sub>      | Asynchronous reset time for PFU Logic                                                                                                                       |        | 0.386 | _      | 0.419 | _      | 0.452 | ns    |
| t <sub>DEL</sub>          | Dynamic Delay Step Size                                                                                                                                     | 0.035  | 0.035 | 0.035  | 0.035 | 0.035  | 0.035 | ns    |
| EBR Timing                | 1                                                                                                                                                           |        | 1     |        | 1     | 1      | 1     |       |
| t <sub>CO_EBR</sub>       | Clock (Read) to Output from<br>Address or Data                                                                                                              | —      | 2.774 | —      | 3.142 | —      | 3.510 | ns    |
| t <sub>COO_EBR</sub>      | Clock (Write) to Output from EBR<br>Output Register                                                                                                         | _      | 0.360 | _      | 0.408 | —      | 0.456 | ns    |
| <sup>t</sup> SUDATA_EBR   | Setup Data to EBR Memory<br>(Write Clk)                                                                                                                     | -0.167 | _     | -0.198 | _     | -0.229 | _     | ns    |
| t <sub>HDATA_EBR</sub>    | Hold Data to EBR Memory (Write Clk)                                                                                                                         | 0.194  | —     | 0.231  | _     | 0.267  | _     | ns    |
| t <sub>SUADDR_EBR</sub>   | Setup Address to EBR Memory<br>(Write Clk)                                                                                                                  | -0.117 | —     | -0.137 | _     | -0.157 | _     | ns    |
| t <sub>HADDR_EBR</sub>    | Hold Address to EBR Memory<br>(Write Clk)                                                                                                                   | 0.157  | —     | 0.182  | _     | 0.207  | _     | ns    |
| t <sub>SUWREN_EBR</sub>   | Setup Write/Read Enable to EBR<br>Memory (Write/Read Clk)                                                                                                   | -0.135 | _     | -0.159 | _     | -0.182 | _     | ns    |
| t <sub>HWREN_EBR</sub>    | Hold Write/Read Enable to EBR<br>Memory (Write/Read Clk)                                                                                                    | 0.158  | _     | 0.186  | _     | 0.214  | —     | ns    |
| t <sub>SUCE_EBR</sub>     | Clock Enable Setup Time to EBR<br>Output Register (Read Clk)                                                                                                | 0.144  | —     | 0.160  | —     | 0.176  | _     | ns    |
| t <sub>HCE_EBR</sub>      | Clock Enable Hold Time to EBR<br>Output Register (Read Clk)                                                                                                 | -0.097 | —     | -0.113 | —     | -0.129 | _     | ns    |
| t <sub>RSTO_EBR</sub>     | Reset To Output Delay Time from<br>EBR Output Register (Asynchro-<br>nous)                                                                                  | _      | 1.156 | _      | 1.341 | _      | 1.526 | ns    |
| t <sub>SUBE_EBR</sub>     | Byte Enable Set-Up Time to EBR<br>Output Register                                                                                                           | -0.117 | —     | -0.137 | _     | -0.157 | _     | ns    |
| t <sub>HBE_EBR</sub>      | Byte Enable Hold Time to EBR<br>Output Register Dynamic Delay<br>on Each PIO                                                                                | 0.157  | _     | 0.182  | _     | 0.207  | _     | ns    |
| t <sub>RSTREC_EBR</sub>   | Asynchronous reset recovery time for EBR                                                                                                                    | 0.233  | —     | 0.291  | —     | 0.347  | _     | ns    |
| t <sub>RST_EBR</sub>      | Asynchronous reset time for EBR                                                                                                                             |        | 1.156 | —      | 1.341 |        | 1.526 | ns    |
| PLL Paramete              | ers                                                                                                                                                         |        |       |        |       |        |       |       |
| t <sub>RSTKREC_</sub> PLL | After RSTK De-assert, Recovery<br>Time Before Next Clock Edge<br>Can Toggle K-divider Counter                                                               | 1.000  | _     | 1.000  | _     | 1.000  | _     | ns    |
| <sup>t</sup> RSTREC_PLL   | After RST De-assert, Recovery<br>Time Before Next Clock Edge<br>Can Toggle M-divider Counter<br>(Applies to M-Divider Portion of<br>RST Only <sup>2</sup> ) | 1.000  | _     | 1.000  | _     | 1.000  | _     | ns    |
| DSP Block Til             |                                                                                                                                                             |        |       |        |       |        |       |       |
| t <sub>SUI_DSP</sub>      | Input Register Setup Time                                                                                                                                   | 0.135  | —     | 0.151  | —     | 0.166  |       | ns    |
| t <sub>HI_DSP</sub>       | Input Register Hold Time                                                                                                                                    | 0.021  | —     | -0.006 |       | -0.031 |       | ns    |
| t <sub>SUP_DSP</sub>      | Pipeline Register Setup Time                                                                                                                                | 2.505  | —     | 2.784  |       | 3.064  |       | ns    |

## **Over Recommended Operating Conditions**



## **EBR Timing Diagrams**





Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

Figure 3-7. Read/Write Mode with Input and Output Registers





# LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup> (Continued)

| Buffer Type   | Description                              | -7    | -6    | -5    | Units |
|---------------|------------------------------------------|-------|-------|-------|-------|
| HSTL15_I      | HSTL_15 class I 4mA drive                | 0.32  | 0.69  | 1.06  | ns    |
| HSTL15D_I     | Differential HSTL 15 class I 4mA drive   | 0.32  | 0.69  | 1.06  | ns    |
| SSTL33_I      | SSTL_3 class I                           | -0.25 | 0.05  | 0.35  | ns    |
| SSTL33_II     | SSTL_3 class II                          | -0.31 | -0.02 | 0.27  | ns    |
| SSTL33D_I     | Differential SSTL_3 class I              | -0.25 | 0.05  | 0.35  | ns    |
| SSTL33D_II    | Differential SSTL_3 class II             | -0.31 | -0.02 | 0.27  | ns    |
| SSTL25_I      | SSTL_2 class I 8mA drive                 | -0.25 | 0.02  | 0.30  | ns    |
| SSTL25_II     | SSTL_2 class II 16mA drive               | -0.28 | 0.00  | 0.28  | ns    |
| SSTL25D_I     | Differential SSTL_2 class I 8mA drive    | -0.25 | 0.02  | 0.30  | ns    |
| SSTL25D_II    | Differential SSTL_2 class II 16mA drive  | -0.28 | 0.00  | 0.28  | ns    |
| SSTL18_I      | SSTL_1.8 class I                         | -0.17 | 0.13  | 0.43  | ns    |
| SSTL18_II     | SSTL_1.8 class II 8mA drive              | -0.18 | 0.12  | 0.42  | ns    |
| SSTL18D_I     | Differential SSTL_1.8 class I            | -0.17 | 0.13  | 0.43  | ns    |
| SSTL18D_II    | Differential SSTL_1.8 class II 8mA drive | -0.18 | 0.12  | 0.42  | ns    |
| LVTTL33_4mA   | LVTTL 4mA drive                          | -0.37 | -0.05 | 0.26  | ns    |
| LVTTL33_8mA   | LVTTL 8mA drive                          | -0.45 | -0.18 | 0.10  | ns    |
| LVTTL33_12mA  | LVTTL 12mA drive                         | -0.52 | -0.24 | 0.04  | ns    |
| LVTTL33_16mA  | LVTTL 16mA drive                         | -0.43 | -0.14 | 0.14  | ns    |
| LVTTL33_20mA  | LVTTL 20mA drive                         | -0.46 | -0.18 | 0.09  | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive, fast slew rate     | -0.37 | -0.05 | 0.26  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive, fast slew rate     | -0.45 | -0.18 | 0.10  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive, fast slew rate    | -0.52 | -0.24 | 0.04  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive, fast slew rate    | -0.43 | -0.14 | 0.14  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive, fast slew rate    | -0.46 | -0.18 | 0.09  | ns    |
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive, fast slew rate     | -0.42 | -0.15 | 0.13  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive, fast slew rate     | -0.48 | -0.21 | 0.05  | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive, fast slew rate    | 0.00  | 0.00  | 0.00  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive, fast slew rate    | -0.45 | -0.18 | 0.08  | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive, fast slew rate    | -0.49 | -0.22 | 0.04  | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive, fast slew rate     | -0.46 | -0.18 | 0.10  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive, fast slew rate     | -0.52 | -0.25 | 0.02  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive, fast slew rate    | -0.56 | -0.30 | -0.03 | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive, fast slew rate    | -0.50 | -0.24 | 0.03  | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive, fast slew rate     | -0.45 | -0.17 | 0.11  | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive, fast slew rate     | -0.53 | -0.26 | 0.00  | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive, fast slew rate     | -0.46 | -0.19 | 0.08  | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive, fast slew rate     | -0.55 | -0.29 | -0.02 | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive, slow slew rate     | 0.98  | 1.41  | 1.84  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive, slow slew rate     | 0.74  | 1.16  | 1.58  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive, slow slew rate    | 0.56  | 0.97  | 1.38  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive, slow slew rate    | 0.77  | 1.19  | 1.61  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive, slow slew rate    | 0.57  | 0.98  | 1.40  | ns    |

### **Over Recommended Operating Conditions**



# LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup> (Continued)

#### **Over Recommended Operating Conditions**

| Buffer Type   | Description                           | -7    | -6    | -5    | Units |
|---------------|---------------------------------------|-------|-------|-------|-------|
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive, slow slew rate  | 1.05  | 1.43  | 1.81  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive, slow slew rate  | 0.78  | 1.15  | 1.52  | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive, slow slew rate | 0.59  | 0.96  | 1.33  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive, slow slew rate | 0.81  | 1.18  | 1.55  | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive, slow slew rate | 0.61  | 0.98  | 1.35  | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive, slow slew rate  | 1.01  | 1.38  | 1.75  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive, slow slew rate  | 0.72  | 1.08  | 1.45  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive, slow slew rate | 0.53  | 0.90  | 1.26  | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive, slow slew rate | 0.74  | 1.11  | 1.48  | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive, slow slew rate  | 0.96  | 1.33  | 1.71  | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive, slow slew rate  | -0.53 | -0.26 | 0.00  | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive, slow slew rate  | 0.90  | 1.27  | 1.65  | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive, slow slew rate  | -0.55 | -0.29 | -0.02 | ns    |
| PCI33         | 3.3V PCI                              | -0.29 | -0.01 | 0.26  | ns    |

1. Timing Adders are characterized but not tested on every device.

2. LVCMOS timing measured with the load specified in Switching Test Condition table.

3. All other standards tested according to the appropriate specifications.

4. The base parameters used with these timing adders to calculate timing are listed in the LatticeXP2 Internal Switching Characteristics table under PIO Input/Output Timing.

5. These timing adders are measured with the recommended resistor values.



# sysCLOCK PLL Timing

| Parameter                      | Description                              | Conditions                               | Min.  | Тур. | Max.  | Units |
|--------------------------------|------------------------------------------|------------------------------------------|-------|------|-------|-------|
| f <sub>IN</sub>                | Input Clock Frequency (CLKI, CLKFB)      |                                          | 10    | —    | 435   | MHz   |
| f <sub>OUT</sub>               | Output Clock Frequency (CLKOP,<br>CLKOS) |                                          | 10    | _    | 435   | MHz   |
| f                              | K-Divider Output Frequency               | CLKOK                                    | 0.078 | —    | 217.5 | MHz   |
| f <sub>OUT2</sub>              | R-Divider Output Frequency               | CLKOK2                                   | 3.3   |      | 145   | MHz   |
| f <sub>VCO</sub>               | PLL VCO Frequency                        |                                          | 435   |      | 870   | MHz   |
| f <sub>PFD</sub>               | Phase Detector Input Frequency           |                                          | 10    |      | 435   | MHz   |
| AC Characte                    | eristics                                 | •                                        |       |      | •     |       |
| t <sub>DT</sub>                | Output Clock Duty Cycle                  | Default duty cycle selected <sup>3</sup> | 45    | 50   | 55    | %     |
| t <sub>CPA</sub>               | Coarse Phase Adjust                      |                                          | -5    | 0    | 5     | %     |
| t <sub>PH</sub> <sup>4</sup>   | Output Phase Accuracy                    |                                          | -5    | 0    | 5     | %     |
|                                |                                          | f <sub>OUT</sub> > 400 MHz               | _     |      | ±50   | ps    |
| t <sub>OPJIT</sub> 1           | Output Clock Period Jitter               | 100 MHz < f <sub>OUT</sub> < 400 MHz     | _     |      | ±125  | ps    |
|                                |                                          | f <sub>OUT</sub> < 100 MHz               | _     |      | 0.025 | UIPP  |
| t <sub>SK</sub>                | Input Clock to Output Clock Skew         | N/M = integer                            |       |      | ±240  | ps    |
| t <sub>OPW</sub>               | Output Clock Pulse Width                 | At 90% or 10%                            | 1     |      | —     | ns    |
| <b>•</b> 2                     | PLL Lock-in Time                         | 25 to 435 MHz                            | _     |      | 50    | μs    |
| t <sub>LOCK</sub> <sup>2</sup> |                                          | 10 to 25 MHz                             | _     |      | 100   | μs    |
| t <sub>IPJIT</sub>             | Input Clock Period Jitter                |                                          | —     |      | ±200  | ps    |
| t <sub>FBKDLY</sub>            | External Feedback Delay                  |                                          |       |      | 10    | ns    |
| t <sub>HI</sub>                | Input Clock High Time                    | 90% to 90%                               | 0.5   |      | —     | ns    |
| t <sub>LO</sub>                | Input Clock Low Time                     | 10% to 10%                               | 0.5   | —    | —     | ns    |
| t <sub>RSTKW</sub>             | Reset Signal Pulse Width (RSTK)          |                                          | 10    | —    | —     | ns    |
| t <sub>RSTW</sub>              | Reset Signal Pulse Width (RST)           |                                          | 500   | —    | —     | ns    |

### **Over Recommended Operating Conditions**

1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock.

2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. Relative to CLKOP.



## Flash Download Time (from On-Chip Flash to SRAM)

### **Over Recommended Operating Conditions**

| Symbol                   | Parar                 | neter  | Min. | Тур. | Max. | Units |
|--------------------------|-----------------------|--------|------|------|------|-------|
|                          |                       | XP2-5  | —    | 1.8  | 2.1  | ms    |
|                          | PROGRAMN Low-to-      | XP2-8  | —    | 1.9  | 2.3  | ms    |
| High. Transition to Done | XP2-17                | —      | 1.7  | 2.0  | ms   |       |
|                          |                       | XP2-30 | —    | 2.0  | 2.1  | ms    |
| H .                      |                       | XP2-40 | —    | 2.0  | 2.3  | ms    |
| REFRESH                  |                       | XP2-5  | —    | 1.8  | 2.1  | ms    |
|                          | Power-up refresh when | XP2-8  | —    | 1.9  | 2.3  | ms    |
|                          | up to V <sub>CC</sub> | XP2-17 | —    | 1.7  | 2.0  | ms    |
|                          |                       | XP2-30 | —    | 2.0  | 2.1  | ms    |
|                          |                       | XP2-40 | —    | 2.0  | 2.3  | ms    |

## Flash Program Time

#### **Over Recommended Operating Conditions**

|                     |        |              | Program Time |       |
|---------------------|--------|--------------|--------------|-------|
| Device              | F      | lash Density | Тур.         | Units |
| XP2-5               | 1.2M   | TAG          | 1.0          | ms    |
| 762-2               | 1.2101 | Main Array   | 1.1          | S     |
| XP2-8               | 2.0M   | TAG          | 1.0          | ms    |
| AF2-0               | 2.0101 | Main Array   | 1.4          | S     |
| XP2-17              | 3.6M   | TAG          | 1.0          | ms    |
| AF2-17              | 3.0101 | Main Array   | 1.8          | S     |
|                     | 6.0M   | TAG          | 2.0          | ms    |
| XP2-30              | 0.0101 | Main Array   | 3.0          | S     |
| XP2-40              | 8.0M   | TAG          | 2.0          | ms    |
| ∧r∠ <del>*4</del> 0 | 0.0101 | Main Array   | 4.0          | S     |

## **Flash Erase Time**

### **Over Recommended Operating Conditions**

|        |               |            | Erase Time |       |  |
|--------|---------------|------------|------------|-------|--|
| Device | Flash Density |            | Тур.       | Units |  |
| XP2-5  | 1.2M          | TAG        | 1.0        | S     |  |
| AF 2-5 | 1.211         | Main Array | 3.0        | S     |  |
| XP2-8  | 2.0M          | TAG        | 1.0        | S     |  |
|        |               | Main Array | 4.0        | S     |  |
| XP2-17 | 3.6M          | TAG        | 1.0        | S     |  |
| AF2-17 |               | Main Array | 5.0        | S     |  |
| XP2-30 | 6.0M          | TAG        | 2.0        | S     |  |
|        |               | Main Array | 7.0        | S     |  |
| XP2-40 | 8.0M          | TAG        | 2.0        | S     |  |
|        |               | Main Array | 9.0        | S     |  |



# LatticeXP2 Family Data Sheet Ordering Information

#### February 2012

Data Sheet DS1009

## **Part Number Description**



## **Ordering Information**

The LatticeXP2 devices are marked with a single temperature grade, either Commercial or Industrial, as shown below.



© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 17       |
| LFXP2-17E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 17       |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-5FN672I  | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 30       |
| LFXP2-30E-6FN672I  | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484I | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-6FN484I | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-5FN672I | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 40       |
| LFXP2-40E-6FN672I | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 40       |