



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 2125                                                                          |
| Number of Logic Elements/Cells | 17000                                                                         |
| Total RAM Bits                 | 282624                                                                        |
| Number of I/O                  | 201                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                 |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                               |
| Package / Case                 | 256-LBGA                                                                      |
| Supplier Device Package        | 256-FTBGA (17x17)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-17e-6ftn256c |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## sysMEM Memory

LatticeXP2 devices contains a number of sysMEM Embedded Block RAM (EBR). The EBR consists of 18 Kbit RAM with dedicated input and output registers.

### sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as shown in Table 2-5. FIFOs can be implemented in sysMEM EBR blocks by using support logic with PFUs. The EBR block supports an optional parity bit for each data byte to facilitate parity checking. EBR blocks provide byte-enable support for configurations with18-bit and 36-bit data widths.

#### Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                                              |
|------------------|-----------------------------------------------------------------------------|
| Single Port      | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 |
| True Dual Port   | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18             |
| Pseudo Dual Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 |

## Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

## FlashBAK EBR Content Storage

All the EBR memory in the LatticeXP2 is shadowed by Flash memory. Optionally, initialization values for the memory blocks can be defined using the Lattice Diamond design tools. The initialization values are loaded into the Flash memory during device programming and into the SRAM at power up or whenever the device is reconfigured. This feature is ideal for the storage of a variety of information such as look-up tables and microprocessor code. It is also possible to write the current contents of the EBR memory back to Flash memory. This capability is useful for the storage of data such as error codes and calibration information. For additional information on the FlashBAK capability see TN1137, LatticeXP2 Memory Usage Guide.



#### Figure 2-16. FlashBAK Technology



## **Memory Cascading**

Larger and deeper blocks of RAMs can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

### Single, Dual and Pseudo-Dual Port Modes

In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.

EBR memory supports two forms of write behavior for single port or dual port operation:

- 1. Normal Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths.

### **Memory Core Reset**

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respectively. GSRN, the global reset signal, resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-17.

Figure 2-17. Memory Core Reset





- In the 'Signed/Unsigned' options the operands can be switched between signed and unsigned on every cycle.
- In the 'Add/Sub' option the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.

## **MULT sysDSP Element**

This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, A and B, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-20 shows the MULT sysDSP element.

#### Figure 2-20. MULT sysDSP Element





## Figure 2-28. DQS Input Routing (Left and Right)

|                           | PIO A                         |                 | PADA "T"                                                                                                                                         |
|---------------------------|-------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | PIO B                         |                 | PADB "C"                                                                                                                                         |
|                           | PIO A                         |                 | PADA "T"                                                                                                                                         |
|                           | PIO B                         | · · · · ·       | PADB "C"                                                                                                                                         |
|                           | PIO A                         |                 | PADA "T"                                                                                                                                         |
|                           | PIO B                         | ↓+              | PADB "C"                                                                                                                                         |
|                           | PIO A                         |                 | PADA "T"                                                                                                                                         |
|                           | PIO B                         | ┃┣              | PADB "C"                                                                                                                                         |
| DOG                       | PIO A                         | sysIO<br>Buffer |                                                                                                                                                  |
| <ul> <li>■ DQ5</li> </ul> |                               | Delay           | LVDS Pair                                                                                                                                        |
| + DQS                     | PIO B                         | Delay           | LVDS Pair                                                                                                                                        |
| ↓ DQS                     | PIO B<br>PIO A                |                 | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair                                                                                       |
|                           | → PIO B<br>→ PIO A<br>→ PIO B |                 | PADA "1"       LVDS Pair       PADB "C"       PADA "T"       LVDS Pair       LVDS Pair       PADA "C"                                            |
|                           |                               |                 | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair                                                  |
|                           |                               |                 | PADA T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>LVDS Pair<br>PADB "C"                          |
|                           |                               |                 | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C" |

Figure 2-29. DQS Input Routing (Top and Bottom)

|          | PIO A                                                                     |                 | PADA "T"                                                                                                                                                                                                      |
|----------|---------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | PIO B                                                                     | +               | PADB "C"                                                                                                                                                                                                      |
|          | PIO A                                                                     |                 | PADA "T"                                                                                                                                                                                                      |
|          | PIO B                                                                     | · · · · ·       | PADB "C"                                                                                                                                                                                                      |
| <b>—</b> | PIO A                                                                     |                 | PADA "T"<br>LVDS Pair                                                                                                                                                                                         |
|          | PIO B                                                                     | →               | PADB "C"                                                                                                                                                                                                      |
|          | PIO A                                                                     |                 | PADA "T"                                                                                                                                                                                                      |
| <u> </u> | PIO B                                                                     | →               | PADB "C"                                                                                                                                                                                                      |
|          | PIO A                                                                     | syslO<br>Buffer | ·                                                                                                                                                                                                             |
| DQS      |                                                                           | Palay           |                                                                                                                                                                                                               |
| •        |                                                                           | Delay           | LVDS Pair                                                                                                                                                                                                     |
|          | PIO B                                                                     |                 | LVDS Pair I<br>I<br>PADB "C" I                                                                                                                                                                                |
|          | PIO B<br>PIO A                                                            |                 | LVDS Pair I<br>PADB "C"                                                                                                                                                                                       |
|          | → PIO B<br>→ PIO A<br>→ PIO B                                             |                 | LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"                                                                                                                                                    |
|          | → PIO B<br>→ PIO A<br>→ PIO B<br>→ PIO A                                  |                 | LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair                                                                                                                           |
|          | → PIO B<br>→ PIO A<br>→ PIO B<br>→ PIO A<br>→ PIO B                       |                 | LVDS Pair         PADB "C"         PADA "T"         LVDS Pair         PADB "C"         PADA "T"         LVDS Pair         PADA "C"         PADA "C"                                                           |
|          | → PIO B<br>→ PIO A<br>→ PIO A<br>→ PIO A<br>→ PIO A<br>→ PIO B<br>→ PIO A |                 | LVDS Pair<br>PADA "T"<br>LVDS Pair<br>PADA "T"<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADA "T"<br>LVDS Pair                                                             |
|          |                                                                           |                 | LVDS Pair  <br>PADA "T"<br>LVDS Pair<br>PADA "T"<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair  <br>PADB "C"                                                                      |
|          |                                                                           |                 | LVDS Pair<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADB "C"<br>PADB "C"<br>PADB "C"<br>PADB "C"<br>PADB "C"<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADA "T"<br>LVDS Pair |



and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage  $V_{CCJ}$  and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards. For more information, please see TN1141, LatticeXP2 sysCONFIG Usage Guide.

## flexiFLASH Device Configuration

The LatticeXP2 devices combine Flash and SRAM on a single chip to provide users with flexibility in device programming and configuration. Figure 2-33 provides an overview of the arrangement of Flash and SRAM configuration cells within the device. The remainder of this section provides an overview of these capabilities. See TN1141, LatticeXP2 sysCONFIG Usage Guide for a more detailed description.



Figure 2-33. Overview of Flash and SRAM Configuration Cells Within LatticeXP2 Devices

At power-up, or on user command, data is transferred from the on-chip Flash memory to the SRAM configuration cells that control the operation of the device. This is done with massively parallel buses enabling the parts to operate within microseconds of the power supplies reaching valid levels; this capability is referred to as Instant-On.

The on-chip Flash enables a single-chip solution eliminating the need for external boot memory. This Flash can be programmed through either the JTAG or Slave SPI ports of the device. The SRAM configuration space can also be infinitely reconfigured through the JTAG and Master SPI ports. The JTAG port is IEEE 1149.1 and IEEE 1532 compliant.

As described in the EBR section of the data sheet, the FlashBAK capability of the parts enables the contents of the EBR blocks to be written back into the Flash storage area without erasing or reprogramming other aspects of the device configuration. Serial TAG memory is also available to allow the storage of small amounts of data such as calibration coefficients and error codes.

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM only FPGAs. This is further enhanced by device locking. The device can be in one of three modes:



original backup configuration and try again. This all can be done without power cycling the system. For more information please see TN1220, <u>LatticeXP2 Dual Boot Feature</u>.

For more information on device configuration, please see TN1141, LatticeXP2 sysCONFIG Usage Guide.

## Soft Error Detect (SED) Support

LatticeXP2 devices have dedicated logic to perform Cyclic Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, LatticeXP2 devices can be programmed for checking soft errors in SRAM. SED can be run on a programmed device when the user logic is not active. In the event a soft error occurs, the device can be programmed to either reload from a known good boot image (from internal Flash or external SPI memory) or generate an error signal.

For further information on SED support, please see TN1130, LatticeXP2 Soft Error Detection (SED) Usage Guide.

## **On-Chip Oscillator**

Every LatticeXP2 device has an internal CMOS oscillator that is used to derive a Master Clock (CCLK) for configuration. The oscillator and CCLK run continuously and are available to user logic after configuration is complete. The available CCLK frequencies are listed in Table 2-14. When a different CCLK frequency is selected during the design process, the following sequence takes place:

- 1. Device powers up with the default CCLK frequency.
- 2. During configuration, users select a different CCLK frequency.
- 3. CCLK frequency changes to the selected frequency after clock configuration bits are received.

This internal CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1141, <u>LatticeXP2 sysCON-FIG Usage Guide</u>.

| Table 2-14. Selectable | CCLKs and Oscillato | r Freauencies Durina | Configuration and | User Mode |
|------------------------|---------------------|----------------------|-------------------|-----------|
|                        |                     |                      |                   |           |

| CCLK/Oscillator (MHz)                   |  |  |  |  |
|-----------------------------------------|--|--|--|--|
| 2.5 <sup>1</sup>                        |  |  |  |  |
| 3.1 <sup>2</sup>                        |  |  |  |  |
| 4.3                                     |  |  |  |  |
| 5.4                                     |  |  |  |  |
| 6.9                                     |  |  |  |  |
| 8.1                                     |  |  |  |  |
| 9.2                                     |  |  |  |  |
| 10                                      |  |  |  |  |
| 13                                      |  |  |  |  |
| 15                                      |  |  |  |  |
| 20                                      |  |  |  |  |
| 26                                      |  |  |  |  |
| 32                                      |  |  |  |  |
| 40                                      |  |  |  |  |
| 54                                      |  |  |  |  |
| 80 <sup>3</sup>                         |  |  |  |  |
| 163 <sup>3</sup>                        |  |  |  |  |
| 1 Software default oscillator frequency |  |  |  |  |

1. Software default oscillator frequency.

2. Software default CCLK frequency.

3. Frequency not valid for CCLK.



## LVPECL

The LatticeXP2 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals.

#### Figure 3-3. Differential LVPECL



#### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 3.30    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 10      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 93      | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 196     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>P</sub> )         | 2.05    | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>P</sub> )          | 1.25    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.80    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.65    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



## RSDS

The LatticeXP2 devices support differential RSDS standard. This standard is emulated using complementary LVC-MOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



#### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions<sup>1</sup>

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 294     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 121     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>P</sub> )         | 1.35    | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>P</sub> )          | 1.15    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.20    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 101.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 3.66    | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



## LatticeXP2 External Switching Characteristics (Continued)

|                                                                                                                                                               |                                                                   | -7 -6 -5    | -7   | -7 -6 -5 |      | -5   |      |      |       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------|------|----------|------|------|------|------|-------|
| Parameter                                                                                                                                                     | Description                                                       | Device      | Min. | Max.     | Min. | Max. | Min. | Max. | Units |
|                                                                                                                                                               |                                                                   | XP2-5       | 1.00 |          | 1.30 | _    | 1.60 |      | ns    |
|                                                                                                                                                               | Cleak to Data Hald DIO Input                                      | XP2-8       | 1.00 | _        | 1.30 | _    | 1.60 | _    | ns    |
| t <sub>HE</sub>                                                                                                                                               | Clock to Data Hold - PIO Input<br>Register                        | XP2-17      | 1.00 |          | 1.30 | _    | 1.60 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-30      | 1.20 |          | 1.60 | _    | 1.90 |      | ns    |
| Parameter t <sub>HE</sub> t <sub>HE</sub> t <sub>SU_DELE</sub> t <sub>H_DELE</sub> f <sub>MAX_IOE</sub> General I/O Pir t <sub>COPLL</sub> t <sub>SUPLL</sub> |                                                                   | XP2-40      | 1.20 |          | 1.60 |      | 1.90 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-5       | 1.00 |          | 1.30 | _    | 1.60 |      | ns    |
| t <sub>SU DELE</sub>                                                                                                                                          |                                                                   | XP2-8       | 1.00 |          | 1.30 | _    | 1.60 |      | ns    |
|                                                                                                                                                               | Clock to Data Setup - PIO Input<br>Begister with Data Input Delay | XP2-17      | 1.00 |          | 1.30 | _    | 1.60 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-30      | 1.20 |          | 1.60 |      | 1.90 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-40      | 1.20 |          | 1.60 |      | 1.90 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-5       | 0.00 |          | 0.00 |      | 0.00 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-8       | 0.00 | —        | 0.00 | —    | 0.00 | —    | ns    |
| t <sub>H_DELE</sub>                                                                                                                                           | Clock to Data Hold - PIO Input<br>Begister with Input Data Delay  | XP2-17      | 0.00 | —        | 0.00 | —    | 0.00 | —    | ns    |
|                                                                                                                                                               |                                                                   | XP2-30      | 0.00 |          | 0.00 |      | 0.00 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-40      | 0.00 |          | 0.00 |      | 0.00 |      | ns    |
| f <sub>MAX_IOE</sub>                                                                                                                                          | Clock Frequency of I/O and PFU Register                           | XP2         | _    | 420      | _    | 357  | _    | 311  | MHz   |
| General I/O Pir                                                                                                                                               | Parameters (using Primary Clo                                     | ck with PLL | )1   | 1        | 1    | 1    | 1    | 1    |       |
|                                                                                                                                                               |                                                                   | XP2-5       | —    | 3.00     | —    | 3.30 | —    | 3.70 | ns    |
|                                                                                                                                                               |                                                                   | XP2-8       |      | 3.00     |      | 3.30 |      | 3.70 | ns    |
| t <sub>COPLL</sub>                                                                                                                                            | Clock to Output - PIO Output                                      | XP2-17      |      | 3.00     |      | 3.30 |      | 3.70 | ns    |
|                                                                                                                                                               |                                                                   | XP2-30      | _    | 3.00     |      | 3.30 |      | 3.70 | ns    |
|                                                                                                                                                               |                                                                   | XP2-40      |      | 3.00     |      | 3.30 |      | 3.70 | ns    |
|                                                                                                                                                               |                                                                   | XP2-5       | 1.00 |          | 1.20 |      | 1.40 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-8       | 1.00 |          | 1.20 |      | 1.40 |      | ns    |
| t <sub>SUPLL</sub>                                                                                                                                            | Clock to Data Setup - PIO Input<br>Register                       | XP2-17      | 1.00 |          | 1.20 |      | 1.40 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-30      | 1.00 |          | 1.20 |      | 1.40 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-40      | 1.00 |          | 1.20 | _    | 1.40 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-5       | 0.90 |          | 1.10 |      | 1.30 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-8       | 0.90 |          | 1.10 |      | 1.30 |      | ns    |
| t <sub>HPLL</sub>                                                                                                                                             | Clock to Data Hold - PIO Input                                    | XP2-17      | 0.90 |          | 1.10 |      | 1.30 |      | ns    |
|                                                                                                                                                               |                                                                   | XP2-30      | 1.00 | —        | 1.20 | —    | 1.40 | —    | ns    |
|                                                                                                                                                               |                                                                   | XP2-40      | 1.00 | —        | 1.20 | —    | 1.40 | —    | ns    |
|                                                                                                                                                               |                                                                   | XP2-5       | 1.90 | —        | 2.10 | —    | 2.30 | —    | ns    |
|                                                                                                                                                               |                                                                   | XP2-8       | 1.90 |          | 2.10 | —    | 2.30 | _    | ns    |
| t <sub>SU_DELPLL</sub>                                                                                                                                        | Clock to Data Setup - PIO Input<br>Begister with Data Input Delay | XP2-17      | 1.90 | —        | 2.10 | —    | 2.30 | —    | ns    |
|                                                                                                                                                               | lingibion with Data input Delay                                   | XP2-30      | 2.00 | —        | 2.20 | —    | 2.40 | —    | ns    |
|                                                                                                                                                               |                                                                   | XP2-40      | 2.00 | —        | 2.20 | —    | 2.40 | —    | ns    |

## **Over Recommended Operating Conditions**



## LatticeXP2 External Switching Characteristics (Continued)

|                          |                                                 |        | -    | 7    | -    | 6    | -    | 5    |       |
|--------------------------|-------------------------------------------------|--------|------|------|------|------|------|------|-------|
| Parameter                | Description                                     | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units |
|                          |                                                 | XP2-5  | 0.00 | —    | 0.00 |      | 0.00 |      | ns    |
|                          |                                                 | XP2-8  | 0.00 | —    | 0.00 |      | 0.00 |      | ns    |
| t <sub>H_DELPLL</sub>    | Register with Input Data Delay                  | XP2-17 | 0.00 | —    | 0.00 |      | 0.00 |      | ns    |
|                          |                                                 | XP2-30 | 0.00 | —    | 0.00 | _    | 0.00 | _    | ns    |
|                          |                                                 | XP2-40 | 0.00 | —    | 0.00 | _    | 0.00 | _    | ns    |
| DDR <sup>2</sup> and DDF | 2 <sup>3</sup> I/O Pin Parameters               |        |      |      |      |      |      |      |       |
| t <sub>DVADQ</sub>       | Data Valid After DQS<br>(DDR Read)              | XP2    | —    | 0.29 | —    | 0.29 | —    | 0.29 | UI    |
| t <sub>DVEDQ</sub>       | Data Hold After DQS<br>(DDR Read)               | XP2    | 0.71 | —    | 0.71 | —    | 0.71 | —    | UI    |
| t <sub>DQVBS</sub>       | Data Valid Before DQS                           | XP2    | 0.25 | —    | 0.25 |      | 0.25 |      | UI    |
| t <sub>DQVAS</sub>       | Data Valid After DQS                            | XP2    | 0.25 | —    | 0.25 |      | 0.25 |      | UI    |
| f <sub>MAX_DDR</sub>     | DDR Clock Frequency                             | XP2    | 95   | 200  | 95   | 166  | 95   | 133  | MHz   |
| f <sub>MAX_DDR2</sub>    | DDR Clock Frequency                             | XP2    | 133  | 200  | 133  | 200  | 133  | 166  | MHz   |
| Primary Clock            |                                                 |        |      |      |      |      |      |      |       |
| f <sub>MAX_PRI</sub>     | Frequency for Primary Clock<br>Tree             | XP2    | —    | 420  | —    | 357  | —    | 311  | MHz   |
| t <sub>W_PRI</sub>       | Clock Pulse Width for Primary<br>Clock          | XP2    | 1    | —    | 1    | _    | 1    | _    | ns    |
| t <sub>SKEW_PRI</sub>    | Primary Clock Skew Within a Bank                | XP2    | _    | 160  | _    | 160  | _    | 160  | ps    |
| Edge Clock (E            | CLK1 and ECLK2)                                 |        |      |      |      |      |      |      |       |
| f <sub>MAX_ECLK</sub>    | Frequency for Edge Clock                        | XP2    | _    | 420  |      | 357  |      | 311  | MHz   |
| tw_eclk                  | Clock Pulse Width for Edge<br>Clock             | XP2    | 1    | _    | 1    | _    | 1    | _    | ns    |
| tskew_eclk               | Edge Clock Skew Within an<br>Edge of the Device | XP2    | —    | 130  | —    | 130  | —    | 130  | ps    |

## **Over Recommended Operating Conditions**

1. General timing numbers based on LVCMOS 2.5, 12mA, 0pf load.

2. DDR timing numbers based on SSTL25.

3. DDR2 timing numbers based on SSTL18.



## **EBR Timing Diagrams**





Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

Figure 3-7. Read/Write Mode with Input and Output Registers









Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.



# LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup> (Continued)

| Buffer Type   | Description                              | -7    | -6    | -5    | Units |
|---------------|------------------------------------------|-------|-------|-------|-------|
| HSTL15_I      | HSTL_15 class I 4mA drive                | 0.32  | 0.69  | 1.06  | ns    |
| HSTL15D_I     | Differential HSTL 15 class I 4mA drive   | 0.32  | 0.69  | 1.06  | ns    |
| SSTL33_I      | SSTL_3 class I                           | -0.25 | 0.05  | 0.35  | ns    |
| SSTL33_II     | SSTL_3 class II                          | -0.31 | -0.02 | 0.27  | ns    |
| SSTL33D_I     | Differential SSTL_3 class I              | -0.25 | 0.05  | 0.35  | ns    |
| SSTL33D_II    | Differential SSTL_3 class II             | -0.31 | -0.02 | 0.27  | ns    |
| SSTL25_I      | SSTL_2 class I 8mA drive                 | -0.25 | 0.02  | 0.30  | ns    |
| SSTL25_II     | SSTL_2 class II 16mA drive               | -0.28 | 0.00  | 0.28  | ns    |
| SSTL25D_I     | Differential SSTL_2 class I 8mA drive    | -0.25 | 0.02  | 0.30  | ns    |
| SSTL25D_II    | Differential SSTL_2 class II 16mA drive  | -0.28 | 0.00  | 0.28  | ns    |
| SSTL18_I      | SSTL_1.8 class I                         | -0.17 | 0.13  | 0.43  | ns    |
| SSTL18_II     | SSTL_1.8 class II 8mA drive              | -0.18 | 0.12  | 0.42  | ns    |
| SSTL18D_I     | Differential SSTL_1.8 class I            | -0.17 | 0.13  | 0.43  | ns    |
| SSTL18D_II    | Differential SSTL_1.8 class II 8mA drive | -0.18 | 0.12  | 0.42  | ns    |
| LVTTL33_4mA   | LVTTL 4mA drive                          | -0.37 | -0.05 | 0.26  | ns    |
| LVTTL33_8mA   | LVTTL 8mA drive                          | -0.45 | -0.18 | 0.10  | ns    |
| LVTTL33_12mA  | LVTTL 12mA drive                         | -0.52 | -0.24 | 0.04  | ns    |
| LVTTL33_16mA  | LVTTL 16mA drive                         | -0.43 | -0.14 | 0.14  | ns    |
| LVTTL33_20mA  | LVTTL 20mA drive                         | -0.46 | -0.18 | 0.09  | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive, fast slew rate     | -0.37 | -0.05 | 0.26  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive, fast slew rate     | -0.45 | -0.18 | 0.10  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive, fast slew rate    | -0.52 | -0.24 | 0.04  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive, fast slew rate    | -0.43 | -0.14 | 0.14  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive, fast slew rate    | -0.46 | -0.18 | 0.09  | ns    |
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive, fast slew rate     | -0.42 | -0.15 | 0.13  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive, fast slew rate     | -0.48 | -0.21 | 0.05  | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive, fast slew rate    | 0.00  | 0.00  | 0.00  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive, fast slew rate    | -0.45 | -0.18 | 0.08  | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive, fast slew rate    | -0.49 | -0.22 | 0.04  | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive, fast slew rate     | -0.46 | -0.18 | 0.10  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive, fast slew rate     | -0.52 | -0.25 | 0.02  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive, fast slew rate    | -0.56 | -0.30 | -0.03 | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive, fast slew rate    | -0.50 | -0.24 | 0.03  | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive, fast slew rate     | -0.45 | -0.17 | 0.11  | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive, fast slew rate     | -0.53 | -0.26 | 0.00  | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive, fast slew rate     | -0.46 | -0.19 | 0.08  | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive, fast slew rate     | -0.55 | -0.29 | -0.02 | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive, slow slew rate     | 0.98  | 1.41  | 1.84  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive, slow slew rate     | 0.74  | 1.16  | 1.58  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive, slow slew rate    | 0.56  | 0.97  | 1.38  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive, slow slew rate    | 0.77  | 1.19  | 1.61  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive, slow slew rate    | 0.57  | 0.98  | 1.40  | ns    |

## **Over Recommended Operating Conditions**



# sysCLOCK PLL Timing

| Parameter            | Description                              | Conditions                               | Min.  | Тур. | Max.  | Units |
|----------------------|------------------------------------------|------------------------------------------|-------|------|-------|-------|
| f <sub>IN</sub>      | Input Clock Frequency (CLKI, CLKFB)      |                                          | 10    |      | 435   | MHz   |
| fout                 | Output Clock Frequency (CLKOP,<br>CLKOS) |                                          | 10    | —    | 435   | MHz   |
| f                    | K-Divider Output Frequency               | CLKOK                                    | 0.078 | _    | 217.5 | MHz   |
| 'OUT2                |                                          | CLKOK2                                   | 3.3   |      | 145   | MHz   |
| f <sub>VCO</sub>     | PLL VCO Frequency                        |                                          | 435   | _    | 870   | MHz   |
| f <sub>PFD</sub>     | Phase Detector Input Frequency           |                                          | 10    | _    | 435   | MHz   |
| AC Characte          | eristics                                 |                                          |       |      |       |       |
| t <sub>DT</sub>      | Output Clock Duty Cycle                  | Default duty cycle selected <sup>3</sup> | 45    | 50   | 55    | %     |
| t <sub>CPA</sub>     | Coarse Phase Adjust                      |                                          | -5    | 0    | 5     | %     |
| t <sub>PH</sub> ⁴    | Output Phase Accuracy                    |                                          | -5    | 0    | 5     | %     |
|                      |                                          | f <sub>OUT</sub> > 400 MHz               | —     |      | ±50   | ps    |
| t <sub>OPJIT</sub> 1 | Output Clock Period Jitter               | 100 MHz < f <sub>OUT</sub> < 400 MHz     | —     | _    | ±125  | ps    |
| <sup>t</sup> opjit'  |                                          | f <sub>OUT</sub> < 100 MHz               | —     | _    | 0.025 | UIPP  |
| t <sub>SK</sub>      | Input Clock to Output Clock Skew         | N/M = integer                            | —     |      | ±240  | ps    |
| t <sub>OPW</sub>     | Output Clock Pulse Width                 | At 90% or 10%                            | 1     | _    | —     | ns    |
| + 2                  | PLL Look in Time                         | 25 to 435 MHz                            | _     |      | 50    | μs    |
| LOCK                 |                                          | 10 to 25 MHz                             | —     | _    | 100   | μs    |
| t <sub>IPJIT</sub>   | Input Clock Period Jitter                |                                          | _     |      | ±200  | ps    |
| t <sub>FBKDLY</sub>  | External Feedback Delay                  |                                          | _     |      | 10    | ns    |
| t <sub>HI</sub>      | Input Clock High Time                    | 90% to 90%                               | 0.5   |      | _     | ns    |
| t <sub>LO</sub>      | Input Clock Low Time                     | 10% to 10%                               | 0.5   |      | _     | ns    |
| t <sub>RSTKW</sub>   | Reset Signal Pulse Width (RSTK)          |                                          | 10    | —    | —     | ns    |
| t <sub>RSTW</sub>    | Reset Signal Pulse Width (RST)           |                                          | 500   |      | —     | ns    |

### **Over Recommended Operating Conditions**

1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock.

2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. Relative to CLKOP.



## LatticeXP2 sysCONFIG Port Timing Specifications

| Parameter            | Description                                                  | Min  | Max      | Units  |
|----------------------|--------------------------------------------------------------|------|----------|--------|
| sysCONFIG PO         | R, Initialization and Wake Up                                |      |          |        |
| t <sub>ICFG</sub>    | Minimum Vcc to INITN High                                    | _    | 50       | ms     |
| t <sub>VMC</sub>     | Time from t <sub>ICFG</sub> to valid Master CCLK             | _    | 2        | μs     |
| t <sub>PRGMRJ</sub>  | PROGRAMN Pin Pulse Rejection                                 | _    | 12       | ns     |
| t <sub>PRGM</sub>    | PROGRAMN Low Time to Start Configuration                     | 50   | —        | ns     |
| t <sub>DINIT</sub> 1 | PROGRAMN High to INITN High Delay                            | _    | 1        | ms     |
| t <sub>DPPINIT</sub> | Delay Time from PROGRAMN Low to INITN Low                    | _    | 50       | ns     |
| t <sub>DPPDONE</sub> | Delay Time from PROGRAMN Low to DONE Low                     | _    | 50       | ns     |
| t <sub>IODISS</sub>  | User I/O Disable from PROGRAMN Low                           | _    | 35       | ns     |
| t <sub>IOENSS</sub>  | User I/O Enabled Time from CCLK Edge During Wake-up Sequence | _    | 25       | ns     |
| t <sub>MWC</sub>     | Additional Wake Master Clock Signals after DONE Pin High     | 0    | —        | Cycles |
| sysCONFIG SP         | I Port (Master)                                              |      |          |        |
| t <sub>CFGX</sub>    | INITN High to CCLK Low                                       | _    | 1        | μs     |
| t <sub>CSSPI</sub>   | INITN High to CSSPIN Low                                     | _    | 2        | μs     |
| t <sub>CSCCLK</sub>  | CCLK Low before CSSPIN Low                                   | 0    | —        | ns     |
| t <sub>SOCDO</sub>   | CCLK Low to Output Valid                                     | _    | 15       | ns     |
| t <sub>CSPID</sub>   | CSSPIN[0:1] Low to First CCLK Edge Setup Time                | 2cyc | 600+6cyc | ns     |
| f <sub>MAXSPI</sub>  | Max CCLK Frequency                                           | —    | 20       | MHz    |
| t <sub>SUSPI</sub>   | SOSPI Data Setup Time Before CCLK                            | 7    | —        | ns     |
| t <sub>HSPI</sub>    | SOSPI Data Hold Time After CCLK                              | 10   | —        | ns     |
| sysCONFIG SP         | I Port (Slave)                                               |      |          |        |
| f <sub>MAXSPIS</sub> | Slave CCLK Frequency                                         | —    | 25       | MHz    |
| t <sub>RF</sub>      | Rise and Fall Time                                           | 50   | —        | mV/ns  |
| t <sub>STCO</sub>    | Falling Edge of CCLK to SOSPI Active                         | —    | 20       | ns     |
| t <sub>STOZ</sub>    | Falling Edge of CCLK to SOSPI Disable                        | —    | 20       | ns     |
| t <sub>STSU</sub>    | Data Setup Time (SISPI)                                      | 8    | —        | ns     |
| t <sub>STH</sub>     | Data Hold Time (SISPI)                                       | 10   | —        | ns     |
| t <sub>sтскн</sub>   | CCLK Clock Pulse Width, High                                 | 0.02 | 200      | μs     |
| t <sub>STCKL</sub>   | CCLK Clock Pulse Width, Low                                  | 0.02 | 200      | μs     |
| t <sub>STVO</sub>    | Falling Edge of CCLK to Valid SOSPI Output                   |      | 20       | ns     |
| t <sub>SCS</sub>     | CSSPISN High Time                                            | 25   | —        | ns     |
| t <sub>SCSS</sub>    | CSSPISN Setup Time                                           | 25   | —        | ns     |
| t <sub>SCSH</sub>    | CSSPISN Hold Time                                            | 25   | —        | ns     |

### **Over Recommended Operating Conditions**

1. Re-toggling the PROGRAMN pin is not permitted until the INITN pin is high. Avoid consecutive toggling of PROGRAMN.



# Lead-Free Packaging

## Commercial

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-5E-5MN132C  | 1.2V    | -5    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-6MN132C  | 1.2V    | -6    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-7MN132C  | 1.2V    | -7    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-5TN144C  | 1.2V    | -5    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-6TN144C  | 1.2V    | -6    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-7TN144C  | 1.2V    | -7    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 5        |
| LFXP2-5E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 5        |
| LFXP2-5E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 5        |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-8E-5MN132C  | 1.2V    | -5    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-6MN132C  | 1.2V    | -6    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-7MN132C  | 1.2V    | -7    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-5TN144C  | 1.2V    | -5    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-6TN144C  | 1.2V    | -6    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-7TN144C  | 1.2V    | -7    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 8        |
| LFXP2-8E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 8        |
| LFXP2-8E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 8        |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-5FN484C  | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 17       |
| LFXP2-17E-6FN484C  | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 17       |
| LFXP2-17E-7FN484C  | 1.2V    | -7    | Lead-Free fpBGA | 484  | COM   | 17       |



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 17       |
| LFXP2-17E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 17       |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-5FN672I  | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 30       |
| LFXP2-30E-6FN672I  | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484I | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-6FN484I | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-5FN672I | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 40       |
| LFXP2-40E-6FN672I | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 40       |



## **Conventional Packaging**

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-5E-5M132C  | 1.2V    | -5    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-6M132C  | 1.2V    | -6    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-7M132C  | 1.2V    | -7    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 5        |
| LFXP2-5E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 5        |
| LFXP2-5E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 5        |

Commercial

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-8E-5M132C  | 1.2V    | -5    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-6M132C  | 1.2V    | -6    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-7M132C  | 1.2V    | -7    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 8        |
| LFXP2-8E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 8        |
| LFXP2-8E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 8        |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-17E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-5F484C  | 1.2V    | -5    | fpBGA   | 484  | COM   | 17       |
| LFXP2-17E-6F484C  | 1.2V    | -6    | fpBGA   | 484  | COM   | 17       |
| LFXP2-17E-7F484C  | 1.2V    | -7    | fpBGA   | 484  | COM   | 17       |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-30E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-5F484C  | 1.2V    | -5    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-6F484C  | 1.2V    | -6    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-7F484C  | 1.2V    | -7    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-5F672C  | 1.2V    | -5    | fpBGA   | 672  | COM   | 30       |
| LFXP2-30E-6F672C  | 1.2V    | -6    | fpBGA   | 672  | COM   | 30       |
| LFXP2-30E-7F672C  | 1.2V    | -7    | fpBGA   | 672  | COM   | 30       |



| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-40E-5F484I | 1.2V    | -5    | fpBGA   | 484  | IND   | 40       |
| LFXP2-40E-6F484I | 1.2V    | -6    | fpBGA   | 484  | IND   | 40       |
| LFXP2-40E-5F672I | 1.2V    | -5    | fpBGA   | 672  | IND   | 40       |
| LFXP2-40E-6F672I | 1.2V    | -6    | fpBGA   | 672  | IND   | 40       |



| Date                  | Version         | Section                                     | Change Summary                                                                                                                              |
|-----------------------|-----------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| April 2008<br>(cont.) | 01.4<br>(cont.) | DC and Switching<br>Characteristics (cont.) | Updated Flash Download Time (From On-Chip Flash to SRAM) Table                                                                              |
|                       |                 |                                             | Updated Flash Program Time Table                                                                                                            |
|                       |                 |                                             | Updated Flash Erase Time Table                                                                                                              |
|                       |                 |                                             | Updated FlashBAK (from EBR to Flash) Table                                                                                                  |
|                       |                 |                                             | Updated Hot Socketing Specifications Table footnotes                                                                                        |
|                       |                 | Pinout Information                          | Updated Signal Descriptions Table                                                                                                           |
| June 2008             | 01.5            | Architecture                                | Removed Read-Before-Write sysMEM EBR mode.                                                                                                  |
|                       |                 |                                             | Clarification of the operation of the secondary clock regions.                                                                              |
|                       |                 | DC and Switching<br>Characteristics         | Removed Read-Before-Write sysMEM EBR mode.                                                                                                  |
|                       |                 | Pinout Information                          | Updated DDR Banks Bonding Out per I/O Bank section of Pin Informa-<br>tion Summary Table.                                                   |
| August 2008           | 01.6            | —                                           | Data sheet status changed from preliminary to final.                                                                                        |
|                       |                 | Architecture                                | Clarification of the operation of the secondary clock regions.                                                                              |
|                       |                 | DC and Switching<br>Characteristics         | Removed "8W" specification from Hot Socketing Specifications table.                                                                         |
|                       |                 |                                             | Removed "8W" footnote from DC Electrical Characteristics table.                                                                             |
|                       |                 |                                             | Updated Register-to-Register Performance table.                                                                                             |
|                       |                 | Ordering Information                        | Removed "8W" option from Part Number Description.                                                                                           |
|                       |                 |                                             | Removed XP2-17 "8W" OPNs.                                                                                                                   |
| April 2011            | 01.7            | DC and Switching<br>Characteristics         | Recommended Operating Conditions table, added footnote 5.                                                                                   |
|                       |                 |                                             | On-Chip Flash Memory Specifications table, added footnote 1.                                                                                |
|                       |                 |                                             | BLVDS DC Conditions, corrected column title to be Z0 = 90 ohms.                                                                             |
|                       |                 |                                             | sysCONFIG Port Timing Specifications table, added footnote 1 for t <sub>DINIT</sub> .                                                       |
| January 2012          | 01.8            | Multiple                                    | Added support for Lattice Diamond design software.                                                                                          |
|                       |                 | Architecture                                | Corrected information regarding SED support.                                                                                                |
|                       |                 | DC and Switching<br>Characteristics         | Added reference to ESD Performance Qualification Summary informa-<br>tion.                                                                  |
| May 2013              | 01.9            | All                                         | Updated document with new corporate logo.                                                                                                   |
|                       |                 | Architecture                                | Architecture Overview – Added information on the state of the register on power up and after configuration.                                 |
|                       |                 |                                             | Added information regarding SED support.                                                                                                    |
|                       |                 | DC and Switching<br>Characteristics         | Removed Input Clock Rise/Fall Time 1ns max from the sysCLOCK PLL Timing table.                                                              |
|                       |                 | Ordering Information                        | Updated topside mark in Ordering Information diagram.                                                                                       |
| March 2014            | 02.0            | Architecture                                | Updated Typical sysIO I/O Behavior During Power-up section. Added information on POR signal deactivation.                                   |
| August 2014           | 02.1            | Architecture                                | Updated Typical sysIO I/O Behavior During Power-up section.<br>Described user I/Os during power up and before FPGA core logic is<br>active. |
| September 2014        | 2.2             | DC and Switching<br>Characteristics         | Updated Switching Test Conditions section. Re-linked missing figure.                                                                        |