

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Detans                         |                                                                              |
|--------------------------------|------------------------------------------------------------------------------|
| Product Status                 | Active                                                                       |
| Number of LABs/CLBs            | 2125                                                                         |
| Number of Logic Elements/Cells | 17000                                                                        |
| Total RAM Bits                 | 282624                                                                       |
| Number of I/O                  | 146                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 208-BFQFP                                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-17e-6qn208i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# LatticeXP2 Family Data Sheet Architecture

#### August 2014

Data Sheet DS1009

## **Architecture Overview**

Each LatticeXP2 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM<sup>™</sup> Embedded Block RAM (EBR) and a row of sys-DSP<sup>™</sup> Digital Signal Processing blocks as shown in Figure 2-1.

On the left and right sides of the Programmable Functional Unit (PFU) array, there are Non-volatile Memory Blocks. In configuration mode the nonvolatile memory is programmed via the IEEE 1149.1 TAP port or the sysCONFIG<sup>™</sup> peripheral port. On power up, the configuration data is transferred from the Non-volatile Memory Blocks to the configuration SRAM. With this technology, expensive external configuration memory is not required, and designs are secured from unauthorized read-back. This transfer of data from non-volatile memory to configuration SRAM via wide busses happens in microseconds, providing an "instant-on" capability that allows easy interfacing in many applications. LatticeXP2 devices can also transfer data from the sysMEM EBR blocks to the Non-volatile Memory Blocks at user request.

There are two kinds of logic blocks, the PFU and the PFU without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row.

LatticeXP2 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large dedicated 18Kbit memory blocks. Each sysMEM block can be configured in a variety of depths and widths of RAM or ROM. In addition, LatticeXP2 devices contain up to two rows of DSP Blocks. Each DSP block has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO buffers. The sysIO buffers of the LatticeXP2 devices are arranged into eight banks, allowing the implementation of a wide variety of I/O standards. PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as 7:1 LVDS interfaces, found in many display applications, and memory interfaces including DDR and DDR2.

The LatticeXP2 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

Other blocks provided include PLLs and configuration functions. The LatticeXP2 architecture provides up to four General Purpose PLLs (GPLL) per device. The GPLL blocks are located in the corners of the device.

The configuration block that supports features such as configuration bit-stream de-encryption, transparent updates and dual boot support is located between banks two and three. Every device in the LatticeXP2 family supports a sysCONFIG port, muxed with bank seven I/Os, which supports serial device configuration. A JTAG port is provided between banks two and three.

This family also provides an on-chip oscillator. LatticeXP2 devices use 1.2V as their core voltage.

<sup>© 2014</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.







## **PFU Blocks**

The core of the LatticeXP2 device is made up of logic blocks in two forms, PFUs and PFFs. PFUs can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. PFF blocks can be programmed to perform logic, arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices, numbered Slice 0 through Slice 3, as shown in Figure 2-2. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



#### Figure 2-3. Slice Diagram



DI[3:2] for Slice 2 and DI[1:0] for Slice 0 data

WAD [A:D] is a 4bit address from slice 1 LUT input

Table 2-2. Slice Signal Descriptions

| Function | Туре               | Signal Names   | Description                                                          |
|----------|--------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal        | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal        | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose      | MO             | Multipurpose Input                                                   |
| Input    | Multi-purpose      | M1             | Multipurpose Input                                                   |
| Input    | Control signal     | CE             | Clock Enable                                                         |
| Input    | Control signal     | LSR            | Local Set/Reset                                                      |
| Input    | Control signal     | CLK            | System Clock                                                         |
| Input    | Inter-PFU signal   | FCI            | Fast Carry-In <sup>1</sup>                                           |
| Input    | Inter-slice signal | FXA            | Intermediate signal to generate LUT6 and LUT7                        |
| Input    | Inter-slice signal | FXB            | Intermediate signal to generate LUT6 and LUT7                        |
| Output   | Data signals       | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals       | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals       | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals       | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal   | FCO            | Slice 2 of each PFU is the fast carry chain output <sup>1</sup>      |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



## Edge Clock Sources

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs and clock dividers as shown in Figure 2-8.

#### Figure 2-8. Edge Clock Sources



Note: This diagram shows sources for the XP2-17 device. Smaller LatticeXP2 devices have two GPLLs.



#### Figure 2-14. Slice0 through Slice2 Control Selection



## **Edge Clock Routing**

LatticeXP2 devices have eight high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. Each device has two edge clocks per edge. Figure 2-15 shows the selection muxes for these clocks.

#### Figure 2-15. Edge Clock Mux Connections





#### Table 2-11. PIO Signal List

| Name                                    | Туре                            | Description                                                             |
|-----------------------------------------|---------------------------------|-------------------------------------------------------------------------|
| CE                                      | Control from the core           | Clock enables for input and output block flip-flops                     |
| CLK                                     | Control from the core           | System clocks for input and output blocks                               |
| ECLK1, ECLK2                            | Control from the core           | Fast edge clocks                                                        |
| LSR                                     | Control from the core           | Local Set/Reset                                                         |
| GSRN                                    | Control from routing            | Global Set/Reset (active low)                                           |
| INCK <sup>2</sup>                       | Input to the core               | Input to Primary Clock Network or PLL reference inputs                  |
| DQS                                     | Input to PIO                    | DQS signal from logic (routing) to PIO                                  |
| INDD                                    | Input to the core               | Unregistered data input to core                                         |
| INFF                                    | Input to the core               | Registered input on positive edge of the clock (CLK0)                   |
| IPOS0, IPOS1                            | Input to the core               | Double data rate registered inputs to the core                          |
| QPOS0 <sup>1</sup> , QPOS1 <sup>1</sup> | Input to the core               | Gearbox pipelined inputs to the core                                    |
| QNEG0 <sup>1</sup> , QNEG1 <sup>1</sup> | Input to the core               | Gearbox pipelined inputs to the core                                    |
| OPOS0, ONEG0,<br>OPOS2, ONEG2           | Output data from the core       | Output signals from the core for SDR and DDR operation                  |
| OPOS1 ONEG1                             | Tristate control from the core  | Signals to Tristate Register block for DDR operation                    |
| DEL[3:0]                                | Control from the core           | Dynamic input delay control bits                                        |
| TD                                      | Tristate control from the core  | Tristate signal from the core used in SDR operation                     |
| DDRCLKPOL                               | Control from clock polarity bus | Controls the polarity of the clock (CLK0) that feed the DDR input block |
| DQSXFER                                 | Control from core               | Controls signal to the Output block                                     |

1. Signals available on left/right/bottom only.

2. Selected I/O.

## PIO

The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with necessary clock and selection logic.

### Input Register Block

The input register blocks for PIOs contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. Figure 2-26 shows the diagram of the input register block.

Input signals are fed from the sysIO buffer to the input register block (as signal DI). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and, in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when using a global clock.

The input block allows three modes of operation. In the Single Data Rate (SDR) mode, the data is registered, by one of the registers in the SDR Sync register block, with the system clock. In DDR mode two registers are used to sample the data on the positive and negative edges of the DQS signal which creates two data streams, D0 and D2. D0 and D2 are synchronized with the system clock before entering the core. Further information on this topic can be found in the DDR Memory Support section of this data sheet.

By combining input blocks of the complementary PIOs and sharing registers from output blocks, a gearbox function can be implemented, that takes a double data rate signal applied to PIOA and converts it as four data streams, IPOS0A, IPOS1A, IPOS0B and IPOS1B. Figure 2-26 shows the diagram using this gearbox function. For more information on this topic, please see TN1138, LatticeXP2 High Speed I/O Interface.



shows the diagram using this gearbox function. For more information on this topic, see TN1138, <u>LatticeXP2 High</u> <u>Speed I/O Interface</u>.







#### Figure 2-31. DQS Local Bus



\*DQSXFERDEL shifts ECLK1 by 90% and is not associated with a particular PIO.

## **Polarity Control Logic**

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LatticeXP2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This changes the edge on which the data is registered in the synchronizing registers in the input register block and requires evaluation at the start of each READ cycle for the correct clock polarity.

Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects this transition. This signal is used to control the polarity of the clock to the synchronizing registers.



original backup configuration and try again. This all can be done without power cycling the system. For more information please see TN1220, <u>LatticeXP2 Dual Boot Feature</u>.

For more information on device configuration, please see TN1141, LatticeXP2 sysCONFIG Usage Guide.

## Soft Error Detect (SED) Support

LatticeXP2 devices have dedicated logic to perform Cyclic Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, LatticeXP2 devices can be programmed for checking soft errors in SRAM. SED can be run on a programmed device when the user logic is not active. In the event a soft error occurs, the device can be programmed to either reload from a known good boot image (from internal Flash or external SPI memory) or generate an error signal.

For further information on SED support, please see TN1130, LatticeXP2 Soft Error Detection (SED) Usage Guide.

### **On-Chip Oscillator**

Every LatticeXP2 device has an internal CMOS oscillator that is used to derive a Master Clock (CCLK) for configuration. The oscillator and CCLK run continuously and are available to user logic after configuration is complete. The available CCLK frequencies are listed in Table 2-14. When a different CCLK frequency is selected during the design process, the following sequence takes place:

- 1. Device powers up with the default CCLK frequency.
- 2. During configuration, users select a different CCLK frequency.
- 3. CCLK frequency changes to the selected frequency after clock configuration bits are received.

This internal CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1141, <u>LatticeXP2 sysCON-FIG Usage Guide</u>.

| CCLK/Oscillator (MHz)                     |
|-------------------------------------------|
| 2.5 <sup>1</sup>                          |
| <b>3.1</b> <sup>2</sup>                   |
| 4.3                                       |
| 5.4                                       |
| 6.9                                       |
| 8.1                                       |
| 9.2                                       |
| 10                                        |
| 13                                        |
| 15                                        |
| 20                                        |
| 26                                        |
| 32                                        |
| 40                                        |
| 54                                        |
| 80 <sup>3</sup>                           |
| 163 <sup>3</sup>                          |
| 1. Software default oscillator frequency. |

1. Software default oscillator frequency.

2. Software default CCLK frequency.

3. Frequency not valid for CCLK.



## Supply Current (Standby)<sup>1, 2, 3, 4</sup>

| Symbol | Parameter                                   | Device | Typical⁵                                                                      | Units          |
|--------|---------------------------------------------|--------|-------------------------------------------------------------------------------|----------------|
|        |                                             | XP2-5  | 14                                                                            | mA             |
|        |                                             | XP2-8  | 18                                                                            | mA             |
| lcc    | Core Power Supply Current                   | XP2-17 | 24                                                                            | mA             |
|        |                                             | XP2-30 | 35                                                                            | mA             |
|        |                                             | XP2-40 | 45                                                                            | mA<br>mA<br>mA |
|        |                                             | XP2-5  | 15                                                                            | mA             |
|        |                                             | XP2-8  | 15                                                                            | mA             |
| CCAUX  | Auxiliary Power Supply Current <sup>6</sup> | XP2-17 | 15                                                                            | mA             |
|        |                                             | XP2-30 | 16                                                                            | mA             |
|        |                                             | XP2-40 | 14 m/   18 m/   24 m/   35 m/   45 m/   15 m/   15 m/   16 m/   0.1 m/   2 m/ | mA             |
| CCPLL  | PLL Power Supply Current (per PLL)          |        | 0.1                                                                           | mA             |
| CCIO   | Bank Power Supply Current (per bank)        |        | 2                                                                             | mA             |
| CCJ    | V <sub>CCJ</sub> Power Supply Current       |        | 0.25                                                                          | mA             |

#### **Over Recommended Operating Conditions**

1. For further information on supply current, please see TN1139, Power Estimation and Management for LatticeXP2 Devices.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz.

4. Pattern represents a "blank" configuration data file.

5.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.

6. In fpBGA and ftBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the auxiliary power supply.



## sysIO Differential Electrical Characteristics LVDS

| Parameter                           | Description                                    | Test Conditions                                                  | Min.   | Тур. | Max.  | Units |
|-------------------------------------|------------------------------------------------|------------------------------------------------------------------|--------|------|-------|-------|
| V <sub>INP</sub> , V <sub>INM</sub> | Input Voltage                                  |                                                                  | 0      |      | 2.4   | V     |
| V <sub>CM</sub>                     | Input Common Mode Voltage                      | Half the Sum of the Two Inputs                                   | 0.05   |      | 2.35  | V     |
| V <sub>THD</sub>                    | Differential Input Threshold                   | Difference Between the Two Inputs                                | +/-100 |      |       | mV    |
| I <sub>IN</sub>                     | Input Current                                  | Power On or Power Off                                            | _      | _    | +/-10 | μΑ    |
| V <sub>OH</sub>                     | Output High Voltage for $V_{OP}$ or $V_{OM}$   | R <sub>T</sub> = 100 Ohm                                         | _      | 1.38 | 1.60  | V     |
| V <sub>OL</sub>                     | Output Low Voltage for $V_{OP}$ or $V_{OM}$    | R <sub>T</sub> = 100 Ohm                                         | 0.9V   | 1.03 |       | V     |
| V <sub>OD</sub>                     | Output Voltage Differential                    | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm   | 250    | 350  | 450   | mV    |
| ΔV <sub>OD</sub>                    | Change in V <sub>OD</sub> Between High and Low |                                                                  | _      | _    | 50    | mV    |
| V <sub>OS</sub>                     | Output Voltage Offset                          | (V <sub>OP</sub> + V <sub>OM</sub> )/2, R <sub>T</sub> = 100 Ohm | 1.125  | 1.20 | 1.375 | V     |
| $\Delta V_{OS}$                     | Change in V <sub>OS</sub> Between H and L      |                                                                  | _      |      | 50    | mV    |
| I <sub>SA</sub>                     | Output Short Circuit Current                   | V <sub>OD</sub> = 0V Driver Outputs Shorted to<br>Ground         | —      | _    | 24    | mA    |
| I <sub>SAB</sub>                    | Output Short Circuit Current                   | V <sub>OD</sub> = 0V Driver Outputs Shorted to<br>Each Other     | _      | _    | 12    | mA    |

#### **Over Recommended Operating Conditions**

## **Differential HSTL and SSTL**

Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.

For further information on LVPECL, RSDS, MLVDS, BLVDS and other differential interfaces please see details in additional technical notes listed at the end of this data sheet.

## LVDS25E

The top and bottom sides of LatticeXP2 devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-1 is one possible solution for point-to-point signals.







#### Table 3-1. LVDS25E DC Conditions

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 158     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 140     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (after R <sub>P</sub> )         | 1.43    | V     |
| V <sub>OL</sub>   | Output Low Voltage (after R <sub>P</sub> )          | 1.07    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.35    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 6.03    | mA    |

### LVCMOS33D

All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3V VCCIO. The default drive current for LVCMOS33D output is 12mA with the option to change the device strength to 4mA, 8mA, 16mA or 20mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D.



## RSDS

The LatticeXP2 devices support differential RSDS standard. This standard is emulated using complementary LVC-MOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



#### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions<sup>1</sup>

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 294     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 121     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>P</sub> )         | 1.35    | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>P</sub> )          | 1.15    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.20    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 101.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 3.66    | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



## MLVDS

The LatticeXP2 devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-5 is one possible solution for MLVDS standard implementation. Resistor values in Figure 3-5 are industry standard values for 1% resistors.





Table 3-5. MLVDS DC Conditions<sup>1</sup>

|                   |                                                      | Тур            |                |       |
|-------------------|------------------------------------------------------|----------------|----------------|-------|
| Parameter         | Description                                          | <b>Ζο=50</b> Ω | <b>Ζο=70</b> Ω | Units |
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                         | 2.50           | 2.50           | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                     | 10.00          | 10.00          | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                       | 35.00          | 35.00          | Ω     |
| R <sub>TL</sub>   | Driver Parallel Resistor (+/-1%)                     | 50.00          | 70.00          | Ω     |
| R <sub>TR</sub>   | Receiver Termination (+/-1%)                         | 50.00          | 70.00          | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>TL</sub> )         | 1.52           | 1.60           | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>TL</sub> )          | 0.98           | 0.90           | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>TL</sub> ) | 0.54           | 0.70           | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                           | 1.25           | 1.25           | V     |
| I <sub>DC</sub>   | DC Output Current                                    | 21.74          | 20.00          | mA    |

1. For input buffer, see LVDS table.

For further information on LVPECL, RSDS, MLVDS, BLVDS and other differential interfaces please see details of additional technical information at the end of this data sheet.



# LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup> (Continued)

#### **Over Recommended Operating Conditions**

| Buffer Type   | Description                           | -7    | -6    | -5    | Units |
|---------------|---------------------------------------|-------|-------|-------|-------|
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive, slow slew rate  | 1.05  | 1.43  | 1.81  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive, slow slew rate  | 0.78  | 1.15  | 1.52  | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive, slow slew rate | 0.59  | 0.96  | 1.33  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive, slow slew rate | 0.81  | 1.18  | 1.55  | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive, slow slew rate | 0.61  | 0.98  | 1.35  | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive, slow slew rate  | 1.01  | 1.38  | 1.75  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive, slow slew rate  | 0.72  | 1.08  | 1.45  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive, slow slew rate | 0.53  | 0.90  | 1.26  | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive, slow slew rate | 0.74  | 1.11  | 1.48  | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive, slow slew rate  | 0.96  | 1.33  | 1.71  | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive, slow slew rate  | -0.53 | -0.26 | 0.00  | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive, slow slew rate  | 0.90  | 1.27  | 1.65  | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive, slow slew rate  | -0.55 | -0.29 | -0.02 | ns    |
| PCI33         | 3.3V PCI                              | -0.29 | -0.01 | 0.26  | ns    |

1. Timing Adders are characterized but not tested on every device.

2. LVCMOS timing measured with the load specified in Switching Test Condition table.

3. All other standards tested according to the appropriate specifications.

4. The base parameters used with these timing adders to calculate timing are listed in the LatticeXP2 Internal Switching Characteristics table under PIO Input/Output Timing.

5. These timing adders are measured with the recommended resistor values.



# Pin Information Summary

|                                          |                | XP2-5        |             |             |              | XP2-8        |             |             |              | XP2-17      |              |              | XP2-30       |              |         | XP2-40       |         |
|------------------------------------------|----------------|--------------|-------------|-------------|--------------|--------------|-------------|-------------|--------------|-------------|--------------|--------------|--------------|--------------|---------|--------------|---------|
| Pin Ty                                   | pe             | 132<br>csBGA | 144<br>TQFP | 208<br>PQFP | 256<br>ftBGA | 132<br>csBGA | 144<br>TQFP | 208<br>PQFP | 256<br>ftBGA | 208<br>PQFP | 256<br>ftBGA | 484<br>fpBGA | 256<br>ftBGA | 484<br>fpBGA | 672     | 484<br>fpBGA | 672     |
| Single Ended User I/O                    |                | 86           | 100         | 146         | 172          | 86           | 100         | 146         | 201          | 146         | 201          | 358          | 201          | 363          | 472     | 363          | 540     |
| Differential Pair                        | Normal         | 35           | 39          | 57          | 66           | 35           | 39          | 57          | 77           | 57          | 77           | 135          | 77           | 137          | 180     | 137          | 204     |
| User I/O                                 | Highspeed      | 8            | 11          | 16          | 20           | 8            | 11          | 16          | 23           | 16          | 23           | 44           | 23           | 44           | 56      | 44           | 66      |
| U                                        | TAP            | 5            | 5           | 5           | 5            | 5            | 5           | 5           | 5            | 5           | 5            | 5            | 5            | 5            | 5       | 5            | 5       |
|                                          | Muxed          | 9            | 9           | 9           | 9            | 9            | 9           | 9           | 9            | 9           | 9            | 9            | 9            | 9            | 9       | 9            | 9       |
|                                          | Dedicated      | 1            | 1           | 1           | 1            | 1            | 1           | 1           | 1            | 1           | 1            | 1            | 1            | 1            | 1       | 1            | 1       |
| Non Configura-                           | Muxed          | 5            | 5           | 7           | 7            | 7            | 7           | 9           | 9            | 11          | 11           | 21           | 7            | 11           | 13      | 11           | 13      |
| tion                                     | Dedicated      | 1            | 1           | 1           | 1            | 1            | 1           | 1           | 1            | 1           | 1            | 1            | 1            | 1            | 1       | 1            | 1       |
| Vcc                                      |                | 6            | 4           | 9           | 6            | 6            | 4           | 9           | 6            | 9           | 6            | 16           | 6            | 16           | 20      | 16           | 20      |
| Vccaux                                   |                | 4            | 4           | 4           | 4            | 4            | 4           | 4           | 4            | 4           | 4            | 8            | 4            | 8            | 8       | 8            | 8       |
| VCCPLL                                   |                | 2            | 2           | 2           | -            | 2            | 2           | 2           | -            | 4           | -            | -            | -            | -            | -       | -            | -       |
|                                          | Bank0          | 2            | 2           | 2           | 2            | 2            | 2           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
|                                          | Bank1          | 1            | 1           | 2           | 2            | 1            | 1           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
|                                          | Bank2          | 2            | 2           | 2           | 2            | 2            | 2           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
| VCCIO                                    | Bank3          | 1            | 1           | 2           | 2            | 1            | 1           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
|                                          | Bank4          | 1            | 1           | 2           | 2            | 1            | 1           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
|                                          | Bank5          | 2            | 2           | 2           | 2            | 2            | 2           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
|                                          | Bank6          | 1            | 1           | 2           | 2            | 1            | 1           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
| Bank7                                    |                | 2            | 2           | 2           | 2            | 2            | 2           | 2           | 2            | 2           | 2            | 4            | 2            | 4            | 4       | 4            | 4       |
| GND, GND0-GNI                            | 77             | 15           | 15          | 20          | 20           | 15           | 15          | 22          | 20           | 22          | 20           | 56           | 20           | 56           | 64      | 56           | 64      |
| NC                                       |                | -            | -           | 4           | 31           | -            | -           | 2           | 2            | -           | 2            | 7            | 2            | 2            | 69      | 2            | 1       |
|                                          | Bank0          | 18/9         | 20/10       | 20/10       | 26/13        | 18/9         | 20/10       | 20/10       | 28/14        | 20/10       | 28/14        | 52/26        | 28/14        | 52/26        | 70/35   | 52/26        | 70/35   |
|                                          | Bank1          | 4/2          | 6/3         | 18/9        | 18/9         | 4/2          | 6/3         | 18/9        | 22/11        | 18/9        | 22/11        | 36/18        | 22/11        | 36/18        | 54/27   | 36/18        | 70/35   |
| Qia ala Ea da di                         | Bank2          | 16/8         | 18/9        | 18/9        | 22/11        | 16/8         | 18/9        | 18/9        | 26/13        | 18/9        | 26/13        | 46/23        | 26/13        | 46/23        | 56/28   | 46/23        | 64/32   |
| Single Ended/<br>Differential I/O        | Bank3          | 4/2          | 4/2         | 16/8        | 20/10        | 4/2          | 4/2         | 16/8        | 24/12        | 16/8        | 24/12        | 44/22        | 24/12        | 46/23        | 56/28   | 46/23        | 66/33   |
| per Bank                                 | Bank4          | 8/4          | 8/4         | 18/9        | 18/9         | 8/4          | 8/4         | 18/9        | 26/13        | 18/9        | 26/13        | 36/18        | 26/13        | 38/19        | 54/27   | 38/19        | 70/35   |
|                                          | Bank5          | 14/7         | 18/9        | 20/10       | 24/12        | 14/7         | 18/9        | 20/10       | 24/12        | 20/10       | 24/12        | 52/26        | 24/12        | 53/26        | 70/35   | 53/26        | 70/35   |
|                                          | Bank6          | 6/3          | 8/4         | 18/9        | 22/11        | 6/3          | 8/4         | 18/9        | 27/13        | 18/9        | 27/13        | 46/23        | 27/13        | 46/23        | 56/28   | 46/23        | 66/33   |
|                                          | Bank7          | 16/8         | 18/9        | 18/9        | 22/11        | 16/8         | 18/9        | 18/9        | 24/12        | 18/9        | 24/12        | 46/23        | 24/12        | 46/23        | 56/28   | 46/23        | 64/32   |
|                                          | Bank0          | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0       | 0            | 0       |
|                                          | Bank1<br>Bank2 | 0<br>3       | 0<br>4      | 0<br>4      | 0<br>5       | 0            | 4           | 0           | 0            | 0<br>4      | 0            | 0<br>11      | 0            | 0            | 0<br>14 | 0<br>11      | 0<br>16 |
| True LVDS Pairs                          | Bank3          | 3<br>1       | 4           | 4           | 5            | 3<br>1       | 4           | 4           | 6            | 4           | 6            | 11           | 6            | 11           | 14      | 11           | 17      |
| Bonding Out per                          | Bank4          | 0            | 0           | 4           | 0            | 0            | 0           | 4           | 0            | 4           | 0            | 0            | 0            | 0            | 0       | 0            | 0       |
| Bank                                     | Bank5          | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0       | 0            | 0       |
|                                          | Bank6          | 1            | 2           | 4           | 5            | 1            | 2           | 4           | 6            | 4           | 6            | 11           | 6            | 11           | 14      | 11           | 17      |
|                                          | Bank7          | 3            | 4           | 4           | 5            | 3            | 4           | 4           | 5            | 4           | 5            | 11           | 5            | 11           | 14      | 11           | 16      |
|                                          | Bank0          | 1            | 1           | 1           | 1            | 1            | 1           | 1           | 1            | 1           | 1            | 3            | 1            | 2            | 4       | 2            | 4       |
|                                          | Bank1          | 0            | 0           | 1           | 1            | 0            | 0           | 1           | 1            | 1           | 1            | 2            | 1            | 2            | 3       | 2            | 4       |
|                                          | Bank2          | 1            | 1           | 1           | 1            | 1            | 1           | 1           | 1            | 1           | 1            | 2            | 1            | 3            | 3       | 3            | 4       |
| DDR Banks                                | Bank3          | 0            | 0           | 1           | 1            | 0            | 0           | 1           | 1            | 1           | 1            | 2            | 1            | 3            | 3       | 3            | 4       |
| Bonding Out per<br>I/O Bank <sup>1</sup> | Bank4          | 0            | 0           | 1           | 1            | 0            | 0           | 1           | 1            | 1           | 1            | 2            | 1            | 2            | 3       | 2            | 4       |
| U Durik                                  | Bank5          | 1            | 1           | 1           | 1            | 1            | 1           | 1           | 1            | 1           | 1            | 3            | 1            | 2            | 4       | 2            | 4       |
|                                          | Bank6          | 0            | 0           | 1           | 1            | 0            | 0           | 1           | 1            | 1           | 1            | 2            | 1            | 3            | 3       | 3            | 4       |
|                                          | Bank7          | 1            | 1           | 1           | 1            | 1            | 1           | 1           | 1            | 1           | 1            | 2            | 1            | 3            | 3       | 3            | 4       |
|                                          |                |              |             |             |              |              |             |             |              |             | · ·          | I            |              | -            | -       | -            | · ·     |



## Lead-Free Packaging

## Commercial

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-5E-5MN132C  | 1.2V    | -5    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-6MN132C  | 1.2V    | -6    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-7MN132C  | 1.2V    | -7    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-5TN144C  | 1.2V    | -5    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-6TN144C  | 1.2V    | -6    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-7TN144C  | 1.2V    | -7    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 5        |
| LFXP2-5E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 5        |
| LFXP2-5E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 5        |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-8E-5MN132C  | 1.2V    | -5    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-6MN132C  | 1.2V    | -6    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-7MN132C  | 1.2V    | -7    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-5TN144C  | 1.2V    | -5    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-6TN144C  | 1.2V    | -6    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-7TN144C  | 1.2V    | -7    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 8        |
| LFXP2-8E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 8        |
| LFXP2-8E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 8        |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-5FN484C  | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 17       |
| LFXP2-17E-6FN484C  | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 17       |
| LFXP2-17E-7FN484C  | 1.2V    | -7    | Lead-Free fpBGA | 484  | СОМ   | 17       |



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 17       |
| LFXP2-17E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 17       |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-5FN672I  | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 30       |
| LFXP2-30E-6FN672I  | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484I | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-6FN484I | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-5FN672I | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 40       |
| LFXP2-40E-6FN672I | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 40       |



| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-40E-5F484C | 1.2V    | -5    | fpBGA   | 484  | COM   | 40       |
| LFXP2-40E-6F484C | 1.2V    | -6    | fpBGA   | 484  | COM   | 40       |
| LFXP2-40E-7F484C | 1.2V    | -7    | fpBGA   | 484  | COM   | 40       |
| LFXP2-40E-5F672C | 1.2V    | -5    | fpBGA   | 672  | COM   | 40       |
| LFXP2-40E-6F672C | 1.2V    | -6    | fpBGA   | 672  | COM   | 40       |
| LFXP2-40E-7F672C | 1.2V    | -7    | fpBGA   | 672  | COM   | 40       |

#### Industrial

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-5E-5M132I  | 1.2V    | -5    | csBGA   | 132  | IND   | 5        |
| LFXP2-5E-6M132I  | 1.2V    | -6    | csBGA   | 132  | IND   | 5        |
| LFXP2-5E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 5        |

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-8E-5M132I  | 1.2V    | -5    | csBGA   | 132  | IND   | 8        |
| LFXP2-8E-6M132I  | 1.2V    | -6    | csBGA   | 132  | IND   | 8        |
| LFXP2-5E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 5        |
| LFXP2-8E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 8        |
| LFXP2-8E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 8        |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-17E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 17       |
| LFXP2-17E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 17       |
| LFXP2-17E-5F484I  | 1.2V    | -5    | fpBGA   | 484  | IND   | 17       |
| LFXP2-17E-6F484I  | 1.2V    | -6    | fpBGA   | 484  | IND   | 17       |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-30E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 30       |
| LFXP2-30E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 30       |
| LFXP2-30E-5F484I  | 1.2V    | -5    | fpBGA   | 484  | IND   | 30       |
| LFXP2-30E-6F484I  | 1.2V    | -6    | fpBGA   | 484  | IND   | 30       |
| LFXP2-30E-5F672I  | 1.2V    | -5    | fpBGA   | 672  | IND   | 30       |
| LFXP2-30E-6F672I  | 1.2V    | -6    | fpBGA   | 672  | IND   | 30       |



# LatticeXP2 Family Data Sheet Supplemental Information

#### February 2012

Data Sheet DS1009

## **For Further Information**

A variety of technical notes for the LatticeXP2 FPGA family are available on the Lattice Semiconductor web site at <u>www.latticesemi.com</u>.

- TN1136, LatticeXP2 sysIO Usage Guide
- TN1137, LatticeXP2 Memory Usage Guide
- TN1138, LatticeXP2 High Speed I/O Interface
- TN1126, LatticeXP2 sysCLOCK PLL Design and Usage Guide
- TN1139, Power Estimation and Management for LatticeXP2 Devices
- TN1140, LatticeXP2 sysDSP Usage Guide
- TN1141, LatticeXP2 sysCONFIG Usage Guide
- TN1142, LatticeXP2 Configuration Encryption and Security Usage Guide
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- TN1220, LatticeXP2 Dual Boot Feature
- TN1130, LatticeXP2 Soft Error Detection (SED) Usage Guide
- TN1143, LatticeXP2 Hardware Checklist

For further information on interface standards refer to the following websites:

- JEDEC Standards (LVTTL, LVCMOS, SSTL, HSTL): www.jedec.org
- PCI: <u>www.pcisig.com</u>

© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.