# E.J. Lattice Semiconductor Corporation - <u>LFXP2-30E-6FN672I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 3625                                                                         |
| Number of Logic Elements/Cells | 29000                                                                        |
| Total RAM Bits                 | 396288                                                                       |
| Number of I/O                  | 472                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 672-BBGA                                                                     |
| Supplier Device Package        | 672-FPBGA (27x27)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-30e-6fn672i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Modes of Operation

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

### Logic Mode

In this mode, the LUTs in each slice are configured as LUT4s. A LUT4 has 16 possible input combinations. Fourinput logic functions are generated by programming the LUT4. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger LUTs such as LUT6, LUT7 and LUT8, can be constructed by concatenating two or more slices. Note that a LUT8 requires more than four slices.

### **Ripple Mode**

Ripple mode allows efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/Down counter with async clear
- Up/Down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Two carry signals, FCI and FCO, are generated per slice in this mode, allowing fast arithmetic functions to be constructed by concatenating slices.

### RAM Mode

In this mode, a 16x4-bit distributed Single Port RAM (SPR) can be constructed using each LUT block in Slice 0 and Slice 2 as a 16x1-bit memory. Slice 1 is used to provide memory address and control signals. A 16x2-bit Pseudo Dual Port RAM (PDPR) memory is created by using one slice as the read-write port and the other companion slice as the read-only port.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information on using RAM in LatticeXP2 devices, please see TN1137, <u>LatticeXP2 Memory Usage Guide</u>.

### Table 2-3. Number of Slices Required For Implementing Distributed RAM

| Number of slices | 3 3 |  |
|------------------|-----|--|

Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM

#### **ROM Mode**

ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in the ROM mode. Preloading is accomplished through the programming interface during PFU configuration.



### Primary Clock Routing

The clock routing structure in LatticeXP2 devices consists of a network of eight primary clock lines (CLK0 through CLK7) per quadrant. The primary clocks of each quadrant are generated from muxes located in the center of the device. All the clock sources are connected to these muxes. Figure 2-9 shows the clock routing for one quadrant. Each quadrant mux is identical. If desired, any clock can be routed globally.





### **Dynamic Clock Select (DCS)**

The DCS is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources without any glitches or runt pulses. This is achieved irrespective of when the select signal is toggled. There are two DCS blocks per quadrant; in total, eight DCS blocks per device. The inputs to the DCS block come from the center muxes. The output of the DCS is connected to primary clocks CLK6 and CLK7 (see Figure 2-9).

Figure 2-10 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information on the DCS, please see TN1126, <u>LatticeXP2 sysCLOCK PLL Design and</u> <u>Usage Guide</u>.

### Figure 2-10. DCS Waveforms



### Secondary Clock/Control Routing

Secondary clocks in the LatticeXP2 devices are region-based resources. The benefit of region-based resources is the relatively low injection delay and skew within the region, as compared to primary clocks. EBR rows, DSP rows and a special vertical routing channel bound the secondary clock regions. This special vertical routing channel aligns with either the left edge of the center DSP block in the DSP row or the center of the DSP row. Figure 2-11 shows this special vertical routing channel and the eight secondary clock regions for the LatticeXP2-40.



LatticeXP2-30 and smaller devices have six secondary clock regions. All devices in the LatticeXP2 family have four secondary clocks (SC0 to SC3) which are distributed to every region.

The secondary clock muxes are located in the center of the device. Figure 2-12 shows the mux structure of the secondary clock routing. Secondary clocks SC0 to SC3 are used for clock and control and SC4 to SC7 are used for high fan-out signals.







### MULTADDSUB sysDSP Element

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. The user can enable the input, output and pipeline registers. Figure 2-22 shows the MULTADDSUB sysDSP element.

### Figure 2-22. MULTADDSUB





### MULTADDSUBSUM sysDSP Element

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. Additionally the operands A2 and B2 are multiplied and the result is added/ subtracted with the result of the multiplier operation of operands A3 and B3. The result of both addition/subtraction are added in a summation block. The user can enable the input, output and pipeline registers. Figure 2-23 shows the MULTADDSUBSUM sysDSP element.

### Figure 2-23. MULTADDSUBSUM



### **Clock, Clock Enable and Reset Resources**

Global Clock, Clock Enable (CE) and Reset (RST) signals from routing are available to every DSP block. From four clock sources (CLK0, CLK1, CLK2, CLK3) one clock is selected for each input register, pipeline register and output



### **IPexpress**<sup>™</sup>

The user can access the sysDSP block via the Lattice IPexpress tool, which provides the option to configure each DSP module (or group of modules), or by direct HDL instantiation. In addition, Lattice has partnered with The Math-Works<sup>®</sup> to support instantiation in the Simulink<sup>®</sup> tool, a graphical simulation environment. Simulink works with Diamond to dramatically shorten the DSP design cycle in Lattice FPGAs.

## **Optimized DSP Functions**

Lattice provides a library of optimized DSP IP functions. Some of the IP cores planned for the LatticeXP2 DSP include the Bit Correlator, FFT functions, FIR Filter, Reed-Solomon Encoder/Decoder, Turbo Encoder/Decoder and Convolutional Encoder/Decoder. Please contact Lattice to obtain the latest list of available DSP IP cores.

### **Resources Available in the LatticeXP2 Family**

Table 2-8 shows the maximum number of multipliers for each member of the LatticeXP2 family. Table 2-9 shows the maximum available EBR RAM Blocks and Serial TAG Memory bits in each LatticeXP2 device. EBR blocks, together with Distributed RAM can be used to store variables locally for fast DSP operations.

| Device | DSP Block | 9x9 Multiplier | 18x18 Multiplier | 36x36 Multiplier |
|--------|-----------|----------------|------------------|------------------|
| XP2-5  | 3         | 24             | 12               | 3                |
| XP2-8  | 4         | 32             | 16               | 4                |
| XP2-17 | 5         | 40             | 20               | 5                |
| XP2-30 | 7         | 56             | 28               | 7                |
| XP2-40 | 8         | 64             | 32               | 8                |

#### Table 2-8. Maximum Number of DSP Blocks in the LatticeXP2 Family

| Table 2-9. Embedded SRAM/TAG Memor | v in the LatticeXP2 Family |
|------------------------------------|----------------------------|
|                                    |                            |

| Device | EBR SRAM Block | Total EBR SRAM<br>(Kbits) | TAG Memory<br>(Bits) |
|--------|----------------|---------------------------|----------------------|
| XP2-5  | 9              | 166                       | 632                  |
| XP2-8  | 12             | 221                       | 768                  |
| XP2-17 | 15             | 276                       | 2184                 |
| XP2-30 | 21             | 387                       | 2640                 |
| XP2-40 | 48             | 885                       | 3384                 |

### LatticeXP2 DSP Performance

Table 2-10 lists the maximum performance in Millions of MAC (MMAC) operations per second for each member of the LatticeXP2 family.

### Table 2-10. DSP Performance

| Device | DSP Block | DSP Performance<br>MMAC |
|--------|-----------|-------------------------|
| XP2-5  | 3         | 3,900                   |
| XP2-8  | 4         | 5,200                   |
| XP2-17 | 5         | 6,500                   |
| XP2-30 | 7         | 9,100                   |
| XP2-40 | 8         | 10,400                  |

For further information on the sysDSP block, please see TN1140, <u>LatticeXP2 sysDSP Usage Guide</u>.



### Figure 2-31. DQS Local Bus



\*DQSXFERDEL shifts ECLK1 by 90% and is not associated with a particular PIO.

## **Polarity Control Logic**

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LatticeXP2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This changes the edge on which the data is registered in the synchronizing registers in the input register block and requires evaluation at the start of each READ cycle for the correct clock polarity.

Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects this transition. This signal is used to control the polarity of the clock to the synchronizing registers.



LatticeXP2 devices contain two types of sysIO buffer pairs.

#### 1. Top and Bottom (Banks 0, 1, 4 and 5) sysIO Buffer Pairs (Single-Ended Outputs Only)

The sysIO buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

Only the I/Os on the top and bottom banks have programmable PCI clamps.

2. Left and Right (Banks 2, 3, 6 and 7) sysIO Buffer Pairs (50% Differential and 100% Single-Ended Outputs) The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. One of the referenced input buffers can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp pad is associated with the negative side of the differential I/O.

LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks.

### Typical sysIO I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC, V} C_{CCONFIG} (V_{CCIO7})$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. During power up and before the FPGA core logic becomes active, all user I/Os will be high-impedance with weak pull-up. Please refer to TN1136, <u>LatticeXP2 sysIO</u> Usage Guide for additional information.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. V<sub>CCIO</sub> supplies should be powered-up before or together with the V<sub>CC</sub> and V<sub>CCAUX</sub> supplies.

### Supported sysIO Standards

The LatticeXP2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2V, 1.5V, 1.8V, 2.5V and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, MLVDS, BLVDS, LVPECL, RSDS, differential SSTL and differential HSTL. Tables 2-12 and 2-13 show the I/O standards (together with their supply and reference voltages) supported by LatticeXP2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1136, LatticeXP2 sysIO Usage Guide.



## Initialization Supply Current<sup>1, 2, 3, 4, 5</sup>

### **Over Recommended Operating Conditions**

| Symbol             | Parameter                                   | Device | Typical<br>(25°C, Max. Supply) <sup>6</sup> | Units |
|--------------------|---------------------------------------------|--------|---------------------------------------------|-------|
|                    |                                             | XP2-5  | 20                                          | mA    |
| lcc                |                                             | XP2-8  | 21                                          | mA    |
|                    | Core Power Supply Current                   | XP2-17 | 44                                          | mA    |
|                    |                                             | XP2-30 | 58                                          | mA    |
|                    |                                             | XP2-40 | 62                                          | mA    |
| I <sub>CCAUX</sub> |                                             | XP2-5  | 67                                          | mA    |
|                    |                                             | XP2-8  | 74                                          | mA    |
|                    | Auxiliary Power Supply Current <sup>7</sup> | XP2-17 | 112                                         | mA    |
|                    |                                             | XP2-30 | 124                                         | mA    |
|                    |                                             | XP2-40 | 130                                         | mA    |
| I <sub>CCPLL</sub> | PLL Power Supply Current (per PLL)          |        | 1.8                                         | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current (per Bank)        |        | 6.4                                         | mA    |
| ICCJ               | VCCJ Power Supply Current                   |        | 1.2                                         | mA    |

1. For further information on supply current, please see TN1139, Power Estimation and Management for LatticeXP2 Devices.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz.

4. Does not include additional current from bypass or decoupling capacitor across the supply.

5. A specific configuration pattern is used that scales with the size of the device; consists of 75% PFU utilization, 50% EBR, and 25% I/O configuration.

6.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.

In fpBGA and ftBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual
auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the
auxiliary power supply.



## sysIO Recommended Operating Conditions

|                                                       |       | V <sub>CCIO</sub> |       |       | V <sub>REF</sub> (V) |       |
|-------------------------------------------------------|-------|-------------------|-------|-------|----------------------|-------|
| Standard                                              | Min.  | Тур.              | Max.  | Min.  | Тур.                 | Max.  |
| LVCMOS33 <sup>2</sup>                                 | 3.135 | 3.3               | 3.465 | —     |                      |       |
| LVCMOS25 <sup>2</sup>                                 | 2.375 | 2.5               | 2.625 | —     |                      |       |
| LVCMOS18                                              | 1.71  | 1.8               | 1.89  | —     | —                    | —     |
| LVCMOS15                                              | 1.425 | 1.5               | 1.575 | —     |                      |       |
| LVCMOS12 <sup>2</sup>                                 | 1.14  | 1.2               | 1.26  | —     |                      |       |
| LVTTL33 <sup>2</sup>                                  | 3.135 | 3.3               | 3.465 | —     | —                    | —     |
| PCI33                                                 | 3.135 | 3.3               | 3.465 | —     |                      |       |
| SSTL18_I <sup>2</sup> ,<br>SSTL18_II <sup>2</sup>     | 1.71  | 1.8               | 1.89  | 0.833 | 0.9                  | 0.969 |
| SSTL25_I <sup>2</sup> ,<br>SSTL25_II <sup>2</sup>     | 2.375 | 2.5               | 2.625 | 1.15  | 1.25                 | 1.35  |
| SSTL33_I <sup>2</sup> ,<br>SSTL33_II <sup>2</sup>     | 3.135 | 3.3               | 3.465 | 1.3   | 1.5                  | 1.7   |
| HSTL15_l <sup>2</sup>                                 | 1.425 | 1.5               | 1.575 | 0.68  | 0.75                 | 0.9   |
| HSTL18_I <sup>2</sup> ,<br>HSTL18_II <sup>2</sup>     | 1.71  | 1.8               | 1.89  | 0.816 | 0.9                  | 1.08  |
| LVDS25 <sup>2</sup>                                   | 2.375 | 2.5               | 2.625 | —     |                      |       |
| MLVDS251                                              | 2.375 | 2.5               | 2.625 | —     |                      |       |
| LVPECL33 <sup>1, 2</sup>                              | 3.135 | 3.3               | 3.465 | —     |                      |       |
| BLVDS25 <sup>1, 2</sup>                               | 2.375 | 2.5               | 2.625 | —     |                      |       |
| RSDS <sup>1, 2</sup>                                  | 2.375 | 2.5               | 2.625 | —     |                      |       |
| SSTL18D_I <sup>2</sup> ,<br>SSTL18D_II <sup>2</sup>   | 1.71  | 1.8               | 1.89  | —     | —                    | —     |
| SSTL25D_ I <sup>2</sup> ,<br>SSTL25D_II <sup>2</sup>  | 2.375 | 2.5               | 2.625 | —     | —                    | —     |
| SSTL33D_ I <sup>2</sup> ,<br>SSTL33D_ II <sup>2</sup> | 3.135 | 3.3               | 3.465 | —     | —                    | —     |
| HSTL15D_ I <sup>2</sup>                               | 1.425 | 1.5               | 1.575 | —     | —                    | —     |
| HSTL18D_ I <sup>2</sup> ,<br>HSTL18D_ II <sup>2</sup> | 1.71  | 1.8               | 1.89  | _     | —                    | —     |

### **Over Recommended Operating Conditions**

1. Inputs on chip. Outputs are implemented with the addition of external resistors. 2. Input on this standard does not depend on the value of  $V_{CCIO}$ .



### LVPECL

The LatticeXP2 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals.

### Figure 3-3. Differential LVPECL



### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 3.30    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 10      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 93      | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 196     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>P</sub> )         | 2.05    | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>P</sub> )          | 1.25    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.80    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.65    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



## Typical Building Block Function Performance<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12mA Drive)

| Function        | -7 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit Decoder  | 4.4       | ns    |
| 32-bit Decoder  | 5.2       | ns    |
| 64-bit Decoder  | 5.6       | ns    |
| 4:1 MUX         | 3.7       | ns    |
| 8:1 MUX         | 3.9       | ns    |
| 16:1 MUX        | 4.3       | ns    |
| 32:1 MUX        | 4.5       | ns    |

### **Register-to-Register Performance**

| Function                                                                   | -7 Timing | Units |
|----------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                            |           |       |
| 16-bit Decoder                                                             | 521       | MHz   |
| 32-bit Decoder                                                             | 537       | MHz   |
| 64-bit Decoder                                                             | 484       | MHz   |
| 4:1 MUX                                                                    | 744       | MHz   |
| 8:1 MUX                                                                    | 678       | MHz   |
| 16:1 MUX                                                                   | 616       | MHz   |
| 32:1 MUX                                                                   | 529       | MHz   |
| 8-bit Adder                                                                | 570       | MHz   |
| 16-bit Adder                                                               | 507       | MHz   |
| 64-bit Adder                                                               | 293       | MHz   |
| 16-bit Counter                                                             | 541       | MHz   |
| 32-bit Counter                                                             | 440       | MHz   |
| 64-bit Counter                                                             | 321       | MHz   |
| 64-bit Accumulator                                                         | 261       | MHz   |
| Embedded Memory Functions                                                  |           |       |
| 512x36 Single Port RAM, EBR Output Registers                               | 315       | MHz   |
| 1024x18 True-Dual Port RAM (Write Through or Normal, EBR Output Registers) | 315       | MHz   |
| 1024x18 True-Dual Port RAM (Write Through or Normal, PLC Output Registers) | 231       | MHz   |
| Distributed Memory Functions                                               |           |       |
| 16x4 Pseudo-Dual Port RAM (One PFU)                                        | 760       | MHz   |
| 32x2 Pseudo-Dual Port RAM                                                  | 455       | MHz   |
| 64x1 Pseudo-Dual Port RAM                                                  | 351       | MHz   |
| DSP Functions                                                              |           |       |
| 18x18 Multiplier (All Registers)                                           | 342       | MHz   |
| 9x9 Multiplier (All Registers)                                             | 342       | MHz   |
| 36x36 Multiply (All Registers)                                             | 330       | MHz   |
| 18x18 Multiply/Accumulate (Input and Output Registers)                     | 218       | MHz   |
| 18x18 Multiply-Add/Sub-Sum (All Registers)                                 | 292       | MHz   |



## LatticeXP2 External Switching Characteristics (Continued)

|                          |                                                 |        | -    | 7    | -    | 6    | -    | 5    |       |
|--------------------------|-------------------------------------------------|--------|------|------|------|------|------|------|-------|
| Parameter                | Description                                     | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units |
|                          |                                                 | XP2-5  | 0.00 | —    | 0.00 |      | 0.00 |      | ns    |
|                          |                                                 | XP2-8  | 0.00 | —    | 0.00 |      | 0.00 |      | ns    |
| t <sub>H_DELPLL</sub>    | Register with Input Data Delay                  | XP2-17 | 0.00 | —    | 0.00 |      | 0.00 |      | ns    |
|                          |                                                 | XP2-30 | 0.00 | —    | 0.00 | _    | 0.00 | _    | ns    |
|                          |                                                 | XP2-40 | 0.00 | —    | 0.00 | _    | 0.00 | _    | ns    |
| DDR <sup>2</sup> and DDF | 2 <sup>3</sup> I/O Pin Parameters               |        |      |      |      |      |      |      |       |
| t <sub>DVADQ</sub>       | Data Valid After DQS<br>(DDR Read)              | XP2    | —    | 0.29 | —    | 0.29 | —    | 0.29 | UI    |
| t <sub>DVEDQ</sub>       | Data Hold After DQS<br>(DDR Read)               | XP2    | 0.71 | —    | 0.71 | —    | 0.71 | —    | UI    |
| t <sub>DQVBS</sub>       | Data Valid Before DQS                           | XP2    | 0.25 | —    | 0.25 |      | 0.25 |      | UI    |
| t <sub>DQVAS</sub>       | Data Valid After DQS                            | XP2    | 0.25 | —    | 0.25 |      | 0.25 |      | UI    |
| f <sub>MAX_DDR</sub>     | DDR Clock Frequency                             | XP2    | 95   | 200  | 95   | 166  | 95   | 133  | MHz   |
| f <sub>MAX_DDR2</sub>    | DDR Clock Frequency                             | XP2    | 133  | 200  | 133  | 200  | 133  | 166  | MHz   |
| Primary Clock            |                                                 |        |      |      |      |      |      |      |       |
| f <sub>MAX_PRI</sub>     | Frequency for Primary Clock<br>Tree             | XP2    | —    | 420  | —    | 357  | —    | 311  | MHz   |
| t <sub>W_PRI</sub>       | Clock Pulse Width for Primary<br>Clock          | XP2    | 1    | —    | 1    | _    | 1    | _    | ns    |
| t <sub>SKEW_PRI</sub>    | Primary Clock Skew Within a Bank                | XP2    | _    | 160  | _    | 160  | _    | 160  | ps    |
| Edge Clock (E            | CLK1 and ECLK2)                                 |        |      |      |      |      |      |      |       |
| f <sub>MAX_ECLK</sub>    | Frequency for Edge Clock                        | XP2    | _    | 420  |      | 357  |      | 311  | MHz   |
| tw_eclk                  | Clock Pulse Width for Edge<br>Clock             | XP2    | 1    | _    | 1    | _    | 1    | _    | ns    |
| tskew_eclk               | Edge Clock Skew Within an<br>Edge of the Device | XP2    | —    | 130  | —    | 130  | —    | 130  | ps    |

### **Over Recommended Operating Conditions**

1. General timing numbers based on LVCMOS 2.5, 12mA, 0pf load.

2. DDR timing numbers based on SSTL25.

3. DDR2 timing numbers based on SSTL18.



## **EBR Timing Diagrams**





Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

Figure 3-7. Read/Write Mode with Input and Output Registers





## LatticeXP2 Family Timing Adders<sup>1, 2, 3, 4</sup>

| Buffer Type      | Description                            | -7    | -6    | -5    | Units |
|------------------|----------------------------------------|-------|-------|-------|-------|
| Input Adjusters  |                                        | 1     |       |       |       |
| LVDS25           | LVDS                                   | -0.26 | -0.11 | 0.04  | ns    |
| BLVDS25          | BLVDS                                  | -0.26 | -0.11 | 0.04  | ns    |
| MLVDS            | LVDS                                   | -0.26 | -0.11 | 0.04  | ns    |
| RSDS             | RSDS                                   | -0.26 | -0.11 | 0.04  | ns    |
| LVPECL33         | LVPECL                                 | -0.26 | -0.11 | 0.04  | ns    |
| HSTL18_I         | HSTL_18 class I                        | -0.23 | -0.08 | 0.07  | ns    |
| HSTL18_II        | HSTL_18 class II                       | -0.23 | -0.08 | 0.07  | ns    |
| HSTL18D_I        | Differential HSTL 18 class I           | -0.28 | -0.13 | 0.02  | ns    |
| HSTL18D_II       | Differential HSTL 18 class II          | -0.28 | -0.13 | 0.02  | ns    |
| HSTL15_I         | HSTL_15 class I                        | -0.23 | -0.09 | 0.06  | ns    |
| HSTL15D_I        | Differential HSTL 15 class I           | -0.28 | -0.13 | 0.01  | ns    |
| SSTL33_I         | SSTL_3 class I                         | -0.20 | -0.04 | 0.12  | ns    |
| SSTL33_II        | SSTL_3 class II                        | -0.20 | -0.04 | 0.12  | ns    |
| SSTL33D_I        | Differential SSTL_3 class I            | -0.27 | -0.11 | 0.04  | ns    |
| SSTL33D_II       | Differential SSTL_3 class II           | -0.27 | -0.11 | 0.04  | ns    |
| SSTL25_I         | SSTL_2 class I                         | -0.21 | -0.06 | 0.10  | ns    |
| SSTL25_II        | SSTL_2 class II                        | -0.21 | -0.06 | 0.10  | ns    |
| SSTL25D_I        | Differential SSTL_2 class I            | -0.27 | -0.12 | 0.03  | ns    |
| SSTL25D_II       | Differential SSTL_2 class II           | -0.27 | -0.12 | 0.03  | ns    |
| SSTL18_I         | SSTL_18 class I                        | -0.23 | -0.08 | 0.07  | ns    |
| SSTL18_II        | SSTL_18 class II                       | -0.23 | -0.08 | 0.07  | ns    |
| SSTL18D_I        | Differential SSTL_18 class I           | -0.28 | -0.13 | 0.02  | ns    |
| SSTL18D_II       | Differential SSTL_18 class II          | -0.28 | -0.13 | 0.02  | ns    |
| LVTTL33          | LVTTL                                  | -0.09 | 0.05  | 0.18  | ns    |
| LVCMOS33         | LVCMOS 3.3                             | -0.09 | 0.05  | 0.18  | ns    |
| LVCMOS25         | LVCMOS 2.5                             | 0.00  | 0.00  | 0.00  | ns    |
| LVCMOS18         | LVCMOS 1.8                             | -0.23 | -0.07 | 0.09  | ns    |
| LVCMOS15         | LVCMOS 1.5                             | -0.20 | -0.02 | 0.16  | ns    |
| LVCMOS12         | LVCMOS 1.2                             | -0.35 | -0.20 | -0.04 | ns    |
| PCI33            | 3.3V PCI                               | -0.09 | 0.05  | 0.18  | ns    |
| Output Adjusters |                                        |       |       |       |       |
| LVDS25E          | LVDS 2.5 E <sup>5</sup>                | -0.25 | 0.02  | 0.30  | ns    |
| LVDS25           | LVDS 2.5                               | -0.25 | 0.02  | 0.30  | ns    |
| BLVDS25          | BLVDS 2.5                              | -0.28 | 0.00  | 0.28  | ns    |
| MLVDS            | MLVDS 2.5 <sup>5</sup>                 | -0.28 | 0.00  | 0.28  | ns    |
| RSDS             | RSDS 2.5⁵                              | -0.25 | 0.02  | 0.30  | ns    |
| LVPECL33         | LVPECL 3.3 <sup>5</sup>                | -0.37 | -0.10 | 0.18  | ns    |
| HSTL18_I         | HSTL_18 class I 8mA drive              | -0.17 | 0.13  | 0.43  | ns    |
| HSTL18_II        | HSTL_18 class II                       | -0.29 | 0.00  | 0.29  | ns    |
| HSTL18D_I        | Differential HSTL 18 class I 8mA drive | -0.17 | 0.13  | 0.43  | ns    |
| HSTL18D_II       | Differential HSTL 18 class II          | -0.29 | 0.00  | 0.29  | ns    |

### **Over Recommended Operating Conditions**



## On-Chip Oscillator and Configuration Master Clock Characteristics

| Parameter              | Min.                | Max.                | Units |
|------------------------|---------------------|---------------------|-------|
| Master Clock Frequency | Selected value -30% | Selected value +30% | MHz   |
| Duty Cycle             | 40                  | 60                  | %     |

### **Over Recommended Operating Conditions**

### Figure 3-9. Master SPI Configuration Waveforms





## FlashBAK Time (from EBR to Flash)

### **Over Recommended Operating Conditions**

| Device | EBR Density (Bits) | Time (Typ.) | Units |
|--------|--------------------|-------------|-------|
| XP2-5  | 166K               | 1.5         | S     |
| XP2-8  | 221K               | 1.5         | S     |
| XP2-17 | 276K               | 1.5         | S     |
| XP2-30 | 387K               | 2.0         | S     |
| XP2-40 | 885K               | 3.0         | S     |

## JTAG Port Timing Specifications

### **Over Recommended Operating Conditions**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK Clock Frequency                                                | —    | 25   | MHz   |
| t <sub>BTCP</sub>    | TCK [BSCAN] clock pulse width                                      | 40   | —    | ns    |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 8    | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 10   | —    | ns    |
| t <sub>BTRF</sub>    | TCK [BSCAN] rise/fall time                                         | 50   | —    | mV/ns |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | —    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | —    | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | —    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 25   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | —    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | —    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | _    | 25   | ns    |



## Pin Information Summary (Cont.)

| XP2              |       | 2-5          |             |             | XP           | 2-8          |             | XP2-17      |              | XP2-30      |              | XP2          | 2-40         |              |              |              |              |
|------------------|-------|--------------|-------------|-------------|--------------|--------------|-------------|-------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| Pin Type         |       | 132<br>csBGA | 144<br>TQFP | 208<br>PQFP | 256<br>ftBGA | 132<br>csBGA | 144<br>TQFP | 208<br>PQFP | 256<br>ftBGA | 208<br>PQFP | 256<br>ftBGA | 484<br>fpBGA | 256<br>ftBGA | 484<br>fpBGA | 672<br>fpBGA | 484<br>fpBGA | 672<br>fpBGA |
|                  | Bank0 | 18           | 20          | 20          | 26           | 18           | 20          | 20          | 28           | 20          | 28           | 52           | 28           | 52           | 70           | 52           | 70           |
| В                | Bank1 | 4            | 6           | 18          | 18           | 4            | 6           | 18          | 22           | 18          | 22           | 36           | 22           | 36           | 54           | 36           | 70           |
|                  | Bank2 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| PCI capable I/Os | Bank3 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| Bank             | Bank4 | 8            | 8           | 18          | 18           | 8            | 8           | 18          | 26           | 18          | 26           | 36           | 26           | 38           | 54           | 38           | 70           |
|                  | Bank5 | 14           | 18          | 20          | 24           | 14           | 18          | 20          | 24           | 20          | 24           | 52           | 24           | 53           | 70           | 53           | 70           |
|                  | Bank6 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
|                  | Bank7 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |

1. Minimum requirement to implement a fully functional 8-bit wide DDR bus. Available DDR interface consists of at least 12 I/Os (1 DQS + 1 DQSB + 8 DQs + 1 DM + Bank VREF1).

## **Logic Signal Connections**

Package pinout information can be found under "Data Sheets" on the LatticeXP2 product page of the Lattice website a www.latticesemi.com/products/fpga/xp2 and in the Lattice Diamond design software.

## **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Designers must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Lattice <u>Thermal Management</u> document to find the device/ package specific thermal values.

## For Further Information

- TN1139, Power Estimation and Management for LatticeXP2 Devices
- Power Calculator tool is included with the Lattice Diamond design tool or as a standalone download from <a href="http://www.latticesemi.com/products/designsoftware">www.latticesemi.com/products/designsoftware</a>



## Lead-Free Packaging

### Commercial

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-5E-5MN132C  | 1.2V    | -5    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-6MN132C  | 1.2V    | -6    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-7MN132C  | 1.2V    | -7    | Lead-Free csBGA | 132  | COM   | 5        |
| LFXP2-5E-5TN144C  | 1.2V    | -5    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-6TN144C  | 1.2V    | -6    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-7TN144C  | 1.2V    | -7    | Lead-Free TQFP  | 144  | COM   | 5        |
| LFXP2-5E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 5        |
| LFXP2-5E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 5        |
| LFXP2-5E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 5        |
| LFXP2-5E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 5        |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-8E-5MN132C  | 1.2V    | -5    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-6MN132C  | 1.2V    | -6    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-7MN132C  | 1.2V    | -7    | Lead-Free csBGA | 132  | COM   | 8        |
| LFXP2-8E-5TN144C  | 1.2V    | -5    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-6TN144C  | 1.2V    | -6    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-7TN144C  | 1.2V    | -7    | Lead-Free TQFP  | 144  | COM   | 8        |
| LFXP2-8E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 8        |
| LFXP2-8E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 8        |
| LFXP2-8E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 8        |
| LFXP2-8E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 8        |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208C  | 1.2V    | -5    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-6QN208C  | 1.2V    | -6    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-7QN208C  | 1.2V    | -7    | Lead-Free PQFP  | 208  | COM   | 17       |
| LFXP2-17E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 17       |
| LFXP2-17E-5FN484C  | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 17       |
| LFXP2-17E-6FN484C  | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 17       |
| LFXP2-17E-7FN484C  | 1.2V    | -7    | Lead-Free fpBGA | 484  | COM   | 17       |



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 17       |
| LFXP2-17E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 17       |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-5FN672I  | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 30       |
| LFXP2-30E-6FN672I  | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484I | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-6FN484I | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-5FN672I | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 40       |
| LFXP2-40E-6FN672I | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 40       |