

Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                             |
|--------------------------------|-----------------------------------------------------------------------------|
| Product Status                 | Active                                                                      |
| Number of LABs/CLBs            | 625                                                                         |
| Number of Logic Elements/Cells | 5000                                                                        |
| Total RAM Bits                 | 169984                                                                      |
| Number of I/O                  | 146                                                                         |
| Number of Gates                | -                                                                           |
| Voltage - Supply               | 1.14V ~ 1.26V                                                               |
| Mounting Type                  | Surface Mount                                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                             |
| Package / Case                 | 208-BFQFP                                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-5e-5qn208c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# LatticeXP2 Family Data Sheet Introduction

February 2012 Data Sheet DS1009

#### **Features**

#### ■ flexiFLASH<sup>™</sup> Architecture

- Instant-on
- Infinitely reconfigurable
- · Single chip
- FlashBAK™ technology
- Serial TAG memory
- · Design security

#### ■ Live Update Technology

- TransFR™ technology
- Secure updates with 128 bit AES encryption
- Dual-boot with external SPI

#### ■ sysDSP<sup>™</sup> Block

- Three to eight blocks for high performance Multiply and Accumulate
- 12 to 32 18x18 multipliers
- Each block supports one 36x36 multiplier or four 18x18 or eight 9x9 multipliers

#### **■** Embedded and Distributed Memory

- Up to 885 Kbits sysMEM™ EBR
- Up to 83 Kbits Distributed RAM

#### ■ sysCLOCK<sup>™</sup> PLLs

- Up to four analog PLLs per device
- · Clock multiply, divide and phase shifting

#### ■ Flexible I/O Buffer

- syslO™ buffer supports:
  - LVCMOS 33/25/18/15/12; LVTTL
  - SSTL 33/25/18 class I, II
  - HSTL15 class I; HSTL18 class I, II
  - PCI
  - LVDS, Bus-LVDS, MLVDS, LVPECL, RSDS

#### Pre-engineered Source Synchronous Interfaces

- DDR / DDR2 interfaces up to 200 MHz
- 7:1 LVDS interfaces support display applications
- XGMII

#### ■ Density And Package Options

- 5k to 40k LUT4s, 86 to 540 I/Os
- csBGA, TQFP, PQFP, ftBGA and fpBGA packages
- · Density migration supported

#### ■ Flexible Device Configuration

- SPI (master and slave) Boot Flash Interface
- Dual Boot Image supported
- · Soft Error Detect (SED) macro embedded

#### ■ System Level Support

- IEEE 1149.1 and IEEE 1532 Compliant
- · On-chip oscillator for initialization & general use
- Devices operate with 1.2V power supply

Table 1-1. LatticeXP2 Family Selection Guide

| Device                        | XP2-5 | XP2-8 | XP2-17 | XP2-30 | XP2-40 |
|-------------------------------|-------|-------|--------|--------|--------|
| LUTs (K)                      | 5     | 8     | 17     | 29     | 40     |
| Distributed RAM (KBits)       | 10    | 18    | 35     | 56     | 83     |
| EBR SRAM (KBits)              | 166   | 221   | 276    | 387    | 885    |
| EBR SRAM Blocks               | 9     | 12    | 15     | 21     | 48     |
| sysDSP Blocks                 | 3     | 4     | 5      | 7      | 8      |
| 18 x 18 Multipliers           | 12    | 16    | 20     | 28     | 32     |
| V <sub>CC</sub> Voltage       | 1.2   | 1.2   | 1.2    | 1.2    | 1.2    |
| GPLL                          | 2     | 2     | 4      | 4      | 4      |
| Max Available I/O             | 172   | 201   | 358    | 472    | 540    |
| Packages and I/O Combinations |       |       |        | •      |        |
| 132-Ball csBGA (8 x 8 mm)     | 86    | 86    |        |        |        |
| 144-Pin TQFP (20 x 20 mm)     | 100   | 100   |        |        |        |
| 208-Pin PQFP (28 x 28 mm)     | 146   | 146   | 146    |        |        |
| 256-Ball ftBGA (17 x17 mm)    | 172   | 201   | 201    | 201    |        |
| 484-Ball fpBGA (23 x 23 mm)   |       |       | 358    | 363    | 363    |
| 672-Ball fpBGA (27 x 27 mm)   |       |       |        | 472    | 540    |



## LatticeXP2 Family Data Sheet Architecture

August 2014 Data Sheet DS1009

#### **Architecture Overview**

Each LatticeXP2 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and a row of sysDSP™ Digital Signal Processing blocks as shown in Figure 2-1.

On the left and right sides of the Programmable Functional Unit (PFU) array, there are Non-volatile Memory Blocks. In configuration mode the nonvolatile memory is programmed via the IEEE 1149.1 TAP port or the sysCONFIG™ peripheral port. On power up, the configuration data is transferred from the Non-volatile Memory Blocks to the configuration SRAM. With this technology, expensive external configuration memory is not required, and designs are secured from unauthorized read-back. This transfer of data from non-volatile memory to configuration SRAM via wide busses happens in microseconds, providing an "instant-on" capability that allows easy interfacing in many applications. LatticeXP2 devices can also transfer data from the sysMEM EBR blocks to the Non-volatile Memory Blocks at user request.

There are two kinds of logic blocks, the PFU and the PFU without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row.

LatticeXP2 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large dedicated 18Kbit memory blocks. Each sysMEM block can be configured in a variety of depths and widths of RAM or ROM. In addition, LatticeXP2 devices contain up to two rows of DSP Blocks. Each DSP block has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO buffers. The sysIO buffers of the LatticeXP2 devices are arranged into eight banks, allowing the implementation of a wide variety of I/O standards. PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as 7:1 LVDS interfaces, found in many display applications, and memory interfaces including DDR and DDR2.

The LatticeXP2 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

Other blocks provided include PLLs and configuration functions. The LatticeXP2 architecture provides up to four General Purpose PLLs (GPLL) per device. The GPLL blocks are located in the corners of the device.

The configuration block that supports features such as configuration bit-stream de-encryption, transparent updates and dual boot support is located between banks two and three. Every device in the LatticeXP2 family supports a sysCONFIG port, muxed with bank seven I/Os, which supports serial device configuration. A JTAG port is provided between banks two and three.

This family also provides an on-chip oscillator. LatticeXP2 devices use 1.2V as their core voltage.



#### **Primary Clock Routing**

The clock routing structure in LatticeXP2 devices consists of a network of eight primary clock lines (CLK0 through CLK7) per quadrant. The primary clocks of each quadrant are generated from muxes located in the center of the device. All the clock sources are connected to these muxes. Figure 2-9 shows the clock routing for one quadrant. Each quadrant mux is identical. If desired, any clock can be routed globally.

Figure 2-9. Per Quadrant Primary Clock Selection



#### **Dynamic Clock Select (DCS)**

The DCS is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources without any glitches or runt pulses. This is achieved irrespective of when the select signal is toggled. There are two DCS blocks per quadrant; in total, eight DCS blocks per device. The inputs to the DCS block come from the center muxes. The output of the DCS is connected to primary clocks CLK6 and CLK7 (see Figure 2-9).

Figure 2-10 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information on the DCS, please see TN1126, <u>LatticeXP2 sysCLOCK PLL Design and Usage Guide</u>.

Figure 2-10. DCS Waveforms



#### Secondary Clock/Control Routing

Secondary clocks in the LatticeXP2 devices are region-based resources. The benefit of region-based resources is the relatively low injection delay and skew within the region, as compared to primary clocks. EBR rows, DSP rows and a special vertical routing channel bound the secondary clock regions. This special vertical routing channel aligns with either the left edge of the center DSP block in the DSP row or the center of the DSP row. Figure 2-11 shows this special vertical routing channel and the eight secondary clock regions for the LatticeXP2-40.



LatticeXP2-30 and smaller devices have six secondary clock regions. All devices in the LatticeXP2 family have four secondary clocks (SC0 to SC3) which are distributed to every region.

The secondary clock muxes are located in the center of the device. Figure 2-12 shows the mux structure of the secondary clock routing. Secondary clocks SC0 to SC3 are used for clock and control and SC4 to SC7 are used for high fan-out signals.

Figure 2-11. Secondary Clock Regions XP2-40





- In the 'Signed/Unsigned' options the operands can be switched between signed and unsigned on every cycle.
- In the 'Add/Sub' option the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.

#### **MULT sysDSP Element**

This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, A and B, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-20 shows the MULT sysDSP element.

Figure 2-20. MULT sysDSP Element





#### **MAC sysDSP Element**

In this case, the two operands, A and B, are multiplied and the result is added with the previous accumulated value. This accumulated value is available at the output. The user can enable the input and pipeline registers but the output register is always enabled. The output register is used to store the accumulated value. The Accumulators in the DSP blocks in LatticeXP2 family can be initialized dynamically. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-21 shows the MAC sysDSP element.

Figure 2-21. MAC sysDSP





#### **Programmable I/O Cells (PIC)**

Each PIC contains two PIOs connected to their respective sysIO buffers as shown in Figure 2-25. The PIO Block supplies the output data (DO) and the tri-state control signal (TO) to the sysIO buffer and receives input from the buffer. Table 2-11 provides the PIO signal list.

Figure 2-25. PIC Diagram



<sup>1.</sup> Signals are available on left/right/bottom edges only. 2. Selected blocks.

Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-25. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as inputs.



shows the diagram using this gearbox function. For more information on this topic, see TN1138, <u>LatticeXP2 High Speed I/O Interface</u>.

Figure 2-27. Output and Tristate Block





LatticeXP2 devices contain two types of sysIO buffer pairs.

Top and Bottom (Banks 0, 1, 4 and 5) syslO Buffer Pairs (Single-Ended Outputs Only)
 The syslO buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

Only the I/Os on the top and bottom banks have programmable PCI clamps.

2. Left and Right (Banks 2, 3, 6 and 7) sysIO Buffer Pairs (50% Differential and 100% Single-Ended Outputs) The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. One of the referenced input buffers can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp pad is associated with the negative side of the differential I/O.

LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks.

#### Typical sysIO I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC, V_{CCCONFIG}}(V_{CCIO7})$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. During power up and before the FPGA core logic becomes active, all user I/Os will be high-impedance with weak pull-up. Please refer to TN1136, <u>LatticeXP2 sysIO Usage Guide</u> for additional information.

The  $V_{CC}$  and  $V_{CCAUX}$  supply the power to the FPGA core fabric, whereas the  $V_{CCIO}$  supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric.  $V_{CCIO}$  supplies should be powered-up before or together with the  $V_{CC}$  and  $V_{CCAUX}$  supplies.

#### Supported sysIO Standards

The LatticeXP2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2V, 1.5V, 1.8V, 2.5V and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, MLVDS, BLVDS, LVPECL, RSDS, differential SSTL and differential HSTL. Tables 2-12 and 2-13 show the I/O standards (together with their supply and reference voltages) supported by LatticeXP2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1136, LatticeXP2 sysIO Usage Guide.



## Hot Socketing Specifications<sup>1, 2, 3, 4</sup>

| Symbol          | Parameter                    | Condition                        | Min. | Тур. | Max. | Units |
|-----------------|------------------------------|----------------------------------|------|------|------|-------|
| I <sub>DK</sub> | Input or I/O Leakage Current | $0 \le V_{IN} \le V_{IH}$ (MAX.) |      | _    | +/-1 | mA    |

- 1. Insensitive to sequence of  $V_{CC}$ ,  $V_{CCAUX}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$ ,  $V_{CCAUX}$  and  $V_{CCIO}$ .
- 2.  $0 \le V_{CC} \le V_{CC}$  (MAX),  $0 \le V_{CCIO} \le V_{CCIO}$  (MAX) or  $0 \le V_{CCAUX} \le V_{CCAUX}$  (MAX).
- 3. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PW</sub> or I<sub>BH</sub>.
- 4. LVCMOS and LVTTL only.

#### **ESD Performance**

Please refer to the <u>LatticeXP2 Product Family Qualification Summary</u> for complete qualification data, including ESD performance.

#### **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                                         | Parameter                        | Condition                                                                                             | Min.                  | Тур. | Max.                  | Units |
|------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|
| I I1                                           | Input or I/O Low Leakage         | $0 \leq V_{IN} \leq V_{CCIO}$                                                                         | _                     | _    | 10                    | μΑ    |
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | linput of 1/O Low Leakage        | $V_{CCIO} \le V_{IN} \le V_{IH} (MAX)$                                                                | _                     | _    | 150                   | μΑ    |
| I <sub>PU</sub>                                | I/O Active Pull-up Current       | $0 \le V_{IN} \le 0.7 \ V_{CCIO}$                                                                     | -30                   | _    | -150                  | μΑ    |
| I <sub>PD</sub>                                | I/O Active Pull-down Current     | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{CCIO}$                                                            | 30                    | _    | 210                   | μΑ    |
| I <sub>BHLS</sub>                              | Bus Hold Low Sustaining Current  | $V_{IN} = V_{IL} (MAX)$                                                                               | 30                    | _    | _                     | μΑ    |
| I <sub>BHHS</sub>                              | Bus Hold High Sustaining Current | $V_{IN} = 0.7 V_{CCIO}$                                                                               | -30                   | _    | _                     | μΑ    |
| I <sub>BHLO</sub>                              | Bus Hold Low Overdrive Current   | $0 \le V_{IN} \le V_{CCIO}$                                                                           | _                     | _    | 210                   | μΑ    |
| I <sub>BHHO</sub>                              | Bus Hold High Overdrive Current  | $0 \le V_{IN} \le V_{CCIO}$                                                                           | _                     | _    | -150                  | μΑ    |
| $V_{BHT}$                                      | Bus Hold Trip Points             |                                                                                                       | V <sub>IL</sub> (MAX) | _    | V <sub>IH</sub> (MIN) | V     |
| C1                                             | I/O Capacitance <sup>2</sup>     | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 to V_{IH} (MAX)$                  | _                     | 8    | _                     | pf    |
| C2                                             | Dedicated Input Capacitance      | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, V_{CC} = 1.2V, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | _                     | 6    | _                     | pf    |

<sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

<sup>2.</sup>  $T_A$  25°C, f = 1.0 MHz.



## sysIO Differential Electrical Characteristics LVDS

#### **Over Recommended Operating Conditions**

| Parameter                           | Description                                                | Test Conditions                                           | Min.   | Тур. | Max.  | Units |
|-------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|--------|------|-------|-------|
| V <sub>INP</sub> , V <sub>INM</sub> | Input Voltage                                              |                                                           | 0      |      | 2.4   | V     |
| V <sub>CM</sub>                     | Input Common Mode Voltage                                  | Half the Sum of the Two Inputs                            | 0.05   | _    | 2.35  | V     |
| $V_{THD}$                           | Differential Input Threshold                               | Difference Between the Two Inputs                         | +/-100 | _    | _     | mV    |
| I <sub>IN</sub>                     | Input Current                                              | Power On or Power Off                                     | _      | _    | +/-10 | μΑ    |
| V <sub>OH</sub>                     | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm                                  | _      | 1.38 | 1.60  | V     |
| V <sub>OL</sub>                     | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub>  | R <sub>T</sub> = 100 Ohm                                  | 0.9V   | 1.03 | _     | V     |
| $V_{OD}$                            | Output Voltage Differential                                | $(V_{OP} - V_{OM}), R_T = 100 \text{ Ohm}$                | 250    | 350  | 450   | mV    |
| ΔV <sub>OD</sub>                    | Change in V <sub>OD</sub> Between High and Low             |                                                           | _      | _    | 50    | mV    |
| V <sub>OS</sub>                     | Output Voltage Offset                                      | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \text{ Ohm}$           | 1.125  | 1.20 | 1.375 | V     |
| $\Delta V_{OS}$                     | Change in V <sub>OS</sub> Between H and L                  |                                                           | _      | _    | 50    | mV    |
| I <sub>SA</sub>                     | Output Short Circuit Current                               | V <sub>OD</sub> = 0V Driver Outputs Shorted to Ground     | _      | _    | 24    | mA    |
| I <sub>SAB</sub>                    | Output Short Circuit Current                               | V <sub>OD</sub> = 0V Driver Outputs Shorted to Each Other | _      |      | 12    | mA    |

#### **Differential HSTL and SSTL**

Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.

For further information on LVPECL, RSDS, MLVDS, BLVDS and other differential interfaces please see details in additional technical notes listed at the end of this data sheet.

#### LVDS25E

The top and bottom sides of LatticeXP2 devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-1 is one possible solution for point-to-point signals.

Figure 3-1. LVDS25E Output Termination Example





#### **BLVDS**

The LatticeXP2 devices support the BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

Figure 3-2. BLVDS Multi-point Output Example



Table 3-2. BLVDS DC Conditions1

#### **Over Recommended Operating Conditions**

|                   |                                                      | Тур              | ical             |       |
|-------------------|------------------------------------------------------|------------------|------------------|-------|
| Parameter         | Description                                          | <b>Zo = 45</b> Ω | <b>Zo = 90</b> Ω | Units |
| V <sub>CCIO</sub> | Output Driver Supply (+/- 5%)                        | 2.50             | 2.50             | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                     | 10.00            | 10.00            | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/- 1%)                      | 90.00            | 90.00            | Ω     |
| R <sub>TL</sub>   | Driver Parallel Resistor (+/- 1%)                    | 45.00            | 90.00            | Ω     |
| R <sub>TR</sub>   | Receiver Termination (+/- 1%)                        | 45.00            | 90.00            | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>TL</sub> )         | 1.38             | 1.48             | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>TL</sub> )          | 1.12             | 1.02             | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>TL</sub> ) | 0.25             | 0.46             | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                           | 1.25             | 1.25             | V     |
| I <sub>DC</sub>   | DC Output Current                                    | 11.24            | 10.20            | mA    |

<sup>1.</sup> For input buffer, see LVDS table.



## **LatticeXP2 External Switching Characteristics (Continued)**

#### **Over Recommended Operating Conditions**

|                          |                                                                  |        | -    | 7    | _    | 6    | -    |      |       |
|--------------------------|------------------------------------------------------------------|--------|------|------|------|------|------|------|-------|
| Parameter                | Description                                                      | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units |
|                          |                                                                  | XP2-5  | 0.00 | _    | 0.00 | _    | 0.00 | _    | ns    |
|                          |                                                                  | XP2-8  | 0.00 | _    | 0.00 | _    | 0.00 | _    | ns    |
| t <sub>H_DELPLL</sub>    | Clock to Data Hold - PIO Input<br>Register with Input Data Delay | XP2-17 | 0.00 | _    | 0.00 | _    | 0.00 | _    | ns    |
|                          | Triegiotor Will Impat Bata Bolay                                 | XP2-30 | 0.00 | _    | 0.00 | _    | 0.00 | _    | ns    |
|                          |                                                                  | XP2-40 | 0.00 | _    | 0.00 | _    | 0.00 | _    | ns    |
| DDR <sup>2</sup> and DDI | R2 <sup>3</sup> I/O Pin Parameters                               | 1      |      | •    | •    | •    |      | •    |       |
| t <sub>DVADQ</sub>       | Data Valid After DQS<br>(DDR Read)                               | XP2    | _    | 0.29 | _    | 0.29 | _    | 0.29 | UI    |
| t <sub>DVEDQ</sub>       | Data Hold After DQS<br>(DDR Read)                                | XP2    | 0.71 | _    | 0.71 | _    | 0.71 | _    | UI    |
| t <sub>DQVBS</sub>       | Data Valid Before DQS                                            | XP2    | 0.25 | _    | 0.25 | _    | 0.25 | _    | UI    |
| t <sub>DQVAS</sub>       | Data Valid After DQS                                             | XP2    | 0.25 | _    | 0.25 | _    | 0.25 | _    | UI    |
| f <sub>MAX_DDR</sub>     | DDR Clock Frequency                                              | XP2    | 95   | 200  | 95   | 166  | 95   | 133  | MHz   |
| f <sub>MAX_DDR2</sub>    | DDR Clock Frequency                                              | XP2    | 133  | 200  | 133  | 200  | 133  | 166  | MHz   |
| <b>Primary Clock</b>     |                                                                  |        |      |      |      |      |      |      |       |
| f <sub>MAX_PRI</sub>     | Frequency for Primary Clock<br>Tree                              | XP2    | _    | 420  | _    | 357  | _    | 311  | MHz   |
| t <sub>W_PRI</sub>       | Clock Pulse Width for Primary Clock                              | XP2    | 1    | _    | 1    | _    | 1    | _    | ns    |
| t <sub>SKEW_PRI</sub>    | Primary Clock Skew Within a Bank                                 | XP2    | _    | 160  | _    | 160  | _    | 160  | ps    |
| Edge Clock (E            | CLK1 and ECLK2)                                                  | 1      |      | •    | •    | •    |      | •    |       |
| f <sub>MAX_ECLK</sub>    | Frequency for Edge Clock                                         | XP2    |      | 420  |      | 357  |      | 311  | MHz   |
| t <sub>W_ECLK</sub>      | Clock Pulse Width for Edge<br>Clock                              | XP2    | 1    | _    | 1    | _    | 1    | _    | ns    |
| t <sub>SKEW_ECLK</sub>   | Edge Clock Skew Within an Edge of the Device                     | XP2    | _    | 130  | _    | 130  | _    | 130  | ps    |

<sup>1.</sup> General timing numbers based on LVCMOS 2.5, 12mA, 0pf load.

<sup>2.</sup> DDR timing numbers based on SSTL25.

<sup>3.</sup> DDR2 timing numbers based on SSTL18.



Figure 3-10. JTAG Port Timing Waveforms





# LatticeXP2 Family Data Sheet Pinout Information

February 2012 Data Sheet DS1009

## **Signal Descriptions**

| Signal Name                               | I/O      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| General Purpose                           |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                                           |          | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| P[Edge] [Row/Column Number*]_[A/B]        | I/O      | [Row/Column Number] indicates the PFU row or the column of the device on which the PIC exists. When Edge is T (Top) or B (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                            |  |  |  |
| [-ug-][                                   | ,, C     | [A/B] indicates the PIO within the PIC to which the pad is connected. Some of these user-programmable pins are shared with special function pins. These pins, when not used as special purpose pins, can be programmed as I/Os for user logic. During configuration the user-programmable I/Os are tri-stated with an internal pull-up resistor enabled. If any pin is not used (or not bonded to a package pin), it is also tri-stated with an internal pull-up resistor enabled after configuration. |  |  |  |
| GSRN                                      |          | Global RESET signal (active low). Any I/O pin can be GSRN.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| NC                                        | _        | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| GND                                       | _        | Ground. Dedicated pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| V <sub>CC</sub>                           | -        | Power supply pins for core logic. Dedicated pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| V <sub>CCAUX</sub>                        |          | Auxiliary power supply pin. This dedicated pin powers all the differential and referenced input buffers.                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| V <sub>CCPLL</sub>                        | _        | PLL supply pins. csBGA, PQFP and TQFP packages only.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| V <sub>CCIOx</sub>                        | _        | Dedicated power supply pins for I/O bank x.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| V <sub>REF1_x</sub> , V <sub>REF2_x</sub> |          | Reference supply pins for I/O bank x. Pre-determined pins in each bank are assigned as $V_{\text{REF}}$ inputs. When not used, they may be used as I/O pins.                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| ,                                         | er progr | ammable I/O pins when not in use for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| [LOC][num]_V <sub>CCPLL</sub>             | -        | Power supply pin for PLL: LLC, LRC, URC, ULC, num = row from center.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| [LOC][num]_GPLL[T, C]_IN_A                | I        | General Purpose PLL (GPLL) input pads: LLC, LRC, URC, ULC, num = row from center, T = true and C = complement, index A,B,Cat each side.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| [LOC][num]_GPLL[T, C]_FB_A                | I        | Optional feedback GPLL input pads: LLC, LRC, URC, ULC, num = row from center, T = true and C = complement, index A,B,Cat each side.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| PCLK[T, C]_[n:0]_[3:0]                    | I        | Primary Clock pads, T = true and C = complement, n per side, indexed by bank and 0,1,2,3 within bank.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| [LOC]DQS[num]                             | I        | DQS input pads: T (Top), R (Right), B (Bottom), L (Left), DQS, num = ball function number. Any pad can be configured to be output.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Test and Programming (Dedicated Pi        | ns)      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| TMS                                       | I        | Test Mode Select input, used to control the 1149.1 state machine. Pull-up is enabled during configuration.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| тск                                       | Ι        | Test Clock input pin, used to clock the 1149.1 state machine. No pull-up enabled.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| TDI                                       | I        | Test Data in pin. Used to load data into device using 1149.1 state machine After power-up, this TAP port can be activated for configuration by sending appropriate command. (Note: once a configuration port is selected it is locked. Another configuration port cannot be selected until the power-up sequence). Pull-up is enabled during configuration.                                                                                                                                            |  |  |  |

© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **Signal Descriptions (Cont.)**

| Signal Name                          | I/O    | Description                                                                                                                                                            |
|--------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO                                  | 0      | Output pin. Test Data Out pin used to shift data out of a device using 1149.1.                                                                                         |
| VCCJ                                 |        | Power supply pin for JTAG Test Access Port.                                                                                                                            |
| Configuration Pads (Used during sysC | ONFIG) |                                                                                                                                                                        |
| CFG[1:0]                             |        | Mode pins used to specify configuration mode values latched on rising edge of INITN. During configuration, an internal pull-up is enabled.                             |
| INITN¹                               | I/O    | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.                                                              |
| PROGRAMN                             | I      | Initiates configuration sequence when asserted low. This pin always has an active pull-up.                                                                             |
| DONE                                 | I/O    | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress.                                                        |
| CCLK                                 | I/O    | Configuration Clock for configuring an FPGA in sysCONFIG mode.                                                                                                         |
| SISPI <sup>2</sup>                   | I/O    | Input data pin in slave SPI mode and Output data pin in Master SPI mode.                                                                                               |
| SOSPI <sup>2</sup>                   | I/O    | Output data pin in slave SPI mode and Input data pin in Master SPI mode.                                                                                               |
| CSSPIN <sup>2</sup>                  | 0      | Chip select for external SPI Flash memory in Master SPI mode. This pin has a weak internal pull-up.                                                                    |
| CSSPISN                              | I      | Chip select in Slave SPI mode. This pin has a weak internal pull-up.                                                                                                   |
| TOE                                  | I      | Test Output Enable tristates all I/O pins when driven low. This pin has a weak internal pull-up, but when not used an external pull-up to $V_{\rm CC}$ is recommended. |

<sup>1.</sup> If not actively driven, the internal pull-up may not be sufficient. An external pull-up resistor of 4.7k to  $10k\Omega$  is recommended.

<sup>2.</sup> When using the device in Master SPI mode, it must be mutually exclusive from JTAG operations (i.e. TCK tied to GND) or the JTAG TCK must be free-running when used in a system JTAG test environment. If Master SPI mode is used in conjunction with a JTAG download cable, the device power cycle is required after the cable is unplugged.



#### **Pin Information Summary (Cont.)**

|                                     |       |              | XP          | 2-5         |              |              | XP          | 2-8         |              |             | XP2-17       | ,            |              | XP2-30       |              | XP2          | 2-40         |
|-------------------------------------|-------|--------------|-------------|-------------|--------------|--------------|-------------|-------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| Pin Type                            |       | 132<br>csBGA | 144<br>TQFP | 208<br>PQFP | 256<br>ftBGA | 132<br>csBGA | 144<br>TQFP | 208<br>PQFP | 256<br>ftBGA | 208<br>PQFP | 256<br>ftBGA | 484<br>fpBGA | 256<br>ftBGA | 484<br>fpBGA | 672<br>fpBGA | 484<br>fpBGA | 672<br>fpBGA |
|                                     | Bank0 | 18           | 20          | 20          | 26           | 18           | 20          | 20          | 28           | 20          | 28           | 52           | 28           | 52           | 70           | 52           | 70           |
|                                     | Bank1 | 4            | 6           | 18          | 18           | 4            | 6           | 18          | 22           | 18          | 22           | 36           | 22           | 36           | 54           | 36           | 70           |
|                                     | Bank2 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| PCI capable I/Os<br>Bonding Out per | Bank3 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| Bank                                | Bank4 | 8            | 8           | 18          | 18           | 8            | 8           | 18          | 26           | 18          | 26           | 36           | 26           | 38           | 54           | 38           | 70           |
|                                     | Bank5 | 14           | 18          | 20          | 24           | 14           | 18          | 20          | 24           | 20          | 24           | 52           | 24           | 53           | 70           | 53           | 70           |
| l                                   | Bank6 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
|                                     | Bank7 | 0            | 0           | 0           | 0            | 0            | 0           | 0           | 0            | 0           | 0            | 0            | 0            | 0            | 0            | 0            | 0            |

<sup>1.</sup> Minimum requirement to implement a fully functional 8-bit wide DDR bus. Available DDR interface consists of at least 12 I/Os (1 DQS + 1 DQSB + 8 DQs + 1 DM + Bank VREF1).

#### **Logic Signal Connections**

Package pinout information can be found under "Data Sheets" on the LatticeXP2 product page of the Lattice website a www.latticesemi.com/products/fpga/xp2 and in the Lattice Diamond design software.

#### **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Designers must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Lattice <a href="https://doi.org/10.1001/junction-temperature-timits.">Thermal Management</a> document to find the device/package specific thermal values.

#### For Further Information

- TN1139, Power Estimation and Management for LatticeXP2 Devices
- Power Calculator tool is included with the Lattice Diamond design tool or as a standalone download from www.latticesemi.com/products/designsoftware



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256C | 1.2V    | -5    | Lead-Free ftBGA | 256  | COM   | 30       |
| LFXP2-30E-6FTN256C | 1.2V    | -6    | Lead-Free ftBGA | 256  | COM   | 30       |
| LFXP2-30E-7FTN256C | 1.2V    | -7    | Lead-Free ftBGA | 256  | COM   | 30       |
| LFXP2-30E-5FN484C  | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 30       |
| LFXP2-30E-6FN484C  | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 30       |
| LFXP2-30E-7FN484C  | 1.2V    | -7    | Lead-Free fpBGA | 484  | COM   | 30       |
| LFXP2-30E-5FN672C  | 1.2V    | -5    | Lead-Free fpBGA | 672  | COM   | 30       |
| LFXP2-30E-6FN672C  | 1.2V    | -6    | Lead-Free fpBGA | 672  | COM   | 30       |
| LFXP2-30E-7FN672C  | 1.2V    | -7    | Lead-Free fpBGA | 672  | COM   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484C | 1.2V    | -5    | Lead-Free fpBGA | 484  | COM   | 40       |
| LFXP2-40E-6FN484C | 1.2V    | -6    | Lead-Free fpBGA | 484  | COM   | 40       |
| LFXP2-40E-7FN484C | 1.2V    | -7    | Lead-Free fpBGA | 484  | COM   | 40       |
| LFXP2-40E-5FN672C | 1.2V    | -5    | Lead-Free fpBGA | 672  | COM   | 40       |
| LFXP2-40E-6FN672C | 1.2V    | -6    | Lead-Free fpBGA | 672  | COM   | 40       |
| LFXP2-40E-7FN672C | 1.2V    | -7    | Lead-Free fpBGA | 672  | COM   | 40       |

#### Industrial

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-5E-5MN132I  | 1.2V    | -5    | Lead-Free csBGA | 132  | IND   | 5        |
| LFXP2-5E-6MN132I  | 1.2V    | -6    | Lead-Free csBGA | 132  | IND   | 5        |
| LFXP2-5E-5TN144I  | 1.2V    | -5    | Lead-Free TQFP  | 144  | IND   | 5        |
| LFXP2-5E-6TN144I  | 1.2V    | -6    | Lead-Free TQFP  | 144  | IND   | 5        |
| LFXP2-5E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 5        |
| LFXP2-5E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 5        |
| LFXP2-5E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 5        |
| LFXP2-5E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 5        |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-8E-5MN132I  | 1.2V    | -5    | Lead-Free csBGA | 132  | IND   | 8        |
| LFXP2-8E-6MN132I  | 1.2V    | -6    | Lead-Free csBGA | 132  | IND   | 8        |
| LFXP2-8E-5TN144I  | 1.2V    | -5    | Lead-Free TQFP  | 144  | IND   | 8        |
| LFXP2-8E-6TN144I  | 1.2V    | -6    | Lead-Free TQFP  | 144  | IND   | 8        |
| LFXP2-8E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 8        |
| LFXP2-8E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 8        |
| LFXP2-8E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 8        |
| LFXP2-8E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 8        |



| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-17E-5QN208I  | 1.2V    | -5    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-6QN208I  | 1.2V    | -6    | Lead-Free PQFP  | 208  | IND   | 17       |
| LFXP2-17E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 17       |
| LFXP2-17E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 17       |
| LFXP2-17E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 17       |

| Part Number        | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|--------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-30E-5FTN256I | 1.2V    | -5    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-6FTN256I | 1.2V    | -6    | Lead-Free ftBGA | 256  | IND   | 30       |
| LFXP2-30E-5FN484I  | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-6FN484I  | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 30       |
| LFXP2-30E-5FN672I  | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 30       |
| LFXP2-30E-6FN672I  | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 30       |

| Part Number       | Voltage | Grade | Package         | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|-----------------|------|-------|----------|
| LFXP2-40E-5FN484I | 1.2V    | -5    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-6FN484I | 1.2V    | -6    | Lead-Free fpBGA | 484  | IND   | 40       |
| LFXP2-40E-5FN672I | 1.2V    | -5    | Lead-Free fpBGA | 672  | IND   | 40       |
| LFXP2-40E-6FN672I | 1.2V    | -6    | Lead-Free fpBGA | 672  | IND   | 40       |



### **Conventional Packaging**

#### Commercial

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-5E-5M132C  | 1.2V    | -5    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-6M132C  | 1.2V    | -6    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-7M132C  | 1.2V    | -7    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 5        |
| LFXP2-5E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 5        |
| LFXP2-5E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 5        |

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-8E-5M132C  | 1.2V    | -5    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-6M132C  | 1.2V    | -6    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-7M132C  | 1.2V    | -7    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 8        |
| LFXP2-8E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 8        |
| LFXP2-8E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 8        |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-17E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-5F484C  | 1.2V    | -5    | fpBGA   | 484  | COM   | 17       |
| LFXP2-17E-6F484C  | 1.2V    | -6    | fpBGA   | 484  | COM   | 17       |
| LFXP2-17E-7F484C  | 1.2V    | -7    | fpBGA   | 484  | COM   | 17       |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-30E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-5F484C  | 1.2V    | -5    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-6F484C  | 1.2V    | -6    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-7F484C  | 1.2V    | -7    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-5F672C  | 1.2V    | -5    | fpBGA   | 672  | COM   | 30       |
| LFXP2-30E-6F672C  | 1.2V    | -6    | fpBGA   | 672  | COM   | 30       |
| LFXP2-30E-7F672C  | 1.2V    | -7    | fpBGA   | 672  | COM   | 30       |