

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                      |
|--------------------------------|-----------------------------------------------------------------------------|
| Number of LABs/CLBs            | 1000                                                                        |
| Number of Logic Elements/Cells | 8000                                                                        |
| Total RAM Bits                 | 226304                                                                      |
| Number of I/O                  | 146                                                                         |
| Number of Gates                | -                                                                           |
| Voltage - Supply               | 1.14V ~ 1.26V                                                               |
| Mounting Type                  | Surface Mount                                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                          |
| Package / Case                 | 208-BFQFP                                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp2-8e-5qn208i |
|                                |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Introduction

LatticeXP2 devices combine a Look-up Table (LUT) based FPGA fabric with non-volatile Flash cells in an architecture referred to as flexiFLASH.

The flexiFLASH approach provides benefits including instant-on, infinite reconfigurability, on chip storage with FlashBAK embedded block memory and Serial TAG memory and design security. The parts also support Live Update technology with TransFR, 128-bit AES Encryption and Dual-boot technologies.

The LatticeXP2 FPGA fabric was optimized for the new technology from the outset with high performance and low cost in mind. LatticeXP2 devices include LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support and enhanced sysDSP blocks.

Lattice Diamond<sup>®</sup> design software allows large and complex designs to be efficiently implemented using the LatticeXP2 family of FPGA devices. Synthesis library support for LatticeXP2 is available for popular logic synthesis tools. The Diamond software uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeXP2 device. The Diamond tool extracts the timing from the routing and back-annotates it into the design for timing verification.

Lattice provides many pre-designed Intellectual Property (IP) LatticeCORE<sup>™</sup> modules for the LatticeXP2 family. By using these IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.



# LatticeXP2 Family Data Sheet Architecture

#### August 2014

Data Sheet DS1009

## **Architecture Overview**

Each LatticeXP2 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM<sup>™</sup> Embedded Block RAM (EBR) and a row of sys-DSP<sup>™</sup> Digital Signal Processing blocks as shown in Figure 2-1.

On the left and right sides of the Programmable Functional Unit (PFU) array, there are Non-volatile Memory Blocks. In configuration mode the nonvolatile memory is programmed via the IEEE 1149.1 TAP port or the sysCONFIG<sup>™</sup> peripheral port. On power up, the configuration data is transferred from the Non-volatile Memory Blocks to the configuration SRAM. With this technology, expensive external configuration memory is not required, and designs are secured from unauthorized read-back. This transfer of data from non-volatile memory to configuration SRAM via wide busses happens in microseconds, providing an "instant-on" capability that allows easy interfacing in many applications. LatticeXP2 devices can also transfer data from the sysMEM EBR blocks to the Non-volatile Memory Blocks at user request.

There are two kinds of logic blocks, the PFU and the PFU without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row.

LatticeXP2 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large dedicated 18Kbit memory blocks. Each sysMEM block can be configured in a variety of depths and widths of RAM or ROM. In addition, LatticeXP2 devices contain up to two rows of DSP Blocks. Each DSP block has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO buffers. The sysIO buffers of the LatticeXP2 devices are arranged into eight banks, allowing the implementation of a wide variety of I/O standards. PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as 7:1 LVDS interfaces, found in many display applications, and memory interfaces including DDR and DDR2.

The LatticeXP2 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

Other blocks provided include PLLs and configuration functions. The LatticeXP2 architecture provides up to four General Purpose PLLs (GPLL) per device. The GPLL blocks are located in the corners of the device.

The configuration block that supports features such as configuration bit-stream de-encryption, transparent updates and dual boot support is located between banks two and three. Every device in the LatticeXP2 family supports a sysCONFIG port, muxed with bank seven I/Os, which supports serial device configuration. A JTAG port is provided between banks two and three.

This family also provides an on-chip oscillator. LatticeXP2 devices use 1.2V as their core voltage.

<sup>© 2014</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.







## **PFU Blocks**

The core of the LatticeXP2 device is made up of logic blocks in two forms, PFUs and PFFs. PFUs can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. PFF blocks can be programmed to perform logic, arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices, numbered Slice 0 through Slice 3, as shown in Figure 2-2. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



#### Figure 2-3. Slice Diagram



DI[3:2] for Slice 2 and DI[1:0] for Slice 0 data

WAD [A:D] is a 4bit address from slice 1 LUT input

Table 2-2. Slice Signal Descriptions

| Function | Туре               | Signal Names   | Description                                                          |
|----------|--------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal        | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal        | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose      | MO             | Multipurpose Input                                                   |
| Input    | Multi-purpose      | M1             | Multipurpose Input                                                   |
| Input    | Control signal     | CE             | Clock Enable                                                         |
| Input    | Control signal     | LSR            | Local Set/Reset                                                      |
| Input    | Control signal     | CLK            | System Clock                                                         |
| Input    | Inter-PFU signal   | FCI            | Fast Carry-In <sup>1</sup>                                           |
| Input    | Inter-slice signal | FXA            | Intermediate signal to generate LUT6 and LUT7                        |
| Input    | Inter-slice signal | FXB            | Intermediate signal to generate LUT6 and LUT7                        |
| Output   | Data signals       | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals       | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals       | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals       | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal   | FCO            | Slice 2 of each PFU is the fast carry chain output <sup>1</sup>      |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



Figure 2-4. General Purpose PLL (GPLL) Diagram



Table 2-4 provides a description of the signals in the GPLL blocks.

| Signal       | I/O | Description                                                                                              |
|--------------|-----|----------------------------------------------------------------------------------------------------------|
| CLKI         | I   | Clock input from external pin or routing                                                                 |
| CLKFB        | I   | PLL feedback input from CLKOP (PLL internal), from clock net (CLKOP) or from a user clock (PIN or logic) |
| RST          | I   | "1" to reset PLL counters, VCO, charge pumps and M-dividers                                              |
| RSTK         | I   | "1" to reset K-divider                                                                                   |
| DPHASE [3:0] | I   | DPA Phase Adjust input                                                                                   |
| DDDUTY [3:0] | I   | DPA Duty Cycle Select input                                                                              |
| WRDEL        | I   | DPA Fine Delay Adjust input                                                                              |
| CLKOS        | 0   | PLL output clock to clock tree (phase shifted/duty cycle changed)                                        |
| CLKOP        | 0   | PLL output clock to clock tree (no phase shift)                                                          |
| CLKOK        | 0   | PLL output to clock tree through secondary clock divider                                                 |
| CLKOK2       | 0   | PLL output to clock tree (CLKOP divided by 3)                                                            |
| LOCK         | 0   | "1" indicates PLL LOCK to CLKI                                                                           |

## **Clock Dividers**

LatticeXP2 devices have two clock dividers, one on the left side and one on the right side of the device. These are intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a ÷2, ÷4 or ÷8 mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal. The clock dividers can be fed from the CLKOP output from the GPLLs or from the Edge Clocks (ECLK). The clock divider outputs serve as primary clock sources and feed into the clock distribution network. The Reset (RST) control signal resets the input and forces all outputs to low. The RELEASE signal releases outputs to the input clock. For further information on clock dividers, please see TN1126, LatticeXP2 sysCLOCK PLL Design and Usage Guide. Figure 2-5 shows the clock divider connections.



## Secondary Clock/Control Sources

LatticeXP2 devices derive secondary clocks (SC0 through SC7) from eight dedicated clock input pads and the rest from routing. Figure 2-7 shows the secondary clock sources.

#### Figure 2-7. Secondary Clock Sources





## Edge Clock Sources

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs and clock dividers as shown in Figure 2-8.

#### Figure 2-8. Edge Clock Sources



Note: This diagram shows sources for the XP2-17 device. Smaller LatticeXP2 devices have two GPLLs.



## Primary Clock Routing

The clock routing structure in LatticeXP2 devices consists of a network of eight primary clock lines (CLK0 through CLK7) per quadrant. The primary clocks of each quadrant are generated from muxes located in the center of the device. All the clock sources are connected to these muxes. Figure 2-9 shows the clock routing for one quadrant. Each quadrant mux is identical. If desired, any clock can be routed globally.





## **Dynamic Clock Select (DCS)**

The DCS is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources without any glitches or runt pulses. This is achieved irrespective of when the select signal is toggled. There are two DCS blocks per quadrant; in total, eight DCS blocks per device. The inputs to the DCS block come from the center muxes. The output of the DCS is connected to primary clocks CLK6 and CLK7 (see Figure 2-9).

Figure 2-10 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information on the DCS, please see TN1126, <u>LatticeXP2 sysCLOCK PLL Design and</u> <u>Usage Guide</u>.

#### Figure 2-10. DCS Waveforms



## Secondary Clock/Control Routing

Secondary clocks in the LatticeXP2 devices are region-based resources. The benefit of region-based resources is the relatively low injection delay and skew within the region, as compared to primary clocks. EBR rows, DSP rows and a special vertical routing channel bound the secondary clock regions. This special vertical routing channel aligns with either the left edge of the center DSP block in the DSP row or the center of the DSP row. Figure 2-11 shows this special vertical routing channel and the eight secondary clock regions for the LatticeXP2-40.



#### Figure 2-16. FlashBAK Technology



## **Memory Cascading**

Larger and deeper blocks of RAMs can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

## Single, Dual and Pseudo-Dual Port Modes

In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.

EBR memory supports two forms of write behavior for single port or dual port operation:

- 1. Normal Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths.

### **Memory Core Reset**

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respectively. GSRN, the global reset signal, resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-17.

Figure 2-17. Memory Core Reset





### **IPexpress**<sup>™</sup>

The user can access the sysDSP block via the Lattice IPexpress tool, which provides the option to configure each DSP module (or group of modules), or by direct HDL instantiation. In addition, Lattice has partnered with The Math-Works<sup>®</sup> to support instantiation in the Simulink<sup>®</sup> tool, a graphical simulation environment. Simulink works with Diamond to dramatically shorten the DSP design cycle in Lattice FPGAs.

# **Optimized DSP Functions**

Lattice provides a library of optimized DSP IP functions. Some of the IP cores planned for the LatticeXP2 DSP include the Bit Correlator, FFT functions, FIR Filter, Reed-Solomon Encoder/Decoder, Turbo Encoder/Decoder and Convolutional Encoder/Decoder. Please contact Lattice to obtain the latest list of available DSP IP cores.

## **Resources Available in the LatticeXP2 Family**

Table 2-8 shows the maximum number of multipliers for each member of the LatticeXP2 family. Table 2-9 shows the maximum available EBR RAM Blocks and Serial TAG Memory bits in each LatticeXP2 device. EBR blocks, together with Distributed RAM can be used to store variables locally for fast DSP operations.

| Device | DSP Block | 9x9 Multiplier | 18x18 Multiplier | 36x36 Multiplier |
|--------|-----------|----------------|------------------|------------------|
| XP2-5  | 3         | 24             | 12               | 3                |
| XP2-8  | 4         | 32             | 16               | 4                |
| XP2-17 | 5         | 40             | 20               | 5                |
| XP2-30 | 7         | 56             | 28               | 7                |
| XP2-40 | 8         | 64             | 32               | 8                |

#### Table 2-8. Maximum Number of DSP Blocks in the LatticeXP2 Family

| Table 2-9. Embedded SRAM/TAG Memor | v in the LatticeXP2 Family |
|------------------------------------|----------------------------|
|                                    |                            |

| Device | EBR SRAM Block | Total EBR SRAM<br>(Kbits) | TAG Memory<br>(Bits) |
|--------|----------------|---------------------------|----------------------|
| XP2-5  | 9              | 166                       | 632                  |
| XP2-8  | 12             | 221                       | 768                  |
| XP2-17 | 15             | 276                       | 2184                 |
| XP2-30 | 21             | 387                       | 2640                 |
| XP2-40 | 48             | 885                       | 3384                 |

## LatticeXP2 DSP Performance

Table 2-10 lists the maximum performance in Millions of MAC (MMAC) operations per second for each member of the LatticeXP2 family.

#### Table 2-10. DSP Performance

| Device | DSP Block | DSP Performance<br>MMAC |
|--------|-----------|-------------------------|
| XP2-5  | 3         | 3,900                   |
| XP2-8  | 4         | 5,200                   |
| XP2-17 | 5         | 6,500                   |
| XP2-30 | 7         | 9,100                   |
| XP2-40 | 8         | 10,400                  |

For further information on the sysDSP block, please see TN1140, <u>LatticeXP2 sysDSP Usage Guide</u>.



The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred from the DQS to system clock domain. For further discussion on this topic, see the DDR Memory section of this data sheet.





## **Output Register Block**

The output register block provides the ability to register signals from the core of the device before they are passed to the sysIO buffers. The blocks on the PIOs on the left, right and bottom contain registers for SDR operation that are combined with an additional latch for DDR operation. Figure 2-27 shows the diagram of the Output Register Block for PIOs.

In SDR mode, ONEG0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a Dtype or latch. In DDR mode, ONEG0 and OPOS0 are fed into registers on the positive edge of the clock. At the next clock cycle the registered OPOS0 is latched. A multiplexer running off the same clock cycle selects the correct register to feed the output (D0).

By combining output blocks of the complementary PIOs and sharing some registers from input blocks, a gearbox function can be implemented, to take four data streams ONEG0A, ONEG1A, ONEG1B and ONEG1B. Figure 2-27



# Initialization Supply Current<sup>1, 2, 3, 4, 5</sup>

#### **Over Recommended Operating Conditions**

| Symbol             | Parameter                                   | Device | Typical<br>(25°C, Max. Supply) <sup>6</sup> | Units |
|--------------------|---------------------------------------------|--------|---------------------------------------------|-------|
|                    |                                             | XP2-5  | 20                                          | mA    |
|                    |                                             | XP2-8  | 21                                          | mA    |
| I <sub>CC</sub>    | Core Power Supply Current                   | XP2-17 | 44                                          | mA    |
|                    |                                             | XP2-30 | 58                                          | mA    |
|                    |                                             | XP2-40 | 62                                          | mA    |
| ICCAUX             |                                             | XP2-5  | 67                                          | mA    |
|                    |                                             | XP2-8  | 74                                          | mA    |
|                    | Auxiliary Power Supply Current <sup>7</sup> | XP2-17 | 112                                         | mA    |
|                    |                                             | XP2-30 | 124                                         | mA    |
|                    |                                             | XP2-40 | 130                                         | mA    |
| I <sub>CCPLL</sub> | PLL Power Supply Current (per PLL)          |        | 1.8                                         | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current (per Bank)        |        | 6.4                                         | mA    |
| ICCJ               | VCCJ Power Supply Current                   |        | 1.2                                         | mA    |

1. For further information on supply current, please see TN1139, Power Estimation and Management for LatticeXP2 Devices.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

3. Frequency 0 MHz.

4. Does not include additional current from bypass or decoupling capacitor across the supply.

5. A specific configuration pattern is used that scales with the size of the device; consists of 75% PFU utilization, 50% EBR, and 25% I/O configuration.

6.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.

In fpBGA and ftBGA packages the PLLs are connected to and powered from the auxiliary power supply. For these packages, the actual
auxiliary supply current is the sum of I<sub>CCAUX</sub> and I<sub>CCPLL</sub>. For csBGA, PQFP and TQFP packages the PLLs are powered independent of the
auxiliary power supply.



# sysIO Single-Ended DC Electrical Characteristics

| Input/Output | V <sub>IL</sub> |                           | V <sub>IH</sub>          |             | V <sub>OL</sub>       | V <sub>OH</sub>         |                        |                          |      |       |
|--------------|-----------------|---------------------------|--------------------------|-------------|-----------------------|-------------------------|------------------------|--------------------------|------|-------|
| Standard     | Min. (V)        | Max. (V)                  | Min. (V)                 | Max. (V)    | Max. (V)              | Min. (V)                | l <sub>OL</sub> 1 (mA) | l <sub>OH</sub> ¹ (mA)   |      |       |
| LVCMOS33     | -0.3            | 0.8                       | 2.0                      | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4    | -20, -16,<br>-12, -8, -4 |      |       |
|              |                 |                           |                          |             | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                    | -0.1                     |      |       |
| LVTTL33      | -0.3            | 0.8                       | 2.0                      | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4    | -20, -16,<br>-12, -8, -4 |      |       |
|              |                 |                           |                          |             | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                    | -0.1                     |      |       |
| LVCMOS25     | -0.3            | 0.7                       | 1.7                      | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4    | -20, -16,<br>-12, -8, -4 |      |       |
|              |                 |                           |                          |             | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                    | -0.1                     |      |       |
| LVCMOS18     | -0.3            | 0.35 V <sub>CCIO</sub>    | 0.65 V <sub>CCIO</sub>   | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 16, 12,<br>8, 4        | -16, -12,<br>-8, -4      |      |       |
|              |                 |                           |                          |             | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                    | -0.1                     |      |       |
| LVCMOS15     | -0.3            | 0.35 V <sub>CCIO</sub>    | 0.65 V <sub>CCIO</sub>   | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 8, 4                   | -8, -4                   |      |       |
|              |                 |                           |                          |             | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                    | -0.1                     |      |       |
|              | -0.3            | 0.35 V                    | 0.65 V                   | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 6, 2                   | -6, -2                   |      |       |
|              | -0.3            | 0.35 v <sub>CC</sub>      | 0.00 vCC                 | 5.0         | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                    | -0.1                     |      |       |
| PCI33        | -0.3            | 0.3 V <sub>CCIO</sub>     | 0.5 V <sub>CCIO</sub>    | 3.6         | 0.1 V <sub>CCIO</sub> | 0.9 V <sub>CCIO</sub>   | 1.5                    | -0.5                     |      |       |
| SSTL33_I     | -0.3            | V <sub>REF</sub> - 0.2    | V <sub>REF</sub> + 0.2   | 3.6         | 0.7                   | V <sub>CCIO</sub> - 1.1 | 8                      | -8                       |      |       |
| SSTL33_II    | -0.3            | V <sub>REF</sub> - 0.2    | V <sub>REF</sub> + 0.2   | 3.6         | 0.5                   | V <sub>CCIO</sub> - 0.9 | 16                     | -16                      |      |       |
| SSTI 25 I    | -0.3            | -0.3 V <sub>REF</sub> - 0 | Vpcc - 0 18              | Vp== ± 0.18 | 3.6                   | 0.54                    | Vooio - 0.62           | 7.6                      | -7.6 |       |
| 001220_1     |                 |                           | VREF - 0.10              | VREF 1 0.10 |                       |                         | ACCIO - 0.05           | 12                       | -12  |       |
| SSTI 25 II   | -0.3            | 0.2                       | 25 II 3                  | V0 18       | V+0 18                | 3.6                     | 0.25                   | V                        | 15.2 | -15.2 |
| 001225_11    |                 | v <sub>REF</sub> - 0.18   | v <sub>REF</sub> + 0.10  | 3.0         | 0.00                  | VCCIO - 0.40            | 20                     | -20                      |      |       |
| SSTL18_I     | -0.3            | V <sub>REF</sub> - 0.125  | V <sub>REF</sub> + 0.125 | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 6.7                    | -6.7                     |      |       |
|              | -0.3            | V 0 125                   | V+0 125                  | 36          | 0.28                  | Vac 0.28                | 8                      | -8                       |      |       |
| 001210_1     | -0.0            | VREF - 0.120              | VREF + 0.120             | 0.0         | 0.20                  | VCCIO - 0.20            | 11                     | -11                      |      |       |
| HSTI 15 I    | -0.3            | Vpcc - 0 1                |                          | 3.6         | 0.4                   |                         | 4                      | -4                       |      |       |
|              | 0.0             | VREF - 0.1                | *REF + 0.1               | 3.0         | 0.4                   | VCCID 0.4               | 8                      | -8                       |      |       |
| HSTI 18 I    | -0.3            | Vp== - 0 1                | V <sub>REF</sub> + 0.1   | 26          | 0.4                   |                         | 8                      | -8                       |      |       |
|              | 0.0             | v <sub>REF</sub> - 0.1    |                          | 0.0         | U.7                   |                         | 12                     | -12                      |      |       |
| HSTL18_II    | -0.3            | V <sub>REF</sub> - 0.1    | V <sub>REF</sub> + 0.1   | 3.6         | 0.4                   | V <sub>CCIO</sub> - 0.4 | 16                     | -16                      |      |       |

### **Over Recommended Operating Conditions**

 The average DC current drawn by I/Os between GND connections, or between the last GND in an I/O bank and the end of an I/O bank, as shown in the logic signal connections table shall not exceed n \* 8mA, where n is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.



## RSDS

The LatticeXP2 devices support differential RSDS standard. This standard is emulated using complementary LVC-MOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



#### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions<sup>1</sup>

| Parameter         | Description                                         | Typical | Units |
|-------------------|-----------------------------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)                        | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                                    | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)                      | 294     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%)                    | 121     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)                        | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage (After R <sub>P</sub> )         | 1.35    | V     |
| V <sub>OL</sub>   | Output Low Voltage (After R <sub>P</sub> )          | 1.15    | V     |
| V <sub>OD</sub>   | Output Differential Voltage (After R <sub>P</sub> ) | 0.20    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage                          | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                                      | 101.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                                   | 3.66    | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



# LatticeXP2 Internal Switching Characteristics<sup>1</sup>

|                           |                                                   | -7     |       | -6     |       | -5     |       |       |  |
|---------------------------|---------------------------------------------------|--------|-------|--------|-------|--------|-------|-------|--|
| Parameter                 | Description                                       | Min.   | Max.  | Min.   | Max.  | Min.   | Max.  | Units |  |
| PFU/PFF Logic Mode Timing |                                                   |        |       |        |       |        |       |       |  |
| t <sub>LUT4_PFU</sub>     | LUT4 delay (A to D inputs to F output)            | _      | 0.216 | _      | 0.238 | _      | 0.260 | ns    |  |
| t <sub>LUT6_PFU</sub>     | LUT6 delay (A to D inputs to OFX output)          | —      | 0.304 |        | 0.399 |        | 0.494 | ns    |  |
| t <sub>LSR_PFU</sub>      | Set/Reset to output of PFU (Asyn-<br>chronous)    | —      | 0.720 |        | 0.769 |        | 0.818 | ns    |  |
| t <sub>SUM_PFU</sub>      | Clock to Mux (M0,M1) Input<br>Setup Time          | 0.154  | _     | 0.151  | _     | 0.148  | _     | ns    |  |
| t <sub>HM_PFU</sub>       | Clock to Mux (M0,M1) Input Hold<br>Time           | -0.061 | —     | -0.057 | —     | -0.053 | —     | ns    |  |
| t <sub>SUD_PFU</sub>      | Clock to D input setup time                       | 0.061  | —     | 0.077  | —     | 0.093  | —     | ns    |  |
| t <sub>HD_PFU</sub>       | Clock to D input hold time                        | 0.002  | —     | 0.003  | —     | 0.003  | —     | ns    |  |
| t <sub>CK2Q_PFU</sub>     | Clock to Q delay, (D-type Register Configuration) | —      | 0.342 | —      | 0.363 | —      | 0.383 | ns    |  |
| t <sub>RSTREC_PFU</sub>   | Asynchronous reset recovery time for PFU Logic    | —      | 0.520 |        | 0.634 |        | 0.748 | ns    |  |
| t <sub>RST_PFU</sub>      | Asynchronous reset time for PFU Logic             | _      | 0.720 | —      | 0.769 | —      | 0.818 | ns    |  |
| PFU Dual Por              | t Memory Mode Timing                              |        |       |        |       |        |       |       |  |
| t <sub>CORAM_PFU</sub>    | Clock to Output (F Port)                          | —      | 1.082 | —      | 1.267 | —      | 1.452 | ns    |  |
| t <sub>SUDATA_PFU</sub>   | Data Setup Time                                   | -0.206 | —     | -0.240 | _     | -0.274 | —     | ns    |  |
| t <sub>HDATA_PFU</sub>    | Data Hold Time                                    | 0.239  | —     | 0.275  | _     | 0.312  | —     | ns    |  |
| t <sub>SUADDR_PFU</sub>   | Address Setup Time                                | -0.294 | —     | -0.333 | _     | -0.371 | —     | ns    |  |
| t <sub>HADDR_PFU</sub>    | Address Hold Time                                 | 0.295  | —     | 0.333  | _     | 0.371  | —     | ns    |  |
| t <sub>SUWREN_PFU</sub>   | Write/Read Enable Setup Time                      | -0.146 | —     | -0.169 | _     | -0.193 | —     | ns    |  |
| t <sub>HWREN_PFU</sub>    | Write/Read Enable Hold Time                       | 0.158  | _     | 0.182  | _     | 0.207  | —     | ns    |  |
| PIO Input/Out             | put Buffer Timing                                 |        |       |        |       |        |       |       |  |
| t <sub>IN_PIO</sub>       | Input Buffer Delay (LVCMOS25)                     | _      | 0.858 | —      | 0.766 | —      | 0.674 | ns    |  |
| t <sub>OUT_PIO</sub>      | Output Buffer Delay (LVCMOS25)                    | _      | 1.561 | —      | 1.403 | —      | 1.246 | ns    |  |
| IOLOGIC Inpu              | t/Output Timing                                   |        |       |        |       |        |       |       |  |
| t <sub>SUI_PIO</sub>      | Input Register Setup Time (Data<br>Before Clock)  | 0.583  | _     | 0.893  | _     | 1.201  | _     | ns    |  |
| t <sub>HI_PIO</sub>       | Input Register Hold Time (Data after Clock)       | 0.062  | _     | 0.322  | _     | 0.482  | _     | ns    |  |
| t <sub>COO_PIO</sub>      | Output Register Clock to Output<br>Delay          | _      | 0.608 | _      | 0.661 | _      | 0.715 | ns    |  |
| t <sub>SUCE_PIO</sub>     | Input Register Clock Enable<br>Setup Time         | 0.032  | _     | 0.037  | _     | 0.041  | _     | ns    |  |
| t <sub>HCE_PIO</sub>      | Input Register Clock Enable Hold<br>Time          | -0.022 | _     | -0.025 | —     | -0.028 | _     | ns    |  |
| t <sub>SULSR_PIO</sub>    | Set/Reset Setup Time                              | 0.184  | —     | 0.201  | —     | 0.217  | —     | ns    |  |
| t <sub>HLSR_PIO</sub>     | Set/Reset Hold Time                               | -0.080 | —     | -0.086 | —     | -0.093 | —     | ns    |  |
| t <sub>RSTREC_PIO</sub>   | Asynchronous reset recovery time for IO Logic     | 0.228  | _     | 0.247  | _     | 0.266  | _     | ns    |  |

## **Over Recommended Operating Conditions**



# On-Chip Oscillator and Configuration Master Clock Characteristics

| Parameter              | Min.                | Max.                | Units |
|------------------------|---------------------|---------------------|-------|
| Master Clock Frequency | Selected value -30% | Selected value +30% | MHz   |
| Duty Cycle             | 40                  | 60                  | %     |

### **Over Recommended Operating Conditions**

### Figure 3-9. Master SPI Configuration Waveforms





# Flash Download Time (from On-Chip Flash to SRAM)

## **Over Recommended Operating Conditions**

| Symbol                                                          | Parar                    | neter  | Min. | Тур. | Max. | Units |
|-----------------------------------------------------------------|--------------------------|--------|------|------|------|-------|
|                                                                 |                          | XP2-5  | —    | 1.8  | 2.1  | ms    |
|                                                                 | PROGRAMN Low-to-         | XP2-8  | —    | 1.9  | 2.3  | ms    |
|                                                                 | High. Transition to Done | XP2-17 | —    | 1.7  | 2.0  | ms    |
| High.                                                           | High.                    | XP2-30 | —    | 2.0  | 2.1  | ms    |
| <b>t</b>                                                        |                          | XP2-40 | —    | 2.0  | 2.3  | ms    |
| 'REFRESH                                                        |                          | XP2-5  | —    | 1.8  | 2.1  | ms    |
|                                                                 | Power-up refresh when    | XP2-8  | —    | 1.9  | 2.3  | ms    |
| up to V <sub>CC</sub><br>(V <sub>CC</sub> =V <sub>CC</sub> Min) | Up to Voc                | XP2-17 | —    | 1.7  | 2.0  | ms    |
|                                                                 | $(V_{CC}=V_{CC} Min)$    | XP2-30 | —    | 2.0  | 2.1  | ms    |
|                                                                 |                          | XP2-40 |      | 2.0  | 2.3  | ms    |

# Flash Program Time

#### **Over Recommended Operating Conditions**

|        |               |            | Program Time |       |
|--------|---------------|------------|--------------|-------|
| Device | Flash Density |            | Тур.         | Units |
|        | 1.0M          | TAG        | 1.0          | ms    |
| XF2-5  | 1.2101        | Main Array | 1.1          | S     |
|        | XP2-8 2.0M    | TAG        | 1.0          | ms    |
| AF2-0  |               | Main Array | 1.4          | S     |
| VP0 17 | 2.6M          | TAG        | 1.0          | ms    |
| AF2-17 | 3.0101        | Main Array | 1.8          | S     |
|        | 6.014         | TAG        | 2.0          | ms    |
| XF2-30 | 0.0101        | Main Array | 3.0          | S     |
| VP2 40 | 8 OM          | TAG        | 2.0          | ms    |
| XP2-40 | 0.000         | Main Array | 4.0          | S     |

# **Flash Erase Time**

## **Over Recommended Operating Conditions**

|            | Flash Density |            | Erase Time |       |
|------------|---------------|------------|------------|-------|
| Device     |               |            | Тур.       | Units |
| YP2_5      | 1.2M          | TAG        | 1.0        | s     |
| XI 2-3     | 1.2101        | Main Array | 3.0        | s     |
| XP2-8 2.0M | 2.0M          | TAG        | 1.0        | S     |
|            | 2.0101        | Main Array | 4.0        | s     |
| VD2 17     | 2.6M          | TAG        | 1.0        | s     |
| XI 2-17    | 3.0101        | Main Array | 5.0        | S     |
| XD2-30     | 6 OM          | TAG        | 2.0        | s     |
| XI 2-30    | 0.0101        | Main Array | 7.0        | S     |
| XP2-40     | 8.0M          | TAG        | 2.0        | S     |
| AF2-4U     | 0.00          | Main Array | 9.0        | S     |



# PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated with<br>DQS Strobe      | PIO Within PIC   | DDR Strobe (DQS) and<br>Data (DQ) Pins |
|-----------------------------------------|------------------|----------------------------------------|
| For Left and Right Edges                | of the Device    |                                        |
| D[Edge] [n 4]                           | А                | DQ                                     |
| r[Euge] [11-4]                          | В                | DQ                                     |
| D[Edga] [n 2]                           | А                | DQ                                     |
| r[Euge] [II-3]                          | В                | DQ                                     |
| D[Edgo] [n 2]                           | А                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n-1]                           | А                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n]                             | А                | [Edge]DQSn                             |
|                                         | В                | DQ                                     |
| P[Edge] [n+1]                           | А                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n+2]                           | А                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n 3]                           | А                | DQ                                     |
|                                         | В                | DQ                                     |
| For Top and Bottom Edge                 | es of the Device |                                        |
| P[Edge] [n-4]                           | А                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n-3]                           | A                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n-2]                           | A                | DQ                                     |
| . [=090] [ =]                           | В                | DQ                                     |
| P[Edge] [n-1]                           | A                | DQ                                     |
| . [=090][]                              | В                | DQ                                     |
| P[Edge] [n]                             | A                | [Edge]DQSn                             |
| . [==================================== | В                | DQ                                     |
| P[Edge] [n+1]                           | A                | DQ                                     |
| . [=a90][]                              | В                | DQ                                     |
| P[Edge] [n+2]                           | A                | DQ                                     |
| . [=390] [ 5]                           | В                | DQ                                     |
| P[Edge] [n+3]                           | A                | DQ                                     |
|                                         | В                | DQ                                     |
| P[Edge] [n+4]                           | A                | DQ                                     |
| . [=390][]                              | В                | DQ                                     |

Notes:

1. "n" is a row PIC number.

<sup>2.</sup> The DDR interface is designed for memories that support one DQS strobe up to 16 bits of data for the left and right edges and up to 18 bits of data for the top and bottom edges. In some packages, all the potential DDR data (DQ) pins may not be available. PIC numbering definitions are provided in the "Signal Names" column of the Signal Descriptions table.



# **Conventional Packaging**

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-5E-5M132C  | 1.2V    | -5    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-6M132C  | 1.2V    | -6    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-7M132C  | 1.2V    | -7    | csBGA   | 132  | COM   | 5        |
| LFXP2-5E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 5        |
| LFXP2-5E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 5        |
| LFXP2-5E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 5        |

Commercial

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-8E-5M132C  | 1.2V    | -5    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-6M132C  | 1.2V    | -6    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-7M132C  | 1.2V    | -7    | csBGA   | 132  | COM   | 8        |
| LFXP2-8E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 8        |
| LFXP2-8E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 8        |
| LFXP2-8E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 8        |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-17E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 17       |
| LFXP2-17E-5F484C  | 1.2V    | -5    | fpBGA   | 484  | COM   | 17       |
| LFXP2-17E-6F484C  | 1.2V    | -6    | fpBGA   | 484  | COM   | 17       |
| LFXP2-17E-7F484C  | 1.2V    | -7    | fpBGA   | 484  | COM   | 17       |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-30E-5FT256C | 1.2V    | -5    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-6FT256C | 1.2V    | -6    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-7FT256C | 1.2V    | -7    | ftBGA   | 256  | COM   | 30       |
| LFXP2-30E-5F484C  | 1.2V    | -5    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-6F484C  | 1.2V    | -6    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-7F484C  | 1.2V    | -7    | fpBGA   | 484  | COM   | 30       |
| LFXP2-30E-5F672C  | 1.2V    | -5    | fpBGA   | 672  | COM   | 30       |
| LFXP2-30E-6F672C  | 1.2V    | -6    | fpBGA   | 672  | COM   | 30       |
| LFXP2-30E-7F672C  | 1.2V    | -7    | fpBGA   | 672  | COM   | 30       |



| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-40E-5F484C | 1.2V    | -5    | fpBGA   | 484  | COM   | 40       |
| LFXP2-40E-6F484C | 1.2V    | -6    | fpBGA   | 484  | COM   | 40       |
| LFXP2-40E-7F484C | 1.2V    | -7    | fpBGA   | 484  | COM   | 40       |
| LFXP2-40E-5F672C | 1.2V    | -5    | fpBGA   | 672  | COM   | 40       |
| LFXP2-40E-6F672C | 1.2V    | -6    | fpBGA   | 672  | COM   | 40       |
| LFXP2-40E-7F672C | 1.2V    | -7    | fpBGA   | 672  | COM   | 40       |

#### Industrial

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-5E-5M132I  | 1.2V    | -5    | csBGA   | 132  | IND   | 5        |
| LFXP2-5E-6M132I  | 1.2V    | -6    | csBGA   | 132  | IND   | 5        |
| LFXP2-5E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 5        |

| Part Number      | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|------------------|---------|-------|---------|------|-------|----------|
| LFXP2-8E-5M132I  | 1.2V    | -5    | csBGA   | 132  | IND   | 8        |
| LFXP2-8E-6M132I  | 1.2V    | -6    | csBGA   | 132  | IND   | 8        |
| LFXP2-5E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 5        |
| LFXP2-8E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 8        |
| LFXP2-8E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 8        |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-17E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 17       |
| LFXP2-17E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 17       |
| LFXP2-17E-5F484I  | 1.2V    | -5    | fpBGA   | 484  | IND   | 17       |
| LFXP2-17E-6F484I  | 1.2V    | -6    | fpBGA   | 484  | IND   | 17       |

| Part Number       | Voltage | Grade | Package | Pins | Temp. | LUTs (k) |
|-------------------|---------|-------|---------|------|-------|----------|
| LFXP2-30E-5FT256I | 1.2V    | -5    | ftBGA   | 256  | IND   | 30       |
| LFXP2-30E-6FT256I | 1.2V    | -6    | ftBGA   | 256  | IND   | 30       |
| LFXP2-30E-5F484I  | 1.2V    | -5    | fpBGA   | 484  | IND   | 30       |
| LFXP2-30E-6F484I  | 1.2V    | -6    | fpBGA   | 484  | IND   | 30       |
| LFXP2-30E-5F672I  | 1.2V    | -5    | fpBGA   | 672  | IND   | 30       |
| LFXP2-30E-6F672I  | 1.2V    | -6    | fpBGA   | 672  | IND   | 30       |