

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 11                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 256 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 11x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 16-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 16-QFN (4x4)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1554t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 3-6:PIC16LF1554/1559 MEMORY MAP, BANKS 16-23

|               | BANK 16                      |               | BANK 17                      |               | BANK 18                      |               | BANK 19                      |       | BANK 20                      |       | BANK 21                      |               | BANK 22                      |       | BANK 23                      |
|---------------|------------------------------|---------------|------------------------------|---------------|------------------------------|---------------|------------------------------|-------|------------------------------|-------|------------------------------|---------------|------------------------------|-------|------------------------------|
| 800h          | INDF0                        | 880h          | INDF0                        | 900h          | INDF0                        | 980h          | INDF0                        | A00h  | INDF0                        | A80h  | INDF0                        | B00h          | INDF0                        | B80h  | INDF0                        |
| 801h          | INDF1                        | 881h          | INDF1                        | 901h          | INDF1                        | 981h          | INDF1                        | A01h  | INDF1                        | A81h  | INDF1                        | B01h          | INDF1                        | B81h  | INDF1                        |
| 802h          | PCL                          | 882h          | PCL                          | 902h          | PCL                          | 982h          | PCL                          | A02h  | PCL                          | A82h  | PCL                          | B02h          | PCL                          | B82h  | PCL                          |
| 803h          | STATUS                       | 883h          | STATUS                       | 903h          | STATUS                       | 983h          | STATUS                       | A03h  | STATUS                       | A83h  | STATUS                       | B03h          | STATUS                       | B83h  | STATUS                       |
| 804h          | FSR0L                        | 884h          | FSR0L                        | 904h          | FSR0L                        | 984h          | FSR0L                        | A04h  | FSR0L                        | A84h  | FSR0L                        | B04h          | FSR0L                        | B84h  | FSR0L                        |
| 805h          | FSR0H                        | 885h          | FSR0H                        | 905h          | FSR0H                        | 985h          | FSR0H                        | A05h  | FSR0H                        | A85h  | FSR0H                        | B05h          | FSR0H                        | B85h  | FSR0H                        |
| 806h          | FSR1L                        | 886h          | FSR1L                        | 906h          | FSR1L                        | 986h          | FSR1L                        | A06h  | FSR1L                        | A86h  | FSR1L                        | B06h          | FSR1L                        | B86h  | FSR1L                        |
| 807h          | FSR1H                        | 887h          | FSR1H                        | 907h          | FSR1H                        | 987h          | FSR1H                        | A07h  | FSR1H                        | A87h  | FSR1H                        | B07h          | FSR1H                        | B87h  | FSR1H                        |
| 808h          | BSR                          | 888h          | BSR                          | 908h          | BSR                          | 988h          | BSR                          | A08h  | BSR                          | A88h  | BSR                          | B08h          | BSR                          | B88h  | BSR                          |
| 809h          | WREG                         | 889h          | WREG                         | 909h          | WREG                         | 989h          | WREG                         | A09h  | WREG                         | A89h  | WREG                         | B09h          | WREG                         | B89h  | WREG                         |
| 80Ah          | PCLATH                       | 88Ah          | PCLATH                       | 90Ah          | PCLATH                       | 98Ah          | PCLATH                       | A0Ah  | PCLATH                       | A8Ah  | PCLATH                       | B0Ah          | PCLATH                       | B8Ah  | PCLATH                       |
| 80Bh          | INTCON                       | 88Bh          | INTCON                       | 90Bh          | INTCON                       | 98Bh          | INTCON                       | A0Bh  | INTCON                       | A8Bh  | INTCON                       | B0Bh          | INTCON                       | B8Bh  | INTCON                       |
| 80Ch          | —                            | 88Ch          | —                            | 90Ch          | _                            | 98Ch          | —                            | A0Ch  | _                            | A8Ch  | —                            | B0Ch          | —                            | B8Ch  | _                            |
| 80Dh          | —                            | 88Dh          | —                            | 90Dh          | _                            | 98Dh          | —                            | A0Dh  | _                            | A8Dh  | —                            | B0Dh          | —                            | B8Dh  | _                            |
| 80Eh          | —                            | 88Eh          | —                            | 90Eh          | —                            | 98Eh          | —                            | A0Eh  | —                            | A8Eh  | —                            | B0Eh          | —                            | B8Eh  |                              |
| 80Fh          | —                            | 88Fh          |                              | 90Fh          | _                            | 98Fh          | _                            | A0Fh  | _                            | A8Fh  | _                            | BOFh          | _                            | B8Fh  | —                            |
| 810h          | —                            | 890h          | —                            | 910h          | —                            | 990h          | —                            | A10h  |                              | A90h  | —                            | B10h          | —                            | B90h  | —                            |
| 811h          |                              | 891h          | —                            | 911h          | —                            | 991h          | —                            | A11h  |                              | A91h  | —                            | B11h          | —                            | B91h  | —                            |
| 812h          |                              | 892h          | —                            | 912h          | —                            | 992h          | —                            | A12h  |                              | A92h  | —                            | B12h          | —                            | B92h  | —                            |
| 813h          | —                            | 893n          | —                            | 913h          | _                            | 993h          | _                            | A13h  | _                            | A93h  | —                            | B13h          | _                            | B93n  | —                            |
| 814n          | —                            | 894n          |                              | 914n          | _                            | 994n          |                              | A14n  | _                            | A94n  |                              | B14n          | _                            | B94n  | _                            |
| 8150          |                              | 895n          | —                            | 9150          | _                            | 995n          |                              | A15h  |                              | A95h  | —                            | BISN          | _                            | Bach  | _                            |
| 816N          |                              | 896N          | —                            | 916n          | _                            | 996n          |                              | A160  | _                            | A960  | —                            | B160          | _                            | B96n  | _                            |
| 01/11<br>010h | —                            | 09711<br>000h |                              | 91711<br>019b | _                            | 99711<br>009h |                              | A170  | _                            | A9711 |                              | D10h          |                              | B9/II |                              |
| 01011<br>910h | —                            | 800h          |                              | 91011<br>010h | _                            | 99011<br>000h |                              | A 10h |                              | Agon  |                              | DIOII<br>D10h |                              | B00h  | —                            |
| 01911<br>914b | —                            | 80Ab          |                              | 01Ab          |                              | 00Ab          |                              | A130  |                              | A9911 |                              |               |                              | D9911 |                              |
| 81Rh          |                              | 80Rh          |                              | 01Rh          |                              | 00Rh          |                              | A1Rh  |                              | AGRh  |                              | B1Rh          |                              | BORh  |                              |
| 81Ch          |                              | 89Ch          |                              | 91Ch          |                              | 99Ch          |                              | A1Ch  |                              | A9Ch  |                              | B1Ch          |                              | B9Ch  |                              |
| 81Dh          |                              | 89Dh          |                              | 91Dh          |                              | 99Dh          |                              | A1Dh  |                              | A9Dh  |                              | B1Dh          |                              | B9Dh  | _                            |
| 81Fh          | _                            | 89Fh          |                              | 91Fh          | _                            | 99Fh          |                              | A1Fh  | _                            | A9Fh  |                              | B1Fh          | _                            | B9Fh  | _                            |
| 81Fh          | _                            | 89Fh          | _                            | 91Fh          | _                            | 99Fh          | _                            | A1Fh  | _                            | A9Fh  | _                            | B1Fh          | _                            | B9Fh  | _                            |
| 820h          |                              | 8A0h          |                              | 920h          |                              | 9A0h          |                              | A20h  |                              | AA0h  |                              | B20h          |                              | BA0h  |                              |
|               | Unimplemented<br>Read as '0' |       | Unimplemented<br>Read as '0' |       | Unimplemented<br>Read as '0' |               | Unimplemented<br>Read as '0' |       | Unimplemented<br>Read as '0' |
| 86Fh          |                              | 8EFh          |                              | 96Fh          |                              | 9EFh          |                              | A6Fh  |                              | AEFh  |                              | B6Fh          |                              | BEFh  |                              |
| 870h          |                              | 8F0h          |                              | 970h          |                              | 9F0h          |                              | A70h  |                              | AF0h  |                              | B70h          |                              | BF0h  |                              |
|               | Accesses                     |               | Accesses                     |               | Accesses                     |               | Accesses                     |       | Accesses                     |       | Accesses                     |               | Accesses                     |       | Accesses                     |
| 87Fh          | 70n – 7Fn                    | 8FFh          | /∪n – /⊦n                    | 97Fh          | 70n – 7Fn                    | 9FFh          | 70n – 7Fn                    | A7Fh  | /∪n – /⊢n                    | AFFh  | 70n – 7⊢n                    | B7Fh          | 70n – 7Fn                    | BFFh  | /∪n – /⊢n                    |

PIC16LF1554/1559

| Address | Name                  | Bit 7        | Bit 6                                         | Bit 5          | Bit 4            | Bit 3            | Bit 2        | Bit 1          | Bit 0          | Value on:<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|-----------------------|--------------|-----------------------------------------------|----------------|------------------|------------------|--------------|----------------|----------------|-----------------------|---------------------------------|
| Bank 6  |                       |              |                                               |                |                  |                  |              |                |                |                       |                                 |
| 300h    | INDF0 <sup>(1)</sup>  | Addressing t | this location us                              | es contents of | FSR0H/FSR0       | )L to address    | data memor   | y (not a physi | ical register) | XXXX XXXX             | uuuu uuuu                       |
| 301h    | INDF1 <sup>(1)</sup>  | Addressing t | this location us                              | es contents of | FSR1H/FSR1       | L to address     | data memor   | y (not a physi | ical register) | XXXX XXXX             | uuuu uuuu                       |
| 302h    | PCL <sup>(1)</sup>    |              |                                               | Program C      | Counter (PC) L   | east Significa   | ant Byte     |                |                | 0000 0000             | 0000 0000                       |
| 303h    | STATUS <sup>(1)</sup> | _            | _                                             | _              | TO               | PD               | Z            | DC             | С              | 1 1000                | q quuu                          |
| 304h    | FSR0L <sup>(1)</sup>  |              |                                               | Indirect Da    | ata Memory Ad    | dress 0 Low      | Pointer      |                |                | 0000 0000             | uuuu uuuu                       |
| 305h    | FSR0H <sup>(1)</sup>  |              |                                               | Indirect Da    | ta Memory Ac     | ldress 0 High    | Pointer      |                |                | 0000 0000             | 0000 0000                       |
| 306h    | FSR1L <sup>(1)</sup>  |              | Indirect Data Memory Address 1 Low Pointer 00 |                |                  |                  |              |                | 0000 0000      | uuuu uuuu             |                                 |
| 307h    | FSR1H <sup>(1)</sup>  |              |                                               | Indirect Da    | ta Memory Ac     | ldress 1 High    | Pointer      |                |                | 0000 0000             | 0000 0000                       |
| 308h    | BSR <sup>(1)</sup>    | -            | _                                             | _              |                  |                  | BSR<4:0>     |                |                | 0 0000                | 0 0000                          |
| 309h    | WREG <sup>(1)</sup>   |              |                                               |                | Working R        | egister          |              |                |                | 0000 0000             | uuuu uuuu                       |
| 30Ah    | PCLATH <sup>(1)</sup> | _            |                                               | Write Bu       | ffer for the upp | per 7 bits of th | ne Program C | Counter        |                | -000 0000             | -000 0000                       |
| 30Bh    | INTCON <sup>(1)</sup> | GIE          | PEIE                                          | TMR0IE         | INTE             | IOCIE            | TMR0IF       | INTF           | IOCIF          | 0000 0000             | 0000 0000                       |
| 30Ch    | —                     |              | Unimplemented                                 |                |                  |                  |              | _              | _              |                       |                                 |
| 30Dh    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 30Eh    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 30Fh    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 310h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 311h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 312h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 313h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 314h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 315h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 316h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 317h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 318h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 319h    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | -                               |
| 31Ah    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | -                               |
| 31Bh    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 31Ch    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | —                     | _                               |
| 31Dh    | _                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 31Eh    | _                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |
| 31Fh    | —                     |              |                                               |                | Unimplem         | ented            |              |                |                | _                     | _                               |

#### **TABLE 3-9:** SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

Legend:

x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'. These registers can be accessed from any bank. Note 1:

2: PIC16LF1554.

PIC16LF1559. 3:

4: These registers/bits are available at two address locations, in Bank 1 and Bank 14.

#### 3.3 PCL and PCLATH

The Program Counter (PC) is 15 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<14:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 3-4 shows the five situations for the loading of the PC.

FIGURE 3-4: LOADING OF PC IN DIFFERENT SITUATIONS



#### 3.3.1 MODIFYING PCL

Executing any instruction with the PCL register as the destination simultaneously causes the Program Counter PC<14:8> bits (PCH) to be replaced by the contents of the PCLATH register. This allows the entire contents of the program counter to be changed by writing the desired upper seven bits to the PCLATH register. When the lower eight bits are written to the PCL register, all 15 bits of the program counter will change to the values contained in the PCLATH register.

#### 3.3.2 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When performing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to Application Note AN556, *"Implementing a Table Read"* (DS00556).

#### 3.3.3 COMPUTED FUNCTION CALLS

A computed function CALL allows programs to maintain tables of functions and provide another way to execute state machines or look-up tables. When performing a table read using a computed function CALL, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block).

If using the CALL instruction, the PCH<2:0> and PCL registers are loaded with the operand of the CALL instruction. PCH<6:3> is loaded with PCLATH<6:3>.

The CALLW instruction enables computed calls by combining PCLATH and W to form the destination address. A computed CALLW is accomplished by loading the W register with the desired address and executing CALLW. The PCL register is loaded with the value of W and PCH is loaded with PCLATH.

#### 3.3.4 BRANCHING

The branching instructions add an offset to the PC. This allows relocatable code and code that crosses page boundaries. There are two forms of branching, BRW and BRA. The PC will have incremented to fetch the next instruction in both cases. When using either branching instruction, a PCL memory boundary may be crossed.

If using BRW, load the W register with the desired unsigned address and execute BRW. The entire PC will be loaded with the address PC + 1 + W.

If using BRA, the entire PC will be loaded with PC + 1 + the signed value of the operand of the BRA instruction.

#### 10.2.2 FLASH MEMORY UNLOCK SEQUENCE

The unlock sequence is a mechanism that protects the Flash program memory from unintended self-write programming or erasing. The sequence must be executed and completed without interruption to successfully complete any of the following operations:

- Row Erase
- · Load program memory write latches
- Write of program memory write latches to program memory
- Write of program memory write latches to User IDs

The unlock sequence consists of the following steps:

- 1. Write 55h to PMCON2
- 2. Write AAh to PMCON2
- 3. Set the WR bit in PMCON1
- 4. NOP instruction
- 5. NOP instruction

Once the WR bit is set, the processor will always force two NOP instructions. When an Erase Row or Program Row operation is being performed, the processor will stall internal operations (typical 2 ms), until the operation is complete and then resume with the next instruction. When the operation is loading the program memory write latches, the processor will always force the two NOP instructions and continue uninterrupted with the next instruction.

Since the unlock sequence must not be interrupted, global interrupts should be disabled prior to the unlock sequence and re-enabled after the unlock sequence is completed.



#### FLASH PROGRAM MEMORY UNLOCK SEQUENCE FLOWCHART



#### 10.3 Modifying Flash Program Memory

When modifying existing data in a program memory row, and data within that row must be preserved, it must first be read and saved in a RAM image. Program memory is modified using the following steps:

- 1. Load the starting address of the row to be modified.
- 2. Read the existing data from the row into a RAM image.
- 3. Modify the RAM image to contain the new data to be written into program memory.
- 4. Load the starting address of the row to be rewritten.
- 5. Erase the program memory row.
- 6. Load the write latches with data from the RAM image.
- 7. Initiate a programming operation.

### FIGURE 10-7: FLASH PROGRAM MEMORY MODIFY FLOWCHART



#### 11.5 PORTB Registers (PIC16LF1559 Only)

#### 11.5.1 DATA REGISTER

PORTB is a 4-bit wide, bidirectional port. The corresponding data direction register is TRISB (Register 11-8). Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., disable the output driver). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTB register (Register 11-7) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATB).

#### 11.5.2 DIRECTION CONTROL

The TRISB register (Register 11-8) controls the PORTB pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISB register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### 11.5.3 ANALOG CONTROL

The ANSELB register (Register 11-10) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELB bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELB bits has no effect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELB bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSELx bits        |
|       | must be initialized to '0' by user software. |

#### 11.5.4 PORTB FUNCTIONS AND OUTPUT PRIORITIES

Each PORTB pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 11-5.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority.

Analog input functions, such as ADC and comparator inputs, are not shown in the priority lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELx registers. Digital output functions may control the pin when it is in Analog mode with the priority shown below in Table 11-5.

| TABLE 11-5: | PORTB OUTPUT PRIORITY |
|-------------|-----------------------|
|-------------|-----------------------|

| Pin Name | Function Priority <sup>(1)</sup> |
|----------|----------------------------------|
| RB4      | SDA<br>RB4                       |
| RB5      | RB5                              |
| RB6      | SCL<br>SCK<br>RB6                |
| RB7      | TX<br>RB7                        |

Note 1: Priority listed from highest to lowest.

#### **15.4 ADC Acquisition Requirements**

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 15-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), refer to Figure 15-4. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 15-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

#### EQUATION 15-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 50°C and external impedance of 10 kΩ 3.3V VDD TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient= TAMP + TC + TCOFF= 2 µs + TC + [(Temperature - 25°C)(0.05 µs/°C)]The value for TC can be approximated with the following equations: $<math display="block">VAPPLIED\left(1 - \frac{1}{(2^{n+1}) - 1}\right) = VCHOLD \qquad ;[1] VCHOLD charged to within 1/2 lsb$   $VAPPLIED\left(1 - e^{\frac{-TC}{RC}}\right) = VCHOLD \qquad ;[2] VCHOLD charge response to VAPPLIED$   $VAPPLIED\left(1 - e^{\frac{-TC}{RC}}\right) = VAPPLIED\left(1 - \frac{1}{(2^{n+1}) - 1}\right) \qquad ;combining [1] and [2]$ Note: Where n = number of bits of the ADC.

Solving for TC:  $TC = -CHOLD(RIC + RSS + RS) \ln(1/2047)$   $= -15 pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)$   $= 2.06 \ \mu s$ 

Therefore:  $TACQ = 2\mu s + 2.06\mu s + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$ = 5.31 \mu s

Note 1: The reference voltage (VRPOS) has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification.
- **4:** The calculation above assumed CHOLD = 15pF. This value can be larger than 15pF by setting the AADxCAP register.



## **FIGURE 16-6:**

C16LF1554/1559

| R/W-0/              | 0 R/W-0/0                                                                                                                                                                                                                                                                        | R/W-0/0                                                                             | R/W-0/0                                                  | U-0                                                   | U-0                                           | R/W-0/0         | R/W-0/0        |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------|-----------------|----------------|
| ADFM                |                                                                                                                                                                                                                                                                                  | ADCS<2:0>                                                                           |                                                          |                                                       | GO/DONE_ALL                                   | ADPR            | EF<1:0>        |
| bit 7               |                                                                                                                                                                                                                                                                                  |                                                                                     |                                                          |                                                       | ·                                             |                 | bit 0          |
|                     |                                                                                                                                                                                                                                                                                  |                                                                                     |                                                          |                                                       |                                               |                 |                |
| Legend:             |                                                                                                                                                                                                                                                                                  |                                                                                     |                                                          |                                                       |                                               |                 |                |
| R = Reada           | able bit                                                                                                                                                                                                                                                                         | W = Writable                                                                        | bit                                                      | U = Unimpl                                            | emented bit, read as                          | s 'O'           |                |
| u = Bit is ι        | unchanged                                                                                                                                                                                                                                                                        | x = Bit is unkr                                                                     | iown                                                     | -n/n = Value                                          | e at POR and BOR/                             | Value at all ot | her Resets     |
| '1' = Bit is        | set                                                                                                                                                                                                                                                                              | '0' = Bit is clea                                                                   | ared                                                     |                                                       |                                               |                 |                |
| bit 7               | ADFM: ADC<br>1 = Right jus<br>is loaded<br>0 = Left justi<br>loaded.                                                                                                                                                                                                             | Result Format<br>stified. Six Most<br>d.<br>fied. Six Least S                       | Select bit<br>Significant bi<br>Significant bits         | ts of AADxRE                                          | SxH are set to '0' v<br>SxL are set to '0' wh | when the conve  | version result |
| bit 6-4             | bit 6-4 ADCS<2:0>: ADC Conversion Clock Select bits<br>111 = FRC (clock supplied from a dedicated RC oscillator)<br>110 = Fosc/64<br>101 = Fosc/16<br>100 = Fosc/4<br>011 = FRC (clock supplied from a dedicated RC oscillator)<br>010 = Fosc/32<br>001 = Fosc/8<br>202 = Fosc/9 |                                                                                     |                                                          |                                                       |                                               |                 |                |
| bit 3               | Unimplemer                                                                                                                                                                                                                                                                       | nted: Read as '                                                                     | כי                                                       |                                                       |                                               |                 |                |
| bit 2               | GO/DONE_A<br>1 = Synchro<br>ADxON<br>0 = Synchro                                                                                                                                                                                                                                 | ALL <sup>(3)</sup> : Synchro<br>nized ADC cor<br>= 1.<br>nized ADC con <sup>-</sup> | nized ADC Co<br>version in pro<br>version compl          | onversion Sta<br>ogress. Settir<br>eted/ not in p     | tus bit<br>ig this bit starts cor<br>rogress. | nversion in a   | ny ADC with    |
| bit 1-0             | <b>ADPREF&lt;1:</b><br>00 = VREFH<br>01 = Reserv<br>10 = VREFH<br>11 = VREFH                                                                                                                                                                                                     | 0>: ADC Positive<br>is connected to<br>ed<br>is connected to<br>is connected to     | ve Voltage Ref<br>VDD<br>external VREF<br>internal Fixed | ference Confi<br>+ pin <sup>(4)</sup><br>Voltage Refe | guration bits<br>erence                       |                 |                |
| Note 1:<br>2:<br>3: | Bank 1 name is A<br>Bank 14 name is<br>Setting this bit trig                                                                                                                                                                                                                     | DCON1.<br>AADCON1/AD(<br>gers the GO/D                                              | COMCON.<br>ONEx bits in b                                | oth ADCs. Ea                                          | ach ADC will run a c                          | onversion acc   | cording to its |

#### **REGISTER 16-5:** AADCON1<sup>(1)</sup>/ADCOMCON<sup>(2)</sup>: HARDWARE CVD CONTROL REGISTER 1<sup>(1,2)</sup>

control register settings. This bit reads as an OR of the individual GO/DONEx bits.
4: When selecting the VREF+ pin as the source of the positive reference, be aware that a minimum voltage specification exists. See Section 25.0 "Electrical Specifications" for details.

#### 18.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is a 16-bit timer/counter with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- Programmable internal or external clock source
- · 2-bit prescaler
- · Optionally synchronized comparator out
- Multiple Timer1 gate (count enable) sources

- · Interrupt on overflow
- Wake-up on overflow (external clock, Asynchronous mode only)
- ADC Auto-Conversion Trigger(s)
- Selectable Gate Source Polarity
- · Gate Toggle mode
- · Gate Single-Pulse mode
- · Gate Value Status
- · Gate Event Interrupt

Figure 18-1 is a block diagram of the Timer1 module.



#### FIGURE 18-1: TIMER1 BLOCK DIAGRAM





#### 20.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPSTAT)
- MSSP Control Register 1 (SSPCON1)
- MSSP Control Register 3 (SSPCON3)
- MSSP Data Buffer register (SSPBUF)
- MSSP Address register (SSPADD)
- MSSP Shift register (SSPSR) (Not directly accessible)

SSPCON1 and SSPSTAT are the control and STATUS registers in SPI mode operation. The SSPCON1 register is readable and writable. The lower six bits of the SSPSTAT are read-only. The upper two bits of the SSPSTAT are read/write.

In SPI master mode, SSPADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 20.7 "Baud Rate Generator"** 

SSPSR is the shift register used for shifting data in and out. SSPBUF provides indirect access to the SSPSR register. SSPBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPSR and SSPBUF together create a buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPBUF and the SSP1IF interrupt is set.

During transmission, the SSPBUF is not buffered. A write to SSPBUF will write to both SSPBUF and SSPSR.

### 20.3 I<sup>2</sup>C MODE OVERVIEW

The Inter-Integrated Circuit Bus (I<sup>2</sup>C) is a multi-master serial data communication bus. Devices communicate in a master/slave environment where the master devices initiate the communication. A Slave device is controlled through addressing.

The I<sup>2</sup>C bus specifies two signal connections:

- Serial Clock (SCL)
- Serial Data (SDA)

Figure 20-2 and Figure 20-3 show the block diagrams of the MSSP module when operating in  $I^2C$  mode.

Both the SCL and SDA connections are bidirectional open-drain lines, each requiring pull-up resistors for the supply voltage. Pulling the line to ground is considered a logical zero and letting the line float is considered a logical one.

Figure 20-11 shows a typical connection between two processors configured as master and slave devices.

The  $I^2C$  bus can operate with one or more master devices and one or more slave devices.

There are four potential modes of operation for a given device:

- Master Transmit mode
   (master is transmitting data to a slave)
- Master Receive mode
   (master is receiving data from a slave)
- Slave Transmit mode (slave is transmitting data to a master)
- Slave Receive mode (slave is receiving data from the master)

To begin communication, a master device starts out in Master Transmit mode. The master device sends out a Start bit followed by the address byte of the slave it intends to communicate with. This is followed by a single Read/Write bit, which determines whether the master intends to transmit to or receive data from the slave device.

If the requested slave exists on the bus, it will respond with an Acknowledge bit, otherwise known as an ACK. The master then continues in either Transmit mode or Receive mode and the slave continues in the complement, either in Receive mode or Transmit mode, respectively.

A Start bit is indicated by a high-to-low transition of the SDA line while the SCL line is held high. Address and data bytes are sent out, Most Significant bit (MSb) first. The Read/Write bit is sent out as a logical one when the master intends to read data from the slave, and is sent out as a logical zero when it intends to write data to the slave.

## FIGURE 20-11: I<sup>2</sup>C MASTER/



The Acknowledge bit  $(\overline{ACK})$  is an active-low signal, which holds the SDA line low to indicate to the transmitter that the slave device has received the transmitted data and is ready to receive more.

The transition of a data bit is always performed while the SCL line is held low. Transitions that occur while the SCL line is held high are used to indicate Start and Stop bits.

If the master intends to write to the slave, then it repeatedly sends out a byte of data, with the slave responding after each byte with an ACK bit. In this example, the master device is in Master Transmit mode and the slave is in Slave Receive mode.

If the master intends to read from the slave, then it repeatedly receives a byte of data from the slave, and responds after each byte with an  $\overline{ACK}$  bit. In this example, the master device is in Master Receive mode and the slave is Slave Transmit mode.

On the last byte of data communicated, the master device may end the transmission by sending a Stop bit. If the master device is in Receive mode, it first sends a not ACK bit in place of an ACK and then terminates the transfer with a Stop bit.

In some cases, the master may want to maintain control of the bus and re-initiate another transmission. If so, the master device may send another Start bit in place of the Stop bit or last ACK bit when it is in receive mode.

The I<sup>2</sup>C bus specifies three message protocols;

- Single message where a master writes data to a slave.
- Single message where a master reads data from a slave.
- Combined message where a master initiates a minimum of two writes, or two reads, or a combination of writes and reads, to one or more slaves.

When one device is transmitting a logical one, or letting the line float, and a second device is transmitting a logical zero, or holding the line low, the first device can detect that the line is not a logical one. This detection, when used on the SCL line, is called clock stretching. Clock stretching gives slave devices a mechanism to control the flow of data. When this detection is used on



| Name    | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|-------------------------------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| BAUDCON | ABDOVF                        | RCIDL  | —      | SCKP   | BRG16  | —      | WUE    | ABDEN  | 245                 |
| INTCON  | GIE                           | PEIE   | TMR0IE | INTE   | IOCIE  | TMR0IF | INTF   | IOCIF  | 77                  |
| PIE1    | TMR1GIE                       | AD1IE  | RCIE   | TXIE   | SSP1IE | _      | TMR2IE | TMR1IE | 78                  |
| PIR1    | TMR1GIF                       | AD1IF  | RCIF   | TXIF   | SSP1IF | —      | TMR2IF | TMR1IF | 80                  |
| RCSTA   | SPEN                          | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 244                 |
| SPBRGL  |                               |        |        | BRG    | <7:0>  |        |        |        | 246*                |
| SPBRGH  |                               |        |        | BRG<   | :15:8> |        |        |        | 246*                |
| TRISB   | TRISB7                        | TRISB6 | TRISB5 | TRISB4 |        | _      | _      | _      | 112                 |
| TXREG   | EUSART Transmit Data Register |        |        |        |        |        |        |        | 236                 |
| TXSTA   | CSRC                          | TX9    | TXEN   | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 243                 |
|         | CSRC                          | 1.X9   | IXEN   | SYNC   | SENDB  | BRGH   | IKMI   | TX9D   | 243                 |

#### TABLE 21-1: SUMMARY OF REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for asynchronous transmission.

\* Page provides register information.

#### 21.1.2 EUSART ASYNCHRONOUS RECEIVER

The Asynchronous mode is typically used in RS-232 systems. The receiver block diagram is shown in Figure 21-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCREG register.

#### 21.1.2.1 Enabling the Receiver

The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits:

- CREN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the CREN bit of the RCSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART. The programmer must set the corresponding TRISx bit to configure the RX/DT I/O pin as an input.

**Note:** If the RX/DT function is on an analog pin, the corresponding ANSELx bit must be cleared for the receiver to function.

#### 21.1.2.2 Receiving Data

The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 21.1.2.4 "Receive Framing Error" for more information on framing errors.

Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCREG register.

| Note: | If the receive FIFO is overrun, no additional characters will be received until the overrun condition is cleared. See <b>Section 21.1.2.5</b> |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|       | "Receive Overrun Error" for more information on overrun errors.                                                                               |

#### 21.1.2.3 Receive Interrupts

The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCIF interrupts are enabled by setting all of the following bits:

- RCIE, Interrupt Enable bit of the PIE1 register
- PEIE, Peripheral Interrupt Enable bit of the INTCON register
- GIE, Global Interrupt Enable bit of the INTCON register

The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

| C    | Configuration Bits |      |                     | Baud Pate Formula |  |  |  |
|------|--------------------|------|---------------------|-------------------|--|--|--|
| SYNC | BRG16              | BRGH | BRG/EUSART Mode     |                   |  |  |  |
| 0    | 0                  | 0    | 8-bit/Asynchronous  | Fosc/[64 (n+1)]   |  |  |  |
| 0    | 0                  | 1    | 8-bit/Asynchronous  | Fosc/[16 (n+1)]   |  |  |  |
| 0    | 1                  | 0    | 16-bit/Asynchronous |                   |  |  |  |
| 0    | 1                  | 1    | 16-bit/Asynchronous |                   |  |  |  |
| 1    | 0                  | x    | 8-bit/Synchronous   | Fosc/[4 (n+1)]    |  |  |  |
| 1    | 1                  | x    | 16-bit/Synchronous  |                   |  |  |  |

#### TABLE 21-3: BAUD RATE FORMULAS

**Legend:** x = Don't care, n = value of SPBRGH, SPBRGL register pair.

#### TABLE 21-4: SUMMARY OF REGISTERS ASSOCIATED WITH THE BAUD RATE GENERATOR

| Name    | Bit 7     | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>on Page |
|---------|-----------|-------|-------|-------|-------|-------|-------|-------|---------------------|
| BAUDCON | ABDOVF    | RCIDL | —     | SCKP  | BRG16 | —     | WUE   | ABDEN | 245                 |
| RCSTA   | SPEN      | RX9   | SREN  | CREN  | ADDEN | FERR  | OERR  | RX9D  | 244                 |
| SPBRGL  |           |       |       | BRG   | <7:0> |       |       |       | 246*                |
| SPBRGH  | BRG<15:8> |       |       |       |       |       |       |       |                     |
| TXSTA   | CSRC      | TX9   | TXEN  | SYNC  | SENDB | BRGH  | TRMT  | TX9D  | 243                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for the Baud Rate Generator.

\* Page provides register information.

## 21.5.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 21.5.1.5 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- · SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 21.5.2.4 Synchronous Slave Reception Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSELx bit for both the CK and DT pins (if applicable).
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the CREN bit to enable reception.
- The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

| Name    | Bit 7   | Bit 6  | Bit 5  | Bit 4      | Bit 3      | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|---------|--------|--------|------------|------------|--------|--------|--------|---------------------|
| BAUDCON | ABDOVF  | RCIDL  | —      | SCKP       | BRG16      | —      | WUE    | ABDEN  | 245                 |
| INTCON  | GIE     | PEIE   | TMR0IE | INTE       | IOCIE      | TMR0IF | INTF   | IOCIF  | 77                  |
| PIE1    | TMR1GIE | AD1IE  | RCIE   | TXIE       | SSP1IE     |        | TMR2IE | TMR1IE | 78                  |
| PIR1    | TMR1GIF | AD1IF  | RCIF   | TXIF       | SSP1IF     |        | TMR2IF | TMR1IF | 80                  |
| RCREG   |         |        | EUS    | ART Receiv | e Data Reg | jister |        |        | 239*                |
| RCSTA   | SPEN    | RX9    | SREN   | CREN       | ADDEN      | FERR   | OERR   | RX9D   | 244                 |
| TRISB   | TRISB7  | TRISB6 | TRISB5 | TRISB4     |            |        |        | _      | 112                 |
| TXSTA   | CSRC    | TX9    | TXEN   | SYNC       | SENDB      | BRGH   | TRMT   | TX9D   | 243                 |

## TABLE 21-10: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for synchronous slave reception.

\* Page provides register information.

| BCF              | Bit Clear f                                                         |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [label]BCF f,b                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $0 \rightarrow (f < b >)$                                           |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is cleared.                                 |

| BTFSC            | Bit Test f, Skip if Clear                                                                                                                                                                                                     |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] BTFSC f,b                                                                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                           |
| Operation:       | skip if (f <b>) = 0</b>                                                                                                                                                                                                       |
| Status Affected: | None                                                                                                                                                                                                                          |
| Description:     | If bit 'b' in register 'f' is '1', the next<br>instruction is executed.<br>If bit 'b', in register 'f', is '0', the next<br>instruction is discarded, and a NOP is<br>executed instead, making this a<br>2-cycle instruction. |

| BRA              | Relative Branch                                                                                                                                                                                                               |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]BRA label<br>[ <i>label</i> ]BRA \$+k                                                                                                                                                                         |
| Operands:        | -256 $\leq$ label - PC + 1 $\leq$ 255 -256 $\leq$ k $\leq$ 255                                                                                                                                                                |
| Operation:       | $(PC) + 1 + k \rightarrow PC$                                                                                                                                                                                                 |
| Status Affected: | None                                                                                                                                                                                                                          |
| Description:     | Add the signed 9-bit literal 'k' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 1 + k. This instruction is a 2-cycle instruction. This branch has a limited range. |

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label]BTFSS f,b                                                                                                                                                                                                |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b < 7 \end{array}$                                                                                                                                                |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                                                                                         |
| Status Affected: | None                                                                                                                                                                                                            |
| Description:     | If bit 'b' in register 'f' is '0', the next<br>instruction is executed.<br>If bit 'b' is '1', then the next<br>instruction is discarded and a NOP is<br>executed instead, making this a<br>2-cycle instruction. |

# BRWRelative Branch with WSyntax:[ label ] BRWOperands:None

| Operation:       | $(PC) + (W) \rightarrow PC$                                                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Status Affected: | None                                                                                                                                                                                                              |
| Description:     | Add the contents of W (unsigned) to<br>the PC. Since the PC will have incre-<br>mented to fetch the next instruction,<br>the new address will be PC + 1 + (W).<br>This instruction is a 2-cycle instruc-<br>tion. |
|                  | uon.                                                                                                                                                                                                              |

| BSF              | Bit Set f                                                           |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]BSF f,b                                             |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $1 \rightarrow (f < b >)$                                           |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is set.                                     |

**Note:** Unless otherwise noted CIN = 0.1  $\mu$ F and TA = 25°C.



FIGURE 26-1: IDD, EC Oscillator, Low-Power mode, Fosc=32 kHz



Medium-Power Mode



High-Power Mode



**FIGURE 26-4:** IDD, EC Oscillator, Low-Power mode, Fosc = 500 kHz



FIGURE 26-5: IDD Maximum, EC Oscillator, Medium-Power Mode



FIGURE 26-6: IDD Maximum, EC Oscillator, High-Power Mode



**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



TOP VIEW





VIEW A-A

Microchip Technology Drawing No. C04-065C Sheet 1 of 2