

#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | PowerPC 603e                                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 200MHz                                                                   |
| Co-Processors/DSP               | -                                                                        |
| RAM Controllers                 | -                                                                        |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | -                                                                        |
| SATA                            | -                                                                        |
| USB                             | -                                                                        |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | -40°C ~ 110°C (TC)                                                       |
| Security Features               | -                                                                        |
| Package / Case                  | 255-BCBGA Exposed Pad                                                    |
| Supplier Device Package         | 255-CI-CBGA (21x21)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/tspc603rvgs8lc |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The 603R uses an advanced, 2.5/3.3V CMOS process technology and maintains full interface compatibility with TTL devices. It also integrates in-system testability and debugging features through JTAG boundary-scan capabilities.

# 2. Screening/Quality/Packaging

This product is manufactured in full compliance with:

- HITCE CBGA according to Atmel Standards
- CI-CGA 255 and Cerquad: MIL-PRF-38535 class Q or according to Atmel standards
- CBGA 255: Upscreenings based upon Atmel standards
- CBGA, CI-CGA, HiTCE packages:
  - Full military temperature range ( $T_c = -55^{\circ}C$ ,  $T_i = +125^{\circ}C$ )
  - Industrial temperature range  $(T_C = -40^{\circ}C, T_j = +110^{\circ}C)$
- Cerquad:
  - Full military temperature range ( $T_c = -55^{\circ}C$ ,  $T_c = +125^{\circ}C$ )
  - Industrial temperature range  $(T_c = -40^{\circ}C, T_c = +110^{\circ}C)$
  - Commercial temperature ranges ( $T_c = 0^\circ C$ ,  $T_c = +70^\circ C$ )
- Internal I/O Power Supply =  $2.5 \pm 5\%$  //  $3.3V \pm 5\%$





- a Load/Store Unit (LSU)
- a System Register Unit (SRU)

The ability to execute five instructions in parallel and the use of simple instructions with rapid execution times yield high efficiency and throughput for 603R-based systems. Most integer instructions execute in one clock cycle. The FPU is pipelined so a single-precision multiply-add instruction can be issued every clock cycle.

The 603R provides independent on-chip, 16 Kbyte, four-way set-associative, physically addressed caches for instructions and data, as well as on-chip instruction and data Memory Management Units (MMUs). The MMUs contain 64-entry, two-way set-associative, Data and Instruction Translation Lookaside Buffers (DTLB and ITLB) that provide support for demand-paged virtual memory address translation and variable-sized block translation. The TLBs and caches use a Least Recently Used (LRU) replacement algorithm. The 603R also supports block address translation through the use of two independent Instruction and Data Block Address Translation (IBAT and DBAT) arrays of four entries each. Effective addresses are compared simultaneously with all four entries in the BAT array during block translation. In accordance with the PowerPC architecture, if an effective address hits in both the TLB and BAT array, the BAT translation has priority.

The 603R has a selectable 32- or 64-bit data bus and a 32-bit address bus. The 603R interface protocol allows multiple masters to compete for system resources through a central external arbiter. The 603R provides a three-state coherency protocol that supports the exclusive, modified, and invalid cache states. This protocol is a compatible subset of the MESI (Modified/Exclusive/Shared/Invalid) four-state protocol and operates coherently in systems that contain four-state caches. The 603R supports single-beat and burst data transfers for memory accesses, and supports memory-mapped I/Os.

The 603R uses an advanced, 0.29  $\mu m$  5-metal-layer CMOS process technology and maintains full interface compatibility with TTL devices.

### 5. Signal Description

Figure 5-1 on page 5, Table 10-5 and Table 10-6 on page 20 describe the signals on the TSPC603R and indicate signal functions. The test signals, TRST, TMS, TCK, TDI and TDO, comply with the subset P-1149.1 of the IEEE testability bus standard.

The three signals  $\overline{LSSD\_MODE}$ , LI\_TSTCLK and L2\_TSTCLK are test signals for factory use only and must be pulled up to V<sub>DD</sub> for normal machine operations.



### 7.1 Design and Construction

### 7.1.1 Terminal Connections

Depending on the package, the terminal connections are as shown in Table 10-2 on page 15, Table 10-4 on page 18, "Recommended Operating Conditions" on page 6, Figure 15-2 on page 49, Figure 15-4 on page 52 and Figure 5-1 on page 5.

### 7.1.2 Lead Material and Finish

Lead material and finish shall be as specified in MIL-STD-1835. (See "Package Mechanical Data" on page 47.)

### 7.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only and functional operation at the maximum is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

| Parameter                 | Symbol           | Min  | Max  | Unit |
|---------------------------|------------------|------|------|------|
| Core supply voltage       | V <sub>DD</sub>  | -0.3 | 2.75 | V    |
| PLL supply voltage        | $AV_{DD}$        | -0.3 | 2.75 | V    |
| I/O supply voltage        | $OV_{DD}$        | -0.3 | 3.6  | V    |
| Input voltage             | V <sub>IN</sub>  | -0.3 | 5.5  | V    |
| Storage temperature range | T <sub>STG</sub> | -55  | +150 | °C   |

### 7.2.1 Absolute Maximum Ratings for the 603R<sup>(1)(2)(3)</sup>

Notes: 1. **Caution**: The input voltage must not be greater than OV<sub>DD</sub> by more than 2.5V at any time, including during power-on reset.

- Caution: The OV<sub>DD</sub> voltage must not be greater than V<sub>DD</sub>/AV<sub>DD</sub> by more than 1.2V at any time, including during power-on reset.
- 3. **Caution**: The V<sub>DD</sub>/AV<sub>DD</sub> voltage must not be greater than OV<sub>DD</sub> by more than 0.4V at any time, including during power-on reset.

Functional operating conditions are given in AC and DC electrical specifications. Stresses beyond the absolute maximums listed may affect device reliability or cause permanent damage to the device.

### 7.2.2 Recommended Operating Conditions

The following are the recommended and tested operating conditions. Proper device operation outside of these ranges is not guaranteed.

#### 7.2.3 Recommended Operating Conditions

| Parameter                                          | Symbol           | Min   | Max   | Unit |
|----------------------------------------------------|------------------|-------|-------|------|
| Core supply voltage                                | V <sub>DD</sub>  | 2.375 | 2.625 | V    |
| PLL supply voltage                                 | $AV_{DD}$        | 2.375 | 2.625 | V    |
| I/O supply voltage                                 | OV <sub>DD</sub> | 3.135 | 3.465 | V    |
| Input voltage                                      | V <sub>IN</sub>  | GND   | 5.5   | V    |
| Operating temperature                              | T <sub>c</sub>   | -55   | +125  | °C   |
| Junction operating temperature specific to Cerquad | T <sub>i</sub>   | _     | +135  | °C   |



## 10.2.1 Pinout Listing

### Table 10-3.Power and Ground Pins

|                         | CERQUAD                                                                                                 | Pin Number                                                                                                |
|-------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
|                         | VCC                                                                                                     | GND                                                                                                       |
| PLL (AV <sub>DD</sub> ) | 209                                                                                                     |                                                                                                           |
| Internal Logic          | 4, 14, 24, 34, 44, 59, 122, 137, 147, 157, 167, 177,<br>207                                             | 9, 19,29, 39, 49, 65, 116, 132, 142, 152, 162, 172,<br>182, 206, 239                                      |
| Output Drivers          | 10, 20, 35, 45, 54, 61, 70, 79, 88, 96, 104, 112, 121, 128, 138, 148, 163, 173, 183, 194, 222, 229, 240 | 8, 18, 33, 43, 53, 60, 69, 77, 86, 95, 103, 111, 120,<br>127, 136, 146, 161, 171, 181, 193, 220, 228, 238 |

## Table 10-4. Signal Pinout Listing

| Signal Name | CERQUAD Pin Number                                                                                                                                    |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[0-31]     | 179, 2, 178, 3, 176, 5, 175, 6, 174, 7, 170, 11, 169, 12, 168, 13, 166, 15, 165, 16, 164, 17, 160, 21, 159, 22,<br>158, 23, 151, 30, 144, 37          |
| AACK        | 28                                                                                                                                                    |
| ABB         | 36                                                                                                                                                    |
| AP[0-3]     | 231,230,227,226                                                                                                                                       |
| APE         | 218                                                                                                                                                   |
| ARTRY       | 32                                                                                                                                                    |
| BG          | 27                                                                                                                                                    |
| BR          | 219                                                                                                                                                   |
| CI          | 237                                                                                                                                                   |
| CKSTP_IN    | 215                                                                                                                                                   |
| CKSTP_OUT   | 216                                                                                                                                                   |
| CLK_OUT     | 221                                                                                                                                                   |
| CSE[0-1]    | 225,150                                                                                                                                               |
| DBB         | 145                                                                                                                                                   |
| DBG         | 26                                                                                                                                                    |
| DBDIS       | 153                                                                                                                                                   |
| DBWO        | 25                                                                                                                                                    |
| DH[0-31]    | 115, 114, 113, 110, 109, 108, 99, 98, 97, 94, 93, 92, 91, 90, 89, 87, 85, 84, 83, 82, 81, 80, 78, 76, 75, 74, 73, 72, 71, 68, 67, 66                  |
| DL[0-31]    | 143, 141, 140, 139, 135, 134, 133, 131, 130, 129, 126, 125, 124, 123, 119, 118, 117, 107, 106, 105, 102, 101, 100, 51, 52, 55, 56, 57, 58, 62, 63, 64 |
| DP[0-7]     | 38, 40, 41, 42, 46, 47, 48, 50                                                                                                                        |
| DPE         | 217                                                                                                                                                   |
| DRTRY       | 156                                                                                                                                                   |
| GBL         | 1                                                                                                                                                     |
| HRESET      | 214                                                                                                                                                   |

#### Signal Abbreviation Signal Name **Signal Function** Туре If output, a transaction is global Global GBL I/O If input, a transaction must be snooped by the 603R HRESET Hard Reset Initiates a complete hard reset operation Input INT Interrupt Initiates an interrupt if bit EE of MSR register is set Input LSSD MODE LSSD test control signal for factory use only Input Factory Test L1\_TSTCLK LSSD test control signal for factory use only Input L2\_TSTCLK LSSD test control signal for factory use only Input Machine Check Initiates a machine check interrupt operation if the bit ME of MSR register and MCP Input Interrupt bit EMCP of HID0 register are set PLL Configuration PLL\_CFG[0-3] Configures the operation of the PLL and the internal processor clock frequency Input Available only on BGA package VOLTDETGND Output Power supply indicator Indicates to the power supply that a low-voltage processor is present. Quiescent All bus activity has terminated and the 603R may enter a guiescent (or low QACK Input Acknowledge power) state QREQ **Quiescent Request** Is requesting all bus activity normally to enter a quiescent (low power) state Output Represents the state of the reservation coherency bit in the reservation Reservation RSRV Output address register System Management Initiates a system management interrupt operation if the bit EE of MSR register SMI Input Interrupt is set Soft Reset SRESET Initiates processing for a reset exception Input Represents the primary clock input for the 603R, and the bus clock frequency System Clock SYSCLK Input for 603R bus operation Test Clock CLK\_OUT Provides PLL clock output for PLL testing and monitoring Output A single-beat data transfer completed successfully or a data beat in a burst TA Transfer Acknowledge Input transfer completed successfully **Timebase Enable** TBEN The timebase should continue clocking Input If output, a burst transfer is in progress TBST I/O Transfer Burst If input, when snooping for single-beat reads Transfer Code TC[0-1] Special encoding for the transfer in progress Output Test Clock TCK Clock signal for the IEEE P1149.1 test access port (TAP) Input Test Data Input TDI Serial data input for the TAP Input Test Data Output TDO Serial data output for the TAP Output Transfer Error TEA A bus error occurred Input Acknowledge TLBISYNC **TLBI Sync** Instruction execution should stop after execution of a tlbsync instruction Input Test Mode Select TMS Selects the principal operations of the test-support circuitry Input TRST Test Reset Provides an asynchronous reset of the TAP controller Input For memory accesses, these signals along with TBST indicate the data I/O Transfer Size TSIZ[0-2] transfer size for the current bus operation







| Signal Name    | Abbreviation | Signal Function                                                                                                                                                                                                                                          | Signal<br>Type |
|----------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Transfer Start | TS           | If output, begun a memory bus transaction and the address bus and transfer<br>attribute signals are valid<br>If input, another master has begun a bus transaction and the address bus and<br>transfer attribute signals are valid for snooping (see GBL) | I/O            |
| Transfer Type  | TT[0-4]      | Type of transfer in progress                                                                                                                                                                                                                             | I/O            |
| Write-through  | WT           | A single-beat transaction is write-through                                                                                                                                                                                                               | Output         |

### Table 10-6. Signal Index for Cerquad, CBGA 255, HiTCE CBGA 255 and CI-CGA 255 Packages (Continued)

# **11. Electrical Characteristics**

### **11.1 General Requirements**

All static and dynamic electrical characteristics specified for inspection purposes and the relevant measurement conditions are given below:

- Table 11-1: Static electrical characteristics for the electrical variants
- Table 11-2: Dynamic electrical characteristics for the 603R

The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG0 to PLL\_CFG3 signals. All timings are respectively specified to the rising edge of SYSCLK.

These specifications are for 166 MHz to 300 MHz processor core frequencies for CBGA 255, HiTCE CBGA 255 and CI-CGA 255 packages and 166 MHz to 200 MHz processor core frequencies for the Cerquad 240 package.

## 11.2 Static Characteristics

| Table 11-1. | Electrical Characteristics with V | $V_{DD} = AV_{DD} = 2.5V \pm 5^{\circ}$ | %; OV <sub>DD</sub> = 3.3 ±5%V, GNE | $D = 0V, -55^{\circ}C \le T_{C} \le 125^{\circ}C$ |
|-------------|-----------------------------------|-----------------------------------------|-------------------------------------|---------------------------------------------------|
|-------------|-----------------------------------|-----------------------------------------|-------------------------------------|---------------------------------------------------|

| Characteristics                                                                   |                                            | Symbol           | Min | Max | Unit |
|-----------------------------------------------------------------------------------|--------------------------------------------|------------------|-----|-----|------|
| Input High Voltage (all inputs except SYSCLK)                                     | V <sub>IH</sub>                            | 2                | 5.5 | V   |      |
| Input Low Voltage (all inputs except SYSCLK)                                      |                                            | V <sub>IL</sub>  | GND | 0.8 | V    |
| SYSCLK Input High Voltage                                                         |                                            | CVIH             | 2.4 | 5.5 | V    |
| SYSCLK Input Low Voltage                                                          |                                            | CVIL             | GND | 0.4 | V    |
| Insuit Lookana Current                                                            | V <sub>IN</sub> = 3.465V <sup>(1)(3)</sup> | I <sub>IN</sub>  | -   | 30  | μA   |
|                                                                                   | $V_{IN} = 5.5 V^{(1)(3)}$                  | I <sub>IN</sub>  | -   | 300 | μA   |
| Hi-Z (off-state)                                                                  | V <sub>IN</sub> = 3.465V <sup>(1)(3)</sup> | I <sub>TSI</sub> | -   | 30  | μA   |
| Leakage Current                                                                   | $V_{IN} = 5.5 V^{(1)(3)}$                  | I <sub>TSI</sub> | -   | 300 | μA   |
| Output High Voltage                                                               | I <sub>OH</sub> = -7 mA                    | V <sub>OH</sub>  | 2.4 | -   | V    |
| Output Low Voltage                                                                | I <sub>OL</sub> = +7 mA                    | V <sub>OL</sub>  | -   | 0.4 | V    |
| Capacitance, $V_{IN} = 0V$ , f = 1 MHz <sup>(2)</sup> (excludes $\overline{TS}$ , | C <sub>IN</sub>                            | -                | 10  | pF  |      |
| Capacitance, $V_{IN} = 0V$ , f = 1 MHz <sup>(2)</sup> (for TS, ABB,               | DBB, and ARTRY)                            | C <sub>IN</sub>  | -   | 15  | pF   |

Notes: 1. Excludes test signals (LSSD\_MODE, L1\_TSTCLK, L2\_TSTCLK, and JTAG signals).

2. Capacitance is periodically sampled rather than 100% tested.

3. Leakage currents are measured for nominal  $OV_{DD}$  and  $V_{DD}$  or both  $OV_{DD}$  and  $V_{DD}$ . Same variation (for example, both  $V_{DD}$  and  $OV_{DD}$  vary by either +5% or -5%)

## 11.3 Dynamic Characteristics

### 11.3.1 Clock AC Specifications

Table 11-2 provides the clock AC timing specifications as defined in Figure 11-1.

**Table 11-2.**Clock AC Timing Specifications<sup>(1)(2)(3)(4)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%$ ;  $OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V,<br/> $-55^{\circ}C \le T_{C} \le 125^{\circ}C$ 

|        |                                      | CBGA 255, HITCE CBGA<br>255, CI-CGA 255 and<br>CERQUAD |         |      | CBGA 255, HiTCE CBGA 255 and CI-CGA 255 |      |         |      |         |      |      |      |        |
|--------|--------------------------------------|--------------------------------------------------------|---------|------|-----------------------------------------|------|---------|------|---------|------|------|------|--------|
| Figure |                                      | 166                                                    | 166 MHz |      | 200 MHz                                 |      | 233 MHz |      | 266 MHz |      | MHz  |      |        |
| Number | Characteristics                      | Min                                                    | Max     | Min  | Мах                                     | Min  | Max     | Min  | Max     | Min  | Max  | Unit | Note   |
|        | Processor Frequency                  | 150                                                    | 166     | 150  | 200                                     | 180  | 233     | 180  | 266     | 180  | 300  | MHz  | (5)    |
|        | VCO Frequency                        | 300                                                    | 332     | 300  | 400                                     | 360  | 466     | 360  | 532     | 360  | 600  | MHz  | (5)    |
|        | SYSCLK (bus)<br>Frequency            | 25                                                     | 66.7    | 33.3 | 66.7                                    | 33.3 | 75      | 33.3 | 75      | 33.3 | 75   | MHz  | (5)    |
| 1      | SYSCLK Cycle Time                    | 15                                                     | 30      | 13.3 | 30                                      | 13.3 | 30      | 13.3 | 30      | 13.3 | 30   | ns   |        |
| 2,3    | SYSCLK Rise and<br>Fall Time         | _                                                      | 2       | _    | 2                                       | _    | 2       | _    | 2       | _    | 2    | ns   | (1)    |
| 4      | SYSCLK Duty Cycle<br>(1.4V measured) | 40                                                     | 60      | 40   | 60                                      | 40   | 60      | 40   | 60      | 40   | 60   | %    | (3)    |
|        | SYSCLK Jitter                        | _                                                      | ±150    | _    | ±150                                    | _    | ±150    | _    | ±150    | _    | ±150 | ps   | (2)    |
|        | 603R Internal PLL<br>Relock Time     | _                                                      | 100     | _    | 100                                     | _    | 100     | _    | 100     | _    | 100  | μs   | (3)(4) |

Notes: 1. Rise and fall times for the SYSCLK input are measured from 0.4V to 2.4V.

2. Cycle-to-cycle jitter is guaranteed by design.

- 3. Timing is guaranteed by design and characterization and is not tested.
- 4. The PLL relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub> and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL relock time (100 µs) during the power-on reset sequence.
- Caution: The SYSCLK frequency and PLL\_CFG[0-3] settings must be chosen so that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0-3] signal description for valid PLL\_CFG[0-3] settings.









### 11.3.2 Input AC Specifications

Table 11-3 provides the input AC timing specifications for the 603R as defined in Figure 11-2 and Figure 11-3.

Table 11-3.Input AC Timing Specifications<sup>(1)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%$ ;  $OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V,<br/> $-55^{\circ}C \le T_{C} \le 125^{\circ}C$ 

|        |                                                                                   |         | 55, HiTCE<br>5, CI-CGA<br>Cerquad<br>ckages | CBGA    |        |     |     |                         |                  |
|--------|-----------------------------------------------------------------------------------|---------|---------------------------------------------|---------|--------|-----|-----|-------------------------|------------------|
| Figure |                                                                                   | 166, 20 | 00 MHz                                      | 233, 20 | 66 MHz | 300 | MHz |                         |                  |
| Number | Characteristics                                                                   | Min     | Max                                         | Min     | Max    | Min | Max | Unit                    | Note             |
| 10a    | Address/data/transfer attribute inputs valid to SYSCLK (input setup)              | 2.5     | _                                           | 2.5     | -      | 2.5 | -   | ns                      | (2)              |
| 10b    | All other inputs valid to SYSCLK (input setup)                                    | 4       | _                                           | 3.5     | _      | 3.5 | _   | ns                      | (3)              |
| 10c    | Mode select inputs valid to HRESET (input setup) (for DRTRY, QACK and TLBISYNC)   | 8       | _                                           | 8       | _      | 8   | _   | t <sub>syscl</sub><br>k | (4)(5)(6<br>)(7) |
| 11a    | SYSCLK to address/data/transfer attribute inputs invalid (input hold)             | 1       | _                                           | 1       | _      | 1   | _   | ns                      | (2)              |
| 11b    | SYSCLK to all other inputs invalid (input hold)                                   | 1       | _                                           | 1       | -      | 1   | -   | ns                      | (3)              |
| 11c    | HRESET to mode select inputs invalid (input hold) (for DRTRY, QACK, and TLBISYNC) | 0       | _                                           | 0       | _      | 0   | _   | ns                      | (4)(6)<br>(7)    |

Notes: 1. All input specifications are measured from the TTL level (0.8 or 2V) of the signal in question to the 1.4V of the rising edge of the input SYSCLK. Both input and output timings are measured at the pin. See Figure 11-3.

 Address/data/transfer attribute input signals are composed of the following: A[0-31], AP[0-3], TT[0-4], TC[0-1], TBST, TSIZ[0-2], GBL, DH[0-31], DL[0-31], DP[9-7].

3. All other input signals are composed of the following: TS, ABB, DBB, ARTRY, BG, AACK, DBG, DBWO, TA, DRTRY, TEA, DBDIS, HRESET, SRESET, INT, SMI, MCP, TBEN, QACK, TLBISYNC.

- 4. The setup and hold time is with respect to the rising edge of HRESET. See Figure 11-3.
- 5. t<sub>syscik</sub> is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in nanoseconds) of the parameter in question.
- 6. These values are guaranteed by design, and are not tested.
- 7. This specification is for configuration mode only. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL relock time (100 μs) during the power-on reset sequence.



VM = Midpoint Voltage (1.4V)





### 11.3.3 Output AC Specifications

Table 11-4 provides the output AC timing specifications for the 603R (shown in Figure 11-4).

Table 11-4.Output AC Timing Specifications<sup>(1)(2)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%$ ;  $OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V,  $C_L = 50$  pF, $55^{\circ}C \le T_C \le 125^{\circ}C$ 

|        |                                                                           | CBGA 255, HiTCE<br>CBGA 255, CI-CGA<br>255 and Cerquad<br>240 Packages |       | CBGA 2                              | 55, HiTC<br>CI-CC |                              |     |                     |               |
|--------|---------------------------------------------------------------------------|------------------------------------------------------------------------|-------|-------------------------------------|-------------------|------------------------------|-----|---------------------|---------------|
|        |                                                                           | 166, 20                                                                | 0 MHz | 233, 266 MHz                        |                   | 300 MHz                      |     |                     |               |
| Number | Characteristics                                                           | Min                                                                    | Max   | Min                                 | Max               | Min                          | Мах | Unit                | Note          |
| 12     | SYSCLK to output driven (output enable time)                              | 1                                                                      | _     | 1                                   | -                 | 1                            | -   | ns                  |               |
| 13a    | SYSCLK to output valid (5.5V to 0.8V –<br>TS, ABB, ARTRY, DBB)            | _                                                                      | 9     | _                                   | 9                 | _                            | 9   | ns                  | (4)           |
| 13b    | SYSCLK to output valid (TS, ABB, ARTRY, DBB)                              | _                                                                      | 8     | _                                   | 8                 | _                            | 8   | ns                  | (6)           |
| 14a    | SYSCLK to output valid (5.5V to 0.8V –<br>all except TS, ABB, ARTRY, DBB) | _                                                                      | 11    | _                                   | 11                | _                            | 11  | ns                  | (4)           |
| 14b    | SYSCLK to output valid (all except $\overline{TS}$ , ABB, ARTRY, DBB)     | _                                                                      | 9     | _                                   | 9                 | _                            | 9   | ns                  | (6)           |
| 15     | SYSCLK to output invalid (output hold)                                    | 1                                                                      | _     | 1                                   | _                 | 1                            | _   | ns                  | (3)           |
| 16     | SYSCLK to output high impedance (all except ARTRY, ABB, DBB)              | _                                                                      | 8.5   | _                                   | 8                 | _                            | 8   | ns                  |               |
| 17     | SYSCLK to ABB, DBB, high impedance after precharge                        | _                                                                      | 1     | _                                   | 1                 | _                            | 1   | t <sub>SYSCLK</sub> | (5)(7)        |
| 18     | SYSCLK to ARTRY high impedance before precharge                           | _                                                                      | 8     | _                                   | 7.5               | _                            | 7.5 | ns                  |               |
| 19     | SYSCLK to ARTRY precharge enable                                          | 0.2 ×<br>t <sub>SYSCLK</sub><br>+ 1                                    | _     | 0.2 ×<br>t <sub>SYSCLK</sub><br>+ 1 | _                 | 0.2 ×<br>t <sub>sysclk</sub> | _   | ns                  | (3)(5)<br>(8) |
| 20     | Maximum delay to ARTRY precharge                                          | _                                                                      | 1     | _                                   | 1                 | _                            | 1   | t <sub>SYSCLK</sub> | (5)(8)        |
| 21     | SYSCLK to ARTRY high impedance after precharge                            | -                                                                      | 2     | -                                   | 2                 | -                            | 2   | t <sub>SYSCLK</sub> | (6)(8)        |





- Notes: 1. All output specifications are measured from the 1.4V of the rising edge of SYSCLK to the TTL level (0.8V or 2V) of the signal in question. Both input and output timings are measured at the pin. See Figure 11-4.
  - 2. All maximum timing specifications assume  $C_L = 50$  pF.
  - 3. This minimum parameter assumes  $C_L = 0 \text{ pF}$ .
  - SYSCLK to output valid (5.5V to 0.8V) includes the extra delay associated with discharging the external voltage from 5.5V to 0.8V instead of from V<sub>DD</sub> to 0.8V (5V CMOS levels instead of 3.3V CMOS levels).
  - 5. t<sub>sysclk</sub> is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (ns) of the parameter in question.
  - 6. The output signal transitions from GND to 2V or  $V_{DD}$  to 0.8V.
  - 7. The nominal precharge width for  $\overline{ABB}$  and  $\overline{DBB}$  is  $0.5 \times tsysclk$ .
  - 8. The nominal precharge width for  $\overline{\text{ARTRY}}$  is 1 × tsysclk.

### Figure 11-4. Output Timing Diagram



VM = Midpoint Voltage (1.4V)



Figure 11-7. Boundary-scan Timing Diagram







# **12. Functional Description**

### 12.1 PowerPC Registers and Programming Model

The PowerPC architecture defines register-to-register operations for most computational instructions. Source operands for these instructions are accessed from the registers or are provided as immediate values embedded in the instruction opcode. The three-register instruction format allows specification of a target register distinct from the two source operands. Load and store instructions transfer data between registers and memory.

PowerPC processors have two levels of privilege—supervisor mode of operation (typically used by the operating system) and user mode of operation (used by the application software). The programming models incorporate 32 GPRs, 32 FPRs, Special-purpose Registers (SPRs) and several miscellaneous registers. Each PowerPC microprocessor also has its own unique set of Hardware Implementation (HID) registers.



### 12.1.7 Special-purpose Registers (SPRs)

The powerPC operating environment architecture defines numerous special-purpose registers that serve a variety of functions, such as providing controls, indicating status, configuring the processor, and performing special operations. During normal execution, a program can access the registers, shown in Figure 12-1 on page 32, depending on the program's access privilege (supervisor or user, determined by the privilege-level (PR) bit in the MSR. Note that registers such as the GPRs and FPRs are accessed through operands that are part of the instructions. Access to registers can be explicit (that is, through the use of specific instructions for that purpose such as Move to special-purpose register (**mtspr**) and move from special-purpose register (**mtspr**) instructions or implicit, as the part of the execution of an instruction. Some registers are accessed both explicitly and implicitly.

In the 603R, all SPRs are 32 bits wide.

• User-level SPRs:

The following 603R SPRs are accessible by user-level software:

- Link Register (LR) The link register can be used to provide the branch target address and to hold the return address after branch and link instructions. The LR is 32 bits wide in 32-bit implementations.
- Count Register (CTR) The CRT is decremented and tested automatically as a result of branch-and-count instructions. The CTR is 32 bits wide in 32-bit implementations.
- Integer Exception Register (XER) The 32-bit XER contains the summary overflow bit, integer carry bit, overflow bit, and a field specifying the number of bytes to be transferred by a Load String Word Indexed (LSWX) or Store String Word Indexed (STSWX) instruction.
- Supervisor-level SPRs:

The 603R also contains SPRs that can be accessed only by supervisor-level software. These registers consist of the following:

- The 32-bit DSISR defines the cause of data access and alignment exceptions.
- The Data Address Register (DAR) is a 32-bit register that holds the address of an access after an alignment or DSI exception.
- Decrementer register (DEC) is a 32-bit decrementing counter that provides a mechanism for causing a decrementer exception after a programmable delay.
- The 32-bit SDR1 specifies the page table format used in virtual-to-physical address translation for pages. (Note that physical address is referred to as real address in the architecture specification).
- The machine status Save/Restore Register 0 (SRR0) is a 32-bit register that is used by the 603R for saving the address of the instruction that caused the exception, and the address to return to when a Return from Interrupt (**RFI**) instruction is executed.
- The machine status Save/Restore Register 1 (SRR1) is a 32-bit register used to save machine status on exceptions and to restore machine status when an RFI instruction is executed.
- The 32-bit SPRG0-SPRG3 registers are provided for operating system use.
- The External Access Register (EAR) is a 32-bit register that controls access to the external control facility through the External Control In Word Indexed (ECIWX) and External Control Out Word Indexed (ECOWX) instructions.

### 12.2 Instruction Set and Addressing Modes

The following subsections describe the PowerPC instruction set and addressing modes in general.

### 12.2.1 PowerPC Instruction Set and Addressing Modes

All PowerPC instructions are encoded as single-word (32-bit) opcodes. Instruction formats are consistent among all instruction types, permitting efficient decoding to occur in parallel with operand accesses. This fixed instruction length and consistent format greatly simplifies instruction pipelining.

#### **PowerPC Instruction Set**

The PowerPC instructions are divided into the following categories:

- Integer Instructions these include computational and logical instructions
  - Integer arithmetic instructions
  - Integer compare instructions
  - Integer logical instructions
  - Integer rotate and shift instructions
- Floating-point Instructions these include floating-point computational instructions, as well as instructions that affect the FPSCR
  - Floating-point arithmetic instructions
  - Floating-point multiply/add instructions
  - Floating-point rounding and conversion instructions
  - Floating-point compare instructions
  - Floating-point status and control instructions
- Load/Store Instructions these include integer and floating-point load and store instructions
  - Integer load and store instruction
  - Integer load and store multiple instructions
  - Floating-point load and store
  - Primitives used to construct atomic memory operations (lwarx and stwcx instructions)
- Flow Control Instructions these include branching instructions, condition register logical instructions, trap instructions, and other instructions that affect the instruction flow
  - Branch and trap instructions
  - Condition register logical instructions
- Processor Control Instructions these instructions are used for synchronizing memory accesses and management of caches, TLBs, and the segment registers
  - Move to/from SPR instructions
  - Move to/from MSR
  - Synchronize
  - Instruction synchronize

### 12.2.2 PowerPC 603R Microprocessor Instruction Set

The 603R instruction set is defined as follows:

- The 603R provides hardware support for all 32-bit PowerPC instructions.
- The 603R provides two implementation-specific instructions used for software table search operations following TLB misses:
  - Load Data TLB Entry (tlbld)
  - Load Instruction TLB Entry (tlbli)
- The 603R implements the following instructions which are defined as optional by the PowerPC architecture :
  - External Control in Word Indexed (eciwx)
  - External Control Out Word Indexed (ecowx)
  - Floating Select (**fsed**)
  - Floating Reciprocal Estimate Single-Precision (fres)
  - Floating Reciprocal Square Root Estimate (frsqrte)
  - Store Floating-Point as Integer Word (stfiwx)

### 12.3 Cache Implementation

The following subsections describe the way the PowerPC architecture deals with cache in general, and the 603R's specific implementation.

### 12.3.1 PowerPC Cache Characteristics

The PowerPC architecture does not define hardware aspects of cache implementations. For example, some PowerPC processors, including the 603R, have separate instruction and data caches (harvard architecture).

The PowerPC microprocessor controls the following memory access modes on a page or block basis:

- Write-back/write-through mode
- Cache-inhibited mode
- Memory coherency

Note that in the 603R, a cache line is defined as eight words. The VEA defines cache management instructions that provide a means by which the application programmer can affect the cache contents.

#### 12.3.2 PowerPC 603R Microprocessor Cache Implementation

The 603R has two 16-Kbyte, four-way set-associative (instruction and data) caches. The caches are physically addressed, and the data cache can operate in either write-back or write-through modes as specified by the PowerPC architecture.

The data cache is configured as 128 sets of four lines each. Each line consists of 32 bytes, two state bits, and an address tag. The two state bits implement the three-state MEI (Modified/Exclusive/Invalid) protocol. Each line contains eight 32-bit words. Note that the PowerPC architecture defines the term block as the cacheable unit. For the 603R, the block size is equivalent to a cache line. A block diagram of the data cache organization is shown in Figure 12-2 on page 36.





The 603R's TLBs are 64-entry, 2-way set-associative caches that contain instruction and data address translations. The 603R provides hardware assistance for software table search operations through the ashed page table on the TLB misses. The supervisor software can invalidate TLB entries selectively.

The 603R also provides independent four-entry BAT arrays for instructions and data that maintain address translations for blocks of memory. These entries define blocks that can vary from 128 Kbytes to 256 Mbytes. The BAT arrays are maintained by system software.

As specified by the PowerPC architecture, the hashed page table is a variable-sized data structure that defines the mapping between virtual page numbers and physical page numbers. The page table size is a power of 2, and its starting address is a multiple of its size.

Also as specified by the PowerPC architecture, the page table contains a number of Page Table Entry Groups (PTEGs). A PTEG contains eight Page Table Entries (PTEs) of eight bytes each; therefore, each PTEG is 64 bytes long. PTEG addresses are entry points for table search operations.

#### 12.4.3 Instruction Timing

The 603R is a pipelined superscalar processor. A pipelined processor is one in which the processing of an instruction is reduced into discrete stages. Because the processing of an instruction is broken into a series of stages, an instruction does not require the entire resources of an execution unit. For example, after an instruction completes the decode stage, it can pass on to the next stage, while the subsequent instruction can advance into the decode stage. This improves the throughput of the instruction flow. For example, it may take three cycles for a floating-point instruction to complete, but if there are no stalls in the floating-point pipeline, a series of floating-point instructions can have a throughput of one instruction per cycle.

The instruction pipeline in the 603R has four major pipeline stages, described as follows:

- The fetch pipeline stage primarily involves retrieving instructions from the memory system and determining the location of the next instruction retrieval. Additionally, the BPU decodes branches during the fetch stage and folds out branch instructions before the dispatch stage if possible.
- The dispatch pipeline stage is responsible for decoding the instructions supplied by the instruction retrieval stage, and determining which of the instructions are eligible to be dispatched in the current cycle. In addition, the source operands of the instructions are read from the appropriate register file and dispatched with the instruction to the execute pipeline stage. At the end of the dispatch pipeline stage, the dispatched instructions and their operands are latched by the appropriate execution unit.
- During the execute pipeline stage each execution unit that has an executable instruction executes the selected instruction (perhaps over multiple cycles), writes the instruction's result into the appropriate rename register, and notifies the completion stage when the instruction has finished execution. In the case of an internal exception, the execution unit reports the exception to the completion/writeback pipeline stage and discontinues instruction execution until the exception is handled. The exception is not signaled until that instruction is the next to be completed. Execution of most floating-point instructions is pipelined within the FPU allowing up to three instructions to be executing in the FPU concurrently. The pipeline stages for the floating-point unit are multiply, add, and round-convert. Execution of most load/store instructions is also pipelined. The load/store unit has two pipeline stages. The first stage is for effective address calculation and MMU translation and the second stage is for accessing the data in the cache.



In Table 13-1, the horizontal scale represents the bus frequency (SYSCLK) and the vertical scale represents the PLL-CFG[0-3] signals.

For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation.

|              | CPU Freq                      | CPU Frequency in MHZ (VCO Frequency in MHz) specific to CBGA 255, HiTCE CBGA 255 and CI-CGA 255<br>Bus-to- |               |                  |               |               |               |                  |               |
|--------------|-------------------------------|------------------------------------------------------------------------------------------------------------|---------------|------------------|---------------|---------------|---------------|------------------|---------------|
| PLL_CFG[0-3] | Bus-to-<br>Core<br>Multiplier | Core-to<br>VCO<br>Multiplier                                                                               | Bus<br>25 MHz | Bus<br>33.33 MHz | Bus<br>40 MHz | Bus<br>50 MHz | Bus<br>60 MHz | Bus<br>66.67 MHz | Bus<br>75 MHz |
| 0100         | 2x                            | 2x                                                                                                         | -             | -                | -             | -             | -             | -                | 150<br>(300)  |
| 0101         | 2x                            | 4x                                                                                                         | -             | -                | -             | -             | -             | -                | -             |
| 0110         | 2.5x                          | 2x                                                                                                         | -             | -                | -             | -             | 150<br>(300)  | 166<br>(333)     | 187<br>(375)  |
| 1000         | Зx                            | 2x                                                                                                         | -             | -                | -             | 150<br>(300)  | 180<br>(360)  | 200<br>(400)     | 225<br>(450)  |
| 1110         | 3.5x                          | 2x                                                                                                         | -             | -                | -             | 175<br>(350)  | 210<br>(420)  | 233<br>(466)     | 263<br>(525)  |
| 1010         | 4x                            | 2x                                                                                                         | -             | -                | 160<br>(320)  | 200<br>(400)  | 240<br>(480)  | 267<br>(533)     | 300<br>(600)  |
| 0111         | 4.5x                          | 2x                                                                                                         | -             | 150<br>(300)     | 180<br>(360)  | 225<br>(450)  | 270<br>(540)  | 300<br>(600)     | -             |
| 1011         | 5x                            | 2x                                                                                                         | -             | 166<br>(333)     | 200<br>(400)  | 250<br>(500)  | 300<br>(600)  | -                | -             |
| 1001         | 5.5x                          | 2x                                                                                                         | -             | 183<br>(366)     | 220<br>(440)  | 275<br>(550)  | -             | -                | -             |
| 1101         | 6x                            | 2x                                                                                                         | 150<br>(300)  | 200<br>(400)     | 240<br>(480)  | 300<br>(600)  | -             | -                | -             |
| 0011         |                               |                                                                                                            |               |                  | PLL bypass    |               |               |                  |               |
| 1111         |                               |                                                                                                            |               |                  | Clock off     |               |               |                  |               |

 Table 13-1.
 CPU Frequencies for Common Bus Frequencies and Multipliers

|              | CPU Frequency in MHZ (VCO Frequency in MHz) specific to CERQUAD |                           |               |                  |               |               |               |                  |
|--------------|-----------------------------------------------------------------|---------------------------|---------------|------------------|---------------|---------------|---------------|------------------|
| PLL_CFG[0-3] | Bus-to-Core<br>Multiplier                                       | Core-to VCO<br>Multiplier | Bus<br>25 MHz | Bus<br>33.33 MHz | Bus<br>40 MHz | Bus<br>50 MHz | Bus<br>60 MHz | Bus<br>66.67 MHz |
| 0100         | 2x                                                              | 2x                        | -             | -                | _             | _             | -             | _                |
| 0101         | 2x                                                              | 4x                        | _             | _                | _             | _             | _             | _                |
| 0110         | 2.5x                                                            | 2x                        | _             | _                | _             | _             | 150<br>(300)  | 166<br>(333)     |
| 1000         | Зх                                                              | 2x                        | _             | _                | _             | 150<br>(300)  | 180<br>(360)  | 200<br>(400)     |
| 1110         | 3.5x                                                            | 2x                        | _             | _                | _             | 175<br>(350)  | _             | -                |

|              | CPU Frequency in MHZ (VCO Frequency in MHz) specific to CERQUAD |                           |               |                  |               |               |               |                  |
|--------------|-----------------------------------------------------------------|---------------------------|---------------|------------------|---------------|---------------|---------------|------------------|
| PLL_CFG[0-3] | Bus-to-Core<br>Multiplier                                       | Core-to VCO<br>Multiplier | Bus<br>25 MHz | Bus<br>33.33 MHz | Bus<br>40 MHz | Bus<br>50 MHz | Bus<br>60 MHz | Bus<br>66.67 MHz |
| 1010         | 4x                                                              | 2x                        | -             | -                | 160<br>(320)  | 200<br>(400)  | _             | -                |
| 0111         | 4.5x                                                            | 2x                        | _             | 150<br>(300)     | 180<br>(360)  | _             | _             | -                |
| 1011         | 5x                                                              | 2x                        | _             | 166<br>(333)     | 200<br>(400)  | _             | _             | -                |
| 1001         | 5.5x                                                            | 2x                        | _             | 183<br>(366)     | _             | _             | _             | -                |
| 1101         | 6x                                                              | 2x                        | 150<br>(300)  | 200<br>(400)     | _             | _             | _             | _                |
| 0011         | PLL bypass                                                      |                           |               |                  |               |               |               |                  |
| 1111         | Clock off                                                       |                           |               |                  |               |               |               |                  |

Notes: 1. Some PLL configurations may select bus, CPU or VCO frequencies which are not supported.

2. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only.

The AC timing specifications given in this document do not apply in PLL-bypass mode.

3. In clock-off mode, no clocking occurs inside the 603e regardless of the SYSCLK input.

# 14. System Design Information

### 14.1 PLL Power Supply Filtering

The AV<sub>DD</sub> power signal is implemented on the 603e to provide power to the clock generation phase-locked loop. To ensure stability of the internal clock, the power supplied to the AV<sub>DD</sub> input signal should be filtered using a circuit similar to the one shown in Figure 14-1. The circuit should be placed as close as possible to the AV<sub>DD</sub> pin to ensure it filters out as much noise as possible. The 0.1  $\mu$ F capacitor should be closest to the AV<sub>DD</sub> pin, followed by the 10  $\mu$ F capacitor, and finally the 10 $\Omega$  resistor to V<sub>DD</sub>. These traces should be kept short and direct.

Figure 14-1. PLL Power Supply Filter Circuit





# 16. Ordering Information



# 16.1 Ordering Information of the CBGA, CI-CGA and HiTCE Packages

## 16.2 Ordering Information of the CERQUAD 240 Package



Note: For availability of the different versions, contact your Atmel sales office.



# **Table of Contents**

|    | Features                                                     | 1  |
|----|--------------------------------------------------------------|----|
|    | Features Specific to CBGA 255, CBGA HiTCE 255 and CI-CGA 255 | 1  |
|    | Features Specific to Cerquad                                 | 1  |
| 1  | Description                                                  | 1  |
| 2  | Screening/Quality/Packaging                                  | 2  |
| 3  | Block Diagram                                                | 3  |
| 4  | Overview                                                     | 3  |
| 5  | Signal Description                                           | 4  |
| 6  | Detailed Specifications                                      | 5  |
| 7  | Applicable Documents                                         | 5  |
|    | 7.1 Design and Construction                                  | 6  |
|    | 7.2 Absolute Maximum Ratings                                 | 6  |
| 8  | Thermal Characteristics                                      | 7  |
|    | 8.1 CBGA 255 and CI-CGA 255 Packages                         | 7  |
|    | 8.2 HiTCE CBGA Package                                       | 8  |
|    | 8.3 CERQUAD 240 Package                                      | 8  |
| 9  | Power Consideration                                          | 9  |
|    | 9.1 Dynamic Power Management                                 | 9  |
|    | 9.2 Programmable Power Modes                                 | 10 |
|    | 9.3 Power Management Modes                                   | 10 |
|    | 9.4 Power Management Software Considerations                 | 12 |
|    | 9.5 Power Dissipation                                        | 13 |
|    | 9.6 Marking                                                  | 13 |
| 10 | Pin Assignments                                              | 13 |
|    | 10.1 CBGA 255 and CI-CGA 255 Packages                        | 13 |
|    | 10.2 CERQUAD 240 Package                                     | 17 |
| 11 | Electrical Characteristics                                   | 22 |
|    | 11.1 General Requirements                                    | 22 |
|    | 11.2 Static Characteristics                                  | 22 |
|    | 11.3 Dynamic Characteristics                                 | 23 |





### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

*Memory* 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. PowerPC<sup>®</sup> is the registered trademark of IBM Corp. Other terms and product names may be trademarks of others.



5410B-HIREL-09/05