

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | HC05                                                       |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 2.1MHz                                                     |
| Connectivity               | SCI, SPI                                                   |
| Peripherals                | POR, WDT                                                   |
| Number of I/O              | 24                                                         |
| Program Memory Size        | 8KB (8K x 8)                                               |
| Program Memory Type        | ОТР                                                        |
| EEPROM Size                | -                                                          |
| RAM Size                   | 304 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                  |
| Data Converters            | -                                                          |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 44-LCC (J-Lead)                                            |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                      |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc705c8acfner |
|                            |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **General Description**

#### **1.2 Introduction**

The MC68HC705C8A, an enhanced version of the MC68HC705C8, is a member of the low-cost, high-performance M68HC05 Family of 8-bit microcontroller units (MCU). The MC68HSC705C8A, introduced in **Appendix A. MC68HSC705C8A**, is an enhanced, high-speed version of the MC68HC705C8A. The M68HC05 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the M68HC05 central processor unit (CPU) and are available with a variety of subsystems, memory sizes and types, and package types.

### 1.3 Features

Features of the MC68HC705C8A include:

- M68HC05 central processor unit (CPU)
- On-chip oscillator with crystal/ceramic resonator
- Memory-mapped input/output (I/O)
- Selectable memory configurations
- Selectable programmable and/or non-programmable computer operating properly (COP) watchdog timers
- Selectable port B external interrupt capability
- Clock monitor
- High current drive on pin C7 (PC7)
- 24 bidirectional I/O lines and 7 input-only lines
- Serial communications interface (SCI) system
- Serial peripheral interface (SPI) system
- Bootstrap capability
- Power-saving stop, wait, and data-retention modes
- Single 3.0-volt to 5.5-volt supply (2-volt data-retention mode)
- Fully static operation

Technical Data



#### 1.7.3.2 Ceramic Resonator

To reduce cost, use a ceramic resonator instead of a crystal. Use the circuit shown in **Figure 1-9** for a 2-pin ceramic resonator or the circuit shown in **Figure 1-10** for a 3-pin ceramic resonator, and follow the resonator manufacturer's recommendations.

The external component values required for maximum stability and reliable starting depend upon the resonator parameters. The load



Figure 1-9. 2-Pin Ceramic Resonator Connections

capacitance values used in the oscillator circuit design should include all stray layout capacitances. To minimize output distortion, mount the resonator and capacitors as close as possible to the pins.



Figure 1-10. 3-Pin Ceramic Resonator Connections

**NOTE:** The bus frequency  $(f_{OP})$  is one-half the external or crystal frequency  $(f_{OSC})$ , while the processor clock cycle  $(t_{CYC})$  is two times the  $f_{OSC}$  period.

MC68HC705C8A — Rev. 3



**General Description** 

Technical Data



#### 4.3.2 External Interrupt (IRQ)

An interrupt signal on the  $\overline{IRQ}$  pin latches an external interrupt request. After completing the current instruction, the CPU tests these bits:

- IRQ latch
- I bit in the CCR

Setting the I bit in the CCR disables external interrupts.

If the IRQ latch is set and the I bit is clear, the CPU then begins the interrupt sequence. The CPU clears the IRQ latch while it fetches the interrupt vector, so that another external interrupt request can be latched during the interrupt service routine. As soon as the I bit is cleared during the return-from-interrupt (RTI) instruction, the CPU can recognize the new interrupt request. **Figure 4-1** shows the logic for external interrupts.

**Figure 4-1** shows an external interrupt functional diagram. **Figure 4-2** shows an external interrupt timing diagram for the interrupt line. The timing diagram illustrates two treatments of the interrupt line to the processor.

1. Two single pulses on the interrupt line are spaced far enough apart to be serviced. The minimum time between pulses is a function of the length of the interrupt service.

Once a pulse occurs, the next pulse normally should not occur until an RTI occurs. This time  $(t_{ILIL})$  is obtained by adding 19 instruction cycles to the total number of cycles needed to complete the service routine (not including the RTI instruction).

- 2. Many interrupt lines are "wire-ORed" to the IRQ line. If the interrupt line remains low after servicing an interrupt, then the CPU continues to recognize an interrupt.
- **NOTE:** The internal interrupt latch is cleared in the first part of the interrupt service routine. Therefore, a new external interrupt pulse could be latched and serviced as soon as the I bit is cleared.

If the  $\overline{IRQ}$  pin is not in use, connect it to the V<sub>DD</sub> pin.



 $V_{DD}$ Q PBPU7 FROM MOR1 READ \$0005 WRITE \$0005 DATA DIRECTION REGISTER B BIT DDRB7 RESET INTERNAL DATA BUS PORT B DATA WRITE \$0001 REGISTER BIT PB7 PB7 READ \$0001 IRQ FROM OPTION REGISTER —  $V_{\text{DD}}$ 0 external Interrupt Request D Q FROM OTHER PORT B PINS Q ×C R I BIT FROM CCR IRQ RESET EXTERNAL INTERRUPT VECTOR FETCH -





# Section 6. Low-Power Modes

### 6.1 Contents

| 6.2   | Introduction                               | 69 |
|-------|--------------------------------------------|----|
| 6.3   | Stop Mode                                  | 69 |
| 6.3.1 | SCI During Stop Mode                       | 71 |
| 6.3.2 | SPI During Stop Mode                       | 71 |
| 6.3.3 | Programmable COP Watchdog in Stop Mode     | 71 |
| 6.3.4 | Non-Programmable COP Watchdog in Stop Mode | 73 |
| 6.4   | Wait Mode.                                 | 73 |
| 6.4.1 | Programmable COP Watchdog in Wait Mode     | 75 |
| 6.4.2 | Non-Programmable COP Watchdog in Wait Mode | 75 |
| 6.5   | Data-Retention Mode                        | 75 |

### 6.2 Introduction

This section describes the three low-power modes:

- Stop mode
- Wait mode
- Data-retention mode

### 6.3 Stop Mode

The STOP instruction places the microcontroller unit (MCU) in its lowest power consumption mode. In stop mode, the internal oscillator is turned off, halting all internal processing including timer, serial communications interface (SCI), and master mode serial peripheral interface (SPI) operation. See Figure 6-1.

MC68HC705C8A — Rev. 3



#### 6.3.4 Non-Programmable COP Watchdog in Stop Mode

The STOP instruction has these effects on the non-programmable COP watchdog:

- Turns off the oscillator and the COP watchdog counter
- Clears the COP watchdog counter

If the  $\overline{\text{RESET}}$  pin brings the MCU out of stop mode, the COP watchdog begins counting immediately. The reset function clears the COP counter again after the 4064-t<sub>CYC</sub> clock stabilization delay.

If the  $\overline{IRQ}$  pin brings the MCU out of stop mode, the COP watchdog begins counting immediately. The IRQ function does not clear the COP counter again after the 4064-t<sub>CYC</sub> clock stabilization delay. See **Figure 6-3**.

**NOTE:** If the clock monitor is enabled (CME = 1), the STOP instruction causes it to time out and reset the MCU.

### 6.4 Wait Mode

The WAIT instruction places the MCU in an intermediate power consumption mode. All central processor unit (CPU) activity is suspended, but the oscillator, capture/compare timer, SCI, and SPI remain active. Any interrupt or reset brings the MCU out of wait mode. See **Figure 6-1**.

The WAIT instruction has these effects on the CPU:

- Clears the I bit in the condition code register, enabling interrupts
- Stops the CPU clock, but allows the internal clock to drive the capture/compare timer, SCI, and SPI

The WAIT instruction does not affect any other registers or I/O lines. The capture/compare timer, SCI, and SPI can be enabled to allow a periodic exit from wait mode.

MC68HC705C8A — Rev. 3



### 7.5 Port C

Port C is an 8-bit, general-purpose, bidirectional I/O port. PC7 has a high current sink and source capability.

#### 7.5.1 Port C Data Register

The port C data register (PORTC) shown in **Figure 7-7** contains a data latch for each of the eight port C pins. When a port C pin is programmed to be an output, the state of its data register bit determines the state of the output pin. When a port C pin is programmed to be an input, reading the port C data register returns the logic state of the pin.



Figure 7-7. Port C Data Register (PORTC)

PC7-PC0 - Port C Data Bits

These read/write bits are software programmable. Data direction of each bit is under the control of the corresponding bit in data direction register C. PC7 has a high current sink and source capability. Reset has no effect on port C data.

Semiconductor, Inc

reescale

**EPROM/OTPROM (PROM)** 

No LED is illuminated during this routine. Further, the end of the routine does not mean that the SEC bit was verified. To ensure that security is properly enabled, attempt to perform another verify routine. If the green LED does not light, the PROM has been secured properly.

#### 9.4.6 Load Program into RAM and Execute

In the load program in RAM and execute routine, user programs are loaded via the SCI port and then executed. Data is loaded sequentially starting at address \$0050. After the last byte is loaded, control is transferred to the RAM program starting at \$0051. The first byte loaded is the count of the total number of bytes in the program plus the count byte. The program starts at location \$0051 in RAM. During initialization, the SCI is configured for eight data bits and one stop bit. The baud rate is 4800 with a 2-MHz crystal or 9600 with a 4-MHz crystal.

To load a program into RAM and execute it, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switches S3, S5, and S6 in the OFF position.
- 4. Set switch S4 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated).

The downloaded program starts executing as soon as the last byte is received by the SCI.

Execution of the routine can be held off by setting the byte count in the count byte (the first byte loaded) to a value greater than the number of bytes to be loaded. After loading the last byte, the firmware waits for more data. Program execution does not begin. At this point, placing switch 2 in the RESET position resets the MCU with the RAM data intact. Any other routine can be entered, including the one to execute the program in RAM, simply by setting switches S3–S6 as necessary to select the desired routine, then setting switch 2 in the OUT position.



#### 9.4.7 Execute Program in RAM

This routine allows the MCU to transfer control to a program previously loaded in RAM. This program is executed once bootstrap mode is entered, if switch S6 is in the ON position and switch 2 is in the OUT position, without any firmware initialization. The program must start at location \$0051 to be compatible with the load program in RAM routine.

To run the execute program in RAM routine, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switch S6 in the OFF position.
- 4. Switches S3, S4, and S5 can be in either position.
- 5. Set switch 2 in the OUT position (routine is activated).

**NOTE:** The non-programmable watchdog COP is disabled in bootloader mode, even if the NCOPE bit is programmed.

#### 9.4.8 Dump PROM Contents

In the dump PROM contents routine, the PROM contents are dumped sequentially to the SCI output, provided the PROM has not been secured. The first location sent is \$0020 and the last location sent is \$1FFF. Unused locations are skipped so that no gaps exist in the data stream. The external memory address lines indicate the current location being sent. Data is sent with eight data bits and one stop bit at 4800 baud with a 2-MHz crystal or 9600 baud with a 4-MHz crystal.

To run the dump PROM contents routine, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switches S3 and S6 in the OFF position.
- 4. Set switches S4 and S5 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated).
- 6. Once PROM dumping is complete, set switch 2 in the RESET position.

MOTOROLA



#### 10.5.2 Receiver

**Figure 10-4** shows the structure of the SCI receiver. Refer to **Figure 10-3** for a summary of the SCI receiver I/O registers.







Serial Communications Interface (SCI) SCI I/O Registers

#### OR — Receiver Overrun Bit

This clearable, read-only bit is set if the SCDR is not read before the receive shift register receives the next word. OR generates an interrupt request if the RIE bit in SCCR2 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading the SCSR with OR set and then reading the SCDR. Reset clears the OR bit.

1 = Receiver shift register full and RDRF = 1

0 = No receiver overrun

NF — Receiver Noise Flag Bit

This clearable, read-only bit is set when noise is detected in data received in the SCI data register. Clear the NF bit by reading the SCSR and then reading the SCDR. Reset clears the NF bit.

- 1 = Noise detected in SCDR
- 0 = No noise detected in SCDR
- FE Receiver Framing Error Bit

This clearable, read-only flag is set when a logic 0 is located where a stop bit should be in the character shifted into the receive shift register. If the received word causes both a framing error and an overrun error, the OR bit is set and the FE bit is not set. Clear the FE bit by reading the SCSR and then reading the SCDR. Reset clears the FE bit.

- 1 = Framing error
- 0 = No framing error

MC68HC705C8A — Rev. 3



Serial Communications Interface (SCI) SCI I/O Registers

#### SCR2-SCR0 - SCI Baud Rate Select Bits

These read/write bits select the SCI baud rate, as shown in **Table 10-2**. Reset has no effect on the SCR2–SCR0 bits.

| SCR[2:1:0] | SCI Baud Rate (Baud)  |
|------------|-----------------------|
| 000        | Prescaled clock ÷ 1   |
| 001        | Prescaled clock ÷ 2   |
| 010        | Prescaled clock ÷ 4   |
| 011        | Prescaled clock ÷ 8   |
| 100        | Prescaled clock ÷ 16  |
| 101        | Prescaled clock ÷ 32  |
| 110        | Prescaled clock ÷ 64  |
| 111        | Prescaled clock ÷ 128 |

#### Table 10-2. Baud Rate Selection

**Table 10-3** shows all possible SCI baud rates derived from crystal frequencies of 2 MHz, 4 MHz, and 4.194304 MHz.

MC68HC705C8A — Rev. 3



| Source                                                             | Operation                             | Description                                                                                                                                                                  | I |   | ffect on<br>CCR |    |    | Address<br>Mode                                                                                                      | Opcode                           | Operand                                                                       | Cvcles                                              |
|--------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|-----------------|----|----|----------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------|
| Form                                                               |                                       |                                                                                                                                                                              | Н | I | Ν               | Z  | С  | Add                                                                                                                  | odo                              | Ope Ope                                                                       |                                                     |
| BIH rel                                                            | Branch if IRQ Pin High                | $PC \leftarrow (PC) + 2 + rel ? IRQ = 1$                                                                                                                                     | — | — | —               | —  | —  | REL                                                                                                                  | 2F                               | rr                                                                            | 3                                                   |
| BIL rel                                                            | Branch if IRQ Pin Low                 | $PC \leftarrow (PC) + 2 + rel ? IRQ = 0$                                                                                                                                     | — | — | —               | —  | —  | REL                                                                                                                  | 2E                               | rr                                                                            | 3                                                   |
| BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT ,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M)                                                                                                                                                                    |   | _ | ţ               | t  |    | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                                                                | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff                                              | 2<br>3<br>4<br>5<br>4<br>3                          |
| BLO rel                                                            | Branch if Lower (Same as BCS)         | PC ← (PC) + 2 + <i>rel</i> ? C = 1                                                                                                                                           | — | — | —               | —  | —  | REL                                                                                                                  | 25                               | rr                                                                            | 3                                                   |
| BLS rel                                                            | Branch if Lower or Same               | $PC \leftarrow (PC) + 2 + \mathit{rel} ? C \lor Z = 1$                                                                                                                       | — | — | —               |    | —  | REL                                                                                                                  | 23                               | rr                                                                            | 3                                                   |
| BMC rel                                                            | Branch if Interrupt Mask Clear        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? I = 0$                                                                                                                              | — | — | —               |    | —  | REL                                                                                                                  | 2C                               | rr                                                                            | 3                                                   |
| BMI rel                                                            | Branch if Minus                       | PC ← (PC) + 2 + <i>rel</i> ? N = 1                                                                                                                                           | — | — | —               | —  | —  | REL                                                                                                                  | 2B                               | rr                                                                            | 3                                                   |
| BMS rel                                                            | Branch if Interrupt Mask Set          | PC ← (PC) + 2 + <i>rel</i> ? I = 1                                                                                                                                           | — | — | —               | —  | _  | REL                                                                                                                  | 2D                               | rr                                                                            | 3                                                   |
| BNE rel                                                            | Branch if Not Equal                   | $PC \leftarrow (PC) + 2 + \mathit{rel} ? Z = 0$                                                                                                                              | — | — | —               | —  | _  | REL                                                                                                                  | 26                               | rr                                                                            | 3                                                   |
| BPL rel                                                            | Branch if Plus                        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? N = 0$                                                                                                                              | — | — | —               |    | —  | REL                                                                                                                  | 2A                               | rr                                                                            | 3                                                   |
| BRA rel                                                            | Branch Always                         | PC ← (PC) + 2 + <i>rel</i> ? 1 = 1                                                                                                                                           |   | — | —               |    | —  | REL                                                                                                                  | 20                               | rr                                                                            | 3                                                   |
| BRCLR n opr rel                                                    | Branch if Bit n Clear                 | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0                                                                                                                                          |   |   |                 |    | ţ  | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7)             | 03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5                     |
| BRN rel                                                            | Branch Never                          | $PC \leftarrow (PC) + 2 + \mathit{rel} ? 1 = 0$                                                                                                                              | — | — | —               | —  | —  | REL                                                                                                                  | 21                               | rr                                                                            | 3                                                   |
| BRSET n opr rel                                                    | Branch if Bit n Set                   | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1                                                                                                                                          |   |   |                 |    | ţ  | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7)             | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr          | 5<br>5<br>5<br>5<br>5<br>5                          |
| BSET n opr                                                         | Set Bit n                             | Mn ← 1                                                                                                                                                                       |   |   |                 |    |    | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd                                  | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BSR rel                                                            | Branch to Subroutine                  | $\begin{array}{c c} PC \leftarrow (PC) + 2;  push  (PCL) \\ SP \leftarrow (SP) - 1;  push  (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ |   |   | REL             | AD | rr | 6                                                                                                                    |                                  |                                                                               |                                                     |
| CLC                                                                | Clear Carry Bit                       | $C \leftarrow 0$                                                                                                                                                             |   |   |                 |    | 0  | INH                                                                                                                  | 98                               |                                                                               | 2                                                   |
| CLI                                                                | Clear Interrupt Mask                  | l ← 0                                                                                                                                                                        | — | 0 | —               |    | —  | INH                                                                                                                  | 9A                               |                                                                               | 2                                                   |

#### Table 12-6. Instruction Set Summary (Sheet 2 of 6)

MC68HC705C8A — Rev. 3



**Electrical Specifications** 

### **13.8 3.3-Volt DC Electrical Characteristics**

| Characteristic <sup>(1)</sup>                                                                                                                                                                                   | Symbol                             | Min                        | Typ <sup>(2)</sup>   | Max                   | Unit           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------|----------------------|-----------------------|----------------|
| Output voltage, $I_{Load} \le 10.0 \ \mu A$                                                                                                                                                                     | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> — 0.1 | _                    | 0.1                   | V              |
| Output high voltage<br>$I_{Load} = -0.2 \text{ mA}$<br>PA7-PA0, PB7-PB0, PC6-PC0, TCMP<br>(see Figure 13-2)<br>$I_{Load} = -0.4 \text{ mA}$<br>PD4-PD1 (see Figure 13-3)<br>$I_{Load} = -1.5 \text{ mA}$<br>PC7 | V <sub>OH</sub>                    | V <sub>DD</sub> – 0.3      |                      |                       | V              |
| Output low voltage (see Figure 13-4)<br>$I_{Load} = 0.4 \text{ mA}$<br>PA7-PA0, PB7-PB0, PC6-PC0, PD4-PD1<br>$I_{Load} = 6.0 \text{ mA}$<br>PC7                                                                 | V <sub>OL</sub>                    | _                          | _                    | 0.3<br>0.3            | V              |
| Input high voltage<br>PA7–PA0, PB7–PB0, PC7–PC0, PD5–PD0,<br>PD7, TCAP, IRQ, RESET, OSC1                                                                                                                        | V <sub>IH</sub>                    | 0.7 x V <sub>DD</sub>      |                      | V <sub>DD</sub>       | V              |
| Input low voltage<br>PA7–PA0, PB7–PB0, PC7–PC0, PD5–PD0,<br>PD7, TCAP, IRQ, RESET, OSCI                                                                                                                         | V <sub>IL</sub>                    | V <sub>SS</sub>            | _                    | 0.2 x V <sub>DD</sub> | V              |
| Data-retention mode (0°C to 70°C)                                                                                                                                                                               | V <sub>RM</sub>                    | 2.0                        |                      |                       | V              |
| Supply current <sup>(3)</sup><br>Run <sup>(4)</sup><br>Wait <sup>(5)</sup><br>Stop <sup>(6)</sup>                                                                                                               | I <sub>DD</sub>                    |                            | 1.53<br>0.711<br>2.0 | 3.0<br>1.0<br>20      | mA<br>mA<br>μA |
| I/O ports hi-z leakage current<br>PA7–PA0, PB7–PB0, PC7–PC0, PD4–PD1,<br>PD7, RESET                                                                                                                             | I <sub>IL</sub>                    | _                          |                      | ± 10                  | μΑ             |
| Input current<br>IRQ, TCAP, OSC1, PD5, PD0                                                                                                                                                                      | I <sub>In</sub>                    | _                          | _                    | ± 1                   | μA             |

1.  $V_{DD}$  = 3.3 V ± 10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted

2. Typical values at midpoint of voltage range, 25°C only.

3. I<sub>DD</sub> measured with port B pullup devices disabled.

4. Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 2.0 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. OSC2 capacitance linearly affects run I<sub>DD</sub>.

5. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC}$  = 2.0 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> – 0.2 V. All ports configured as inputs. SPI and SCI disabled. If SPI and SCI enabled, add 10% current draw. OSC2 capacitance linearly affects wait I<sub>DD</sub>.

6. Stop I<sub>DD</sub> measured with OSC1 = V<sub>DD</sub>. All ports configured as inputs. V<sub>IL</sub> = 0.2 V; V<sub>IH</sub> = V<sub>DD</sub> - 0.2 V.



### Freescale Semiconductor, Inc.



Notes:

1. At  $V_{DD}$  = 5.0 V, devices are specified and tested for ( $V_{DD} - V_{OH}$ )  $\leq$  800 mV @ I<sub>OH</sub> = -0.8 mA.

2. At  $V_{DD}$  = 3.3 V, devices are specified and tested for ( $V_{DD} - V_{OH}$ )  $\leq$  300 mV @ I<sub>OH</sub> = -0.2 mA.





Figure 13-2. Typical Voltage Compared to Current

**Technical Data** 

**Electrical Specifications** For More Information On This Product,

Go to: www.freescale.com

MOTOROLA



**Mechanical Specifications** 

## 14.3 40-Pin Plastic Dual In-Line Package (PDIP)



|     | MILLIN | <b>NETERS</b> | INCHES    |           |  |  |
|-----|--------|---------------|-----------|-----------|--|--|
| DIM | MIN    | MAX           | MIN       | MAX       |  |  |
| Α   | 51.69  | 52.45         | 2.035     | 2.065     |  |  |
| В   | 13.72  | 14.22         | 0.540     | 0.560     |  |  |
| С   | 3.94   | 5.08          | 0.155     | 0.200     |  |  |
| D   | 0.36   | 0.56          | 0.014     | 0.022     |  |  |
| F   | 1.02   | 1.52          | 0.040     | 0.060     |  |  |
| G   | 2.54   | BSC           | 0.10      | ).100 BSC |  |  |
| Н   | 1.65   | 2.16          | 0.065     | 0.085     |  |  |
| J   | 0.20   | 0.38          | 0.008     | 0.015     |  |  |
| К   | 2.92   | 3.43          | 0.115     | 0.135     |  |  |
| L   | 15.24  | 4 BSC         | 0.600 BSC |           |  |  |
| М   | 0°     | 1°            | 0°        | 0° 1°     |  |  |
| Ν   | 0.51   | 1.02          | 0.020     | 0.040     |  |  |

NOTES:

1. POSITION TOLERANCE OF LEADS (D), SHALL BEWITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITIONS, IN RELATION TO SEATING PLANE AND EACH OTHER.

2. DIMENSION L TO CENTER OF LEADS WHEN

FORMED PARALLEL.

3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.



**Technical Data** 



**Mechanical Specifications** 

## 14.5 44-Lead Plastic-Leaded Chip Carrier (PLCC)





**Mechanical Specifications** 

**Technical Data** 



| interrupt processing        | 59<br>57 |
|-----------------------------|----------|
| interrupts                  |          |
| external interrupt (IRQ) 5  | 51       |
| internal function diagram 5 | 52       |
| timing diagram 5            | 52       |
| interrupt sources 5         | 50       |
| masking                     | 50       |
| port B interrupts 5         | 53       |
| enabling 5                  | 53       |
| port B I/O logic 5          | 54       |
| SCI interrupts 5            | 55       |
| software interrupt 5        | 50       |
| sources                     | 19       |
| SPI interrupts 5            | 56       |
| timer interrupts 5          | 55       |
| IRQ pin                     | 32       |

#### J

| junction temperature |  | 174 |
|----------------------|--|-----|
|----------------------|--|-----|

#### L

| ow-power modes                              |    |
|---------------------------------------------|----|
| stop mode                                   |    |
| non-programmable COP in stop mode flowchart | 74 |
| non-programmable COP watchdog in stop mode  | 73 |
| programmable COP in stop mode flowchart     | 72 |
| programmable COP watchdog in stop mode      | 71 |
| SCI during stop mode                        | 71 |
| SPI during stop mode                        | 71 |
| stop/wait mode function flowchart.          | 70 |
| wait mode                                   | 73 |
| non-programmable COP watchdog in wait mode  | 75 |
| programmable COP watchdog in wait mode      | 75 |
|                                             |    |

**Technical Data**