# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

| Det | ails |
|-----|------|
|-----|------|

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB          |
| Peripherals                | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT          |
| Number of I/O              | 112                                                                   |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 48K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 21x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 144-LQFP                                                              |
| Supplier Device Package    | 144-LQFP (20x20)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103zct6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## List of figures

| Figure 1.  | STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram 12  |
|------------|-----------------------------------------------------------------------------|
| Figure 2.  | Clock tree                                                                  |
| Figure 3.  | STM32F103xC/D/E BGA144 ballout                                              |
| Figure 4.  | STM32F103xC/D/E performance line BGA100 ballout                             |
| Figure 5.  | STM32F103xC/D/E performance line LQFP144 pinout                             |
| Figure 6.  | STM32F103xC/D/E performance line LQFP100 pinout                             |
| Figure 7.  | STM32F103xC/D/E performance line LQFP64 pinout                              |
| Figure 8.  | STM32F103xC/D/E performance line                                            |
|            | WLCSP64 ballout, ball side                                                  |
| Figure 9.  | Memory map                                                                  |
| Figure 10. | Pin loading conditions                                                      |
| Figure 11. | Pin input voltage                                                           |
| Figure 12. | Power supply scheme                                                         |
| Figure 13. | Current consumption measurement scheme                                      |
| Figure 14. | Typical current consumption in Run mode versus frequency (at 3.6 V) -       |
|            | code with data processing running from RAM, peripherals enabled             |
| Figure 15. | Typical current consumption in Run mode versus frequency (at 3.6 V)-        |
|            | code with data processing running from RAM, peripherals disabled            |
| Figure 16. | Typical current consumption on V <sub>BAT</sub> with RTC on vs. temperature |
|            | at different V <sub>BAT</sub> values                                        |
| Figure 17. | Typical current consumption in Stop mode with regulator in run mode         |
| -          | versus temperature at different V <sub>DD</sub> values                      |
| Figure 18. | Typical current consumption in Stop mode with regulator in low-power        |
| -          | mode versus temperature at different V <sub>DD</sub> values                 |
| Figure 19. | Typical current consumption in Standby mode versus temperature at           |
|            | different V <sub>DD</sub> values                                            |
| Figure 20. | High-speed external clock source AC timing diagram                          |
| Figure 21. | Low-speed external clock source AC timing diagram                           |
| Figure 22. | Typical application with an 8 MHz crystal                                   |
| Figure 23. | Typical application with a 32.768 kHz crystal                               |
| Figure 24. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms                  |
| Figure 25. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms                 |
| Figure 26. | Asynchronous multiplexed PSRAM/NOR read waveforms                           |
| Figure 27. | Asynchronous multiplexed PSRAM/NOR write waveforms                          |
| Figure 28. | Synchronous multiplexed NOR/PSRAM read timings                              |
| Figure 29. | Synchronous multiplexed PSRAM write timings                                 |
| Figure 30. | Synchronous non-multiplexed NOR/PSRAM read timings                          |
| Figure 31. | Synchronous non-multiplexed PSRAM write timings                             |
| Figure 32. | PC Card/CompactFlash controller waveforms for common memory read access     |
| Figure 33. | PC Card/CompactFlash controller waveforms for common memory write access    |
| Figure 34. | PC Card/CompactFlash controller waveforms for attribute memory read         |
| -          | access                                                                      |
| Figure 35. | PC Card/CompactFlash controller waveforms for attribute memory write        |
| -          | access                                                                      |
| Figure 36. | PC Card/CompactFlash controller waveforms for I/O space read access         |
| Figure 37. | PC Card/CompactFlash controller waveforms for I/O space write access        |
| Figure 38. | NAND controller waveforms for read access                                   |
| Figure 39. | NAND controller waveforms for write access                                  |



### 2 Description

The STM32F103xC, STM32F103xD and STM32F103xE performance line family incorporates the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a 72 MHz frequency, high-speed embedded memories (Flash memory up to 512 Kbytes and SRAM up to 64 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer three 12-bit ADCs, four general-purpose 16-bit timers plus two PWM timers, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, three SPIs, two I<sup>2</sup>Ss, one SDIO, five USARTs, an USB and a CAN.

The STM32F103xC/D/E high-density performance line family operates in the -40 to +105 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

These features make the STM32F103xC/D/E high-density performance line microcontroller family suitable for a wide range of applications such as motor drives, application control, medical and handheld equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems video intercom, and HVAC.



### 2.3.10 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from user Flash: you have an option to boot from any of two memory banks. By default, boot from Flash memory bank 1 is selected. You can choose to boot from Flash memory bank 2 by setting a bit in the option bytes.
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1.

### 2.3.11 **Power supply schemes**

- $V_{DD}$  = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- $V_{SSA}$ ,  $V_{DDA} = 2.0$  to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL (minimum voltage to be applied to VDDA is 2.4 V when the ADC or DAC is used).  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.
- V<sub>BAT</sub> = 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

For more details on how to connect power pins, refer to *Figure 12: Power supply scheme*.

### 2.3.12 Power supply supervisor

The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$ , without the need for an external reset circuit.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. Refer to *Table 12: Embedded reset and power control block characteristics* for the values of  $V_{POR/PDR}$  and  $V_{PVD}$ .

### 2.3.13 Voltage regulator

The regulator has three operation modes: main (MR), low-power (LPR) and power down.

- MR is used in the nominal regulation mode (Run)
- LPR is used in the Stop modes.
- Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost)

This regulator is always enabled after reset. It is disabled in Standby mode.



periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

### 2.3.17 Timers and watchdogs

The high-density STM32F103xC/D/E performance line devices include up to two advancedcontrol timers, up to four general-purpose timers, two basic timers, two watchdog timers and a SysTick timer.

Table 4 compares the features of the advanced-control, general-purpose and basic timers.

| Timer                           | Counter resolution | Counter<br>type         | Prescaler<br>factor                   | DMA request generation | Capture/compare<br>channels | Complementary outputs |
|---------------------------------|--------------------|-------------------------|---------------------------------------|------------------------|-----------------------------|-----------------------|
| TIM1,<br>TIM8                   | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | Yes                   |
| TIM2,<br>TIM3,<br>TIM4,<br>TIM5 | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | No                    |
| TIM6,<br>TIM7                   | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                    | 0                           | No                    |

 Table 4. High-density timer feature comparison



### Advanced-control timers (TIM1 and TIM8)

The two advanced-control timers (TIM1 and TIM8) can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as a complete general-purpose timer. The 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes)
- One-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switch driven by these outputs.

Many features are shared with those of the general-purpose TIM timers which have the same architecture. The advanced-control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

### General-purpose timers (TIMx)

There are up to 4 synchronizable general-purpose timers (TIM2, TIM3, TIM4 and TIM5) embedded in the STM32F103xC, STM32F103xD and STM32F103xE performance line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 16 input captures / output compares / PWMs on the largest packages.

The general-purpose timers can work together with the advanced-control timer via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

### Basic timers TIM6 and TIM7

These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base.

### Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

### Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from



|      | FSMC   |        |                    |               |             |                                  |
|------|--------|--------|--------------------|---------------|-------------|----------------------------------|
| Pins | CF     | CF/IDE | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100<br>BGA100 <sup>(1)</sup> |
| PE2  | -      | -      | A23                | A23           | -           | Yes                              |
| PE3  | -      | -      | A19                | A19           | -           | Yes                              |
| PE4  | -      | -      | A20                | A20           | -           | Yes                              |
| PE5  | -      | -      | A21                | A21           | -           | Yes                              |
| PE6  | -      | -      | A22                | A22           | -           | Yes                              |
| PF0  | A0     | A0     | A0                 | -             | -           | -                                |
| PF1  | A1     | A1     | A1                 | -             | -           | -                                |
| PF2  | A2     | A2     | A2                 | -             | -           | -                                |
| PF3  | A3     | -      | A3                 | -             | -           | -                                |
| PF4  | A4     | -      | A4                 | -             | -           | -                                |
| PF5  | A5     | -      | A5                 | -             | -           | -                                |
| PF6  | NIORD  | NIORD  | -                  | -             | -           | -                                |
| PF7  | NREG   | NREG   | -                  | -             | -           | -                                |
| PF8  | NIOWR  | NIOWR  | -                  | -             | -           | -                                |
| PF9  | CD     | CD     | -                  | -             | -           | -                                |
| PF10 | INTR   | INTR   | -                  | -             | -           | -                                |
| PF11 | NIOS16 | NIOS16 | -                  | -             | -           | -                                |
| PF12 | A6     | -      | A6                 | -             | -           | -                                |
| PF13 | A7     | -      | A7                 | -             | -           | -                                |
| PF14 | A8     | -      | A8                 | -             | -           | -                                |
| PF15 | A9     | -      | A9                 | -             | -           | -                                |
| PG0  | A10    | -      | A10                | -             | -           | -                                |
| PG1  | -      | -      | A11                | -             | -           | -                                |
| PE7  | D4     | D4     | D4                 | DA4           | D4          | Yes                              |
| PE8  | D5     | D5     | D5                 | DA5           | D5          | Yes                              |
| PE9  | D6     | D6     | D6                 | DA6           | D6          | Yes                              |
| PE10 | D7     | D7     | D7                 | DA7           | D7          | Yes                              |
| PE11 | D8     | D8     | D8                 | DA8           | D8          | Yes                              |
| PE12 | D9     | D9     | D9                 | DA9           | D9          | Yes                              |
| PE13 | D10    | D10    | D10                | DA10          | D10         | Yes                              |
| PE14 | D11    | D11    | D11                | DA11          | D11         | Yes                              |
| PE15 | D12    | D12    | D12                | DA12          | D12         | Yes                              |
| PD8  | D13    | D13    | D13                | DA13          | D13         | Yes                              |

### Table 6. FSMC pin definition



|      | FSMC   |        |                    |               |             |                                  |
|------|--------|--------|--------------------|---------------|-------------|----------------------------------|
| Pins | CF     | CF/IDE | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100<br>BGA100 <sup>(1)</sup> |
| PD9  | D14    | D14    | D14                | DA14          | D14         | Yes                              |
| PD10 | D15    | D15    | D15                | DA15          | D15         | Yes                              |
| PD11 | -      | -      | A16                | A16           | CLE         | Yes                              |
| PD12 | -      | -      | A17                | A17           | ALE         | Yes                              |
| PD13 | -      | -      | A18                | A18           | -           | Yes                              |
| PD14 | D0     | D0     | D0                 | DA0           | D0          | Yes                              |
| PD15 | D1     | D1     | D1                 | DA1           | D1          | Yes                              |
| PG2  | -      | -      | A12                | -             | -           | -                                |
| PG3  | -      | -      | A13                | -             | -           | -                                |
| PG4  | -      | -      | A14                | -             | -           | -                                |
| PG5  | -      | -      | A15                | -             | -           | -                                |
| PG6  | -      | -      | -                  | -             | INT2        | -                                |
| PG7  | -      | -      | -                  | -             | INT3        | -                                |
| PD0  | D2     | D2     | D2                 | DA2           | D2          | Yes                              |
| PD1  | D3     | D3     | D3                 | DA3           | D3          | Yes                              |
| PD3  | -      | -      | CLK                | CLK           | -           | Yes                              |
| PD4  | NOE    | NOE    | NOE                | NOE           | NOE         | Yes                              |
| PD5  | NWE    | NWE    | NWE                | NWE           | NWE         | Yes                              |
| PD6  | NWAIT  | NWAIT  | NWAIT              | NWAIT         | NWAIT       | Yes                              |
| PD7  | -      | -      | NE1                | NE1           | NCE2        | Yes                              |
| PG9  | -      | -      | NE2                | NE2           | NCE3        | -                                |
| PG10 | NCE4_1 | NCE4_1 | NE3                | NE3           | -           | -                                |
| PG11 | NCE4_2 | NCE4_2 | -                  | -             | -           | -                                |
| PG12 | -      | -      | NE4                | NE4           | -           | -                                |
| PG13 | -      | -      | A24                | A24           | -           | -                                |
| PG14 | -      | -      | A25                | A25           | -           | -                                |
| PB7  | -      | -      | NADV               | NADV          | -           | Yes                              |
| PE0  | -      | -      | NBL0               | NBL0          | -           | Yes                              |
| PE1  | -      | -      | NBL1               | NBL1          | -           | Yes                              |

Table 6. FSMC pin definition (continued)

1. Ports F and G are not available in devices delivered in 100-pin packages.



### 4 Memory mapping

The memory map is shown in Figure 9.



Figure 9. Memory map







Figure 14. Typical current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled







#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 24*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                                                                               | С                                | conditions              | Min | Тур | Мах  | Unit |
|-------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------|-----|-----|------|------|
| R <sub>F</sub>                      | Feedback resistor                                                                                       |                                  | -                       | -   | 5   | -    | MΩ   |
| C <sup>(2)</sup>                    | Recommended load capacitance<br>versus equivalent serial<br>resistance of the crystal (R <sub>S</sub> ) | R <sub>S</sub> = 30 kΩ           |                         | -   | -   | 15   | pF   |
| l <sub>2</sub>                      | LSE driving current                                                                                     | V <sub>DD</sub> =                | -                       | -   | 1.4 | μA   |      |
| 9 <sub>m</sub>                      | Oscillator transconductance                                                                             |                                  | 5                       | -   | -   | µA/V |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time                                                                                            | V <sub>DD</sub> is<br>stabilized | T <sub>A</sub> = 50 °C  | -   | 1.5 | -    | -    |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = 25 °C  | -   | 2.5 | -    |      |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = 10 °C  | -   | 4   | -    |      |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = 0 °C   | -   | 6   | -    |      |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = -10 °C | -   | 10  | -    | 5    |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = -20 °C | -   | 17  | -    |      |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = -30 °C | -   | 32  | -    |      |
|                                     |                                                                                                         |                                  | T <sub>A</sub> = -40 °C | -   | 60  | -    |      |

| Table 24. LSE oscillator | characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) <sup>(1)(2)</sup> |
|--------------------------|----------------------------------------------------------------------|
| Table 24. LSE OSCIIIATOR | $\Gamma_{LSE} = 32.766 \text{ kmz}$                                  |

1. Guaranteed by characterization results.

 Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

 t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) until a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer, PCB layout and humidity.

**Caution:** To avoid exceeding the maximum value of  $C_{L1}$  and  $C_{L2}$  (15 pF) it is strongly recommended to use a resonator with a load capacitance  $C_L \le 7$  pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of  $C_L = 6$  pF, and  $C_{stray} = 2$  pF, then  $C_{L1} = C_{L2} = 8$  pF.



Note: For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator (see Figure 23).  $C_{L1}$  and  $C_{L2}$ , are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . Load capacitance  $C_L$  has the following formula:  $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$  where  $C_{stray}$  is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF.

### 5.3.8 PLL characteristics

The parameters given in *Table 28* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 10*.

| Symbol               | Devementer                     |     | Unit |                    |      |
|----------------------|--------------------------------|-----|------|--------------------|------|
| Symbol               | Falameter                      | Min | Тур  | Max <sup>(1)</sup> | Unit |
| f                    | PLL input clock <sup>(2)</sup> | 1   | 8.0  | 25                 | MHz  |
| 'PLL_IN              | PLL input clock duty cycle     | 40  | -    | 60                 | %    |
| f <sub>PLL_OUT</sub> | PLL multiplier output clock    | 16  | -    | 72                 | MHz  |
| t <sub>LOCK</sub>    | PLL lock time                  | -   | -    | 200                | μs   |
| Jitter               | Cycle-to-cycle jitter          | -   | -    | 300                | ps   |

|--|

1. Guaranteed by characterization results.

2. Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by  $f_{\text{PLL}_{OUT}}$ .

### 5.3.9 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_A$  = -40 to 105 °C unless otherwise specified.

| Symbol             | Parameter               | Conditions                                                                             | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|----------------------------------------------------------------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | $T_A = -40$ to +105 °C                                                                 | 40  | 52.5 | 70                 | μs   |
| t <sub>ERASE</sub> | Page (2 KB) erase time  | T <sub>A</sub> = -40 to +105 °C                                                        | 20  | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = -40 to +105 °C                                                        | 20  | -    | 40                 | ms   |
|                    |                         | Read mode<br>f <sub>HCLK</sub> = 72 MHz with 2 wait<br>states, V <sub>DD</sub> = 3.3 V | -   | -    | 28                 | mA   |
| I <sub>DD</sub>    | Supply current          | Write mode<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V                      | -   | -    | 7                  | mA   |
|                    |                         | Erase mode<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V                      | -   | -    | 5                  | mA   |
|                    |                         | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V                              | -   | -    | 50                 | μA   |
| V <sub>prog</sub>  | Programming voltage     | -                                                                                      | 2   | -    | 3.6                | V    |

#### Table 29. Flash memory characteristics

1. Guaranteed by design.



| Symbol                       | Parameter                                         | Min  | Мах | Unit |  |  |  |
|------------------------------|---------------------------------------------------|------|-----|------|--|--|--|
| t <sub>w(CLK)</sub>          | FSMC_CLK period                                   | 27.7 | -   | ns   |  |  |  |
| $t_{d(CLKL-NExL)}$           | FSMC_CLK low to FSMC_NEx low (x = 02)             | -    | 1.5 | ns   |  |  |  |
| t <sub>d(CLKL-NExH)</sub>    | FSMC_CLK low to FSMC_NEx high (x = 02)            | 2    | -   | ns   |  |  |  |
| t <sub>d(CLKL-NADVL)</sub>   | FSMC_CLK low to FSMC_NADV low                     | -    | 4   | ns   |  |  |  |
| t <sub>d(CLKL-NADVH)</sub>   | FSMC_CLK low to FSMC_NADV high                    | 5    | -   | ns   |  |  |  |
| t <sub>d(CLKL-AV)</sub>      | FSMC_CLK low to FSMC_Ax valid (x = 1625)          | -    | 0   | ns   |  |  |  |
| t <sub>d(CLKL-AIV)</sub>     | FSMC_CLK low to FSMC_Ax invalid (x = 1625)        | 2    | -   | ns   |  |  |  |
| t <sub>d(CLKL-NOEL)</sub>    | FSMC_CLK low to FSMC_NOE low                      | -    | 1   | ns   |  |  |  |
| t <sub>d(CLKL-NOEH)</sub>    | FSMC_CLK low to FSMC_NOE high                     | 1.5  | -   | ns   |  |  |  |
| t <sub>d(CLKL-ADV)</sub>     | FSMC_CLK low to FSMC_AD[15:0] valid               | -    | 12  | ns   |  |  |  |
| t <sub>d(CLKL-ADIV)</sub>    | FSMC_CLK low to FSMC_AD[15:0] invalid             | 0    | -   | ns   |  |  |  |
| t <sub>su(ADV-CLKH)</sub>    | FSMC_A/D[15:0] valid data before FSMC_CLK<br>high | 6    | -   | ns   |  |  |  |
| t <sub>h(CLKH-ADV)</sub>     | FSMC_A/D[15:0] valid data after FSMC_CLK high     | 0    | -   | ns   |  |  |  |
| t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high             | 8    | -   | ns   |  |  |  |
| t <sub>h(CLKH-NWAITV)</sub>  | FSMC_NWAIT valid after FSMC_CLK high              | 2    | -   | ns   |  |  |  |

Table 35. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)(2)</sup>

1. C<sub>L</sub> = 15 pF.

2. Guaranteed by characterization results.



| Symbol                       | Parameter                                  | Min  | Max | Unit |
|------------------------------|--------------------------------------------|------|-----|------|
| t <sub>w(CLK)</sub>          | FSMC_CLK period                            | 27.7 | -   | ns   |
| t <sub>d(CLKL-NExL)</sub>    | FSMC_CLK low to FSMC_Nex low (x = 02)      | -    | 2   | ns   |
| t <sub>d(CLKL-NExH)</sub>    | FSMC_CLK low to FSMC_NEx high (x = 02)     | 2    | -   | ns   |
| t <sub>d(CLKL-NADVL)</sub>   | FSMC_CLK low to FSMC_NADV low              | -    | 4   | ns   |
| t <sub>d(CLKL-NADVH)</sub>   | FSMC_CLK low to FSMC_NADV high             | 5    | -   | ns   |
| t <sub>d(CLKL-AV)</sub>      | FSMC_CLK low to FSMC_Ax valid (x = 1625)   | -    | 0   | ns   |
| t <sub>d(CLKL-AIV)</sub>     | FSMC_CLK low to FSMC_Ax invalid (x = 1625) | 2    | -   | ns   |
| t <sub>d(CLKL-NWEL)</sub>    | FSMC_CLK low to FSMC_NWE low               | -    | 1   | ns   |
| t <sub>d(CLKL-NWEH)</sub>    | FSMC_CLK low to FSMC_NWE high              | 1    | -   | ns   |
| t <sub>d(CLKL-ADV)</sub>     | FSMC_CLK low to FSMC_AD[15:0] valid        | -    | 12  | ns   |
| t <sub>d(CLKL-ADIV)</sub>    | FSMC_CLK low to FSMC_AD[15:0] invalid      | 3    | -   | ns   |
| t <sub>d(CLKL-Data)</sub>    | FSMC_A/D[15:0] valid after FSMC_CLK low    | -    | 6   | ns   |
| t <sub>d(CLKL-NBLH)</sub>    | FSMC_CLK low to FSMC_NBL high              | 1    | -   | ns   |
| t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high      | 7    | -   | ns   |
| t <sub>h(CLKH-NWAITV)</sub>  | FSMC_NWAIT valid after FSMC_CLK high       | 2    | -   | ns   |

Table 36. Synchronous multiplexed PSRAM write timings<sup>(1)(2)</sup>

1. C<sub>L</sub> = 15 pF.

2. Guaranteed by characterization results.



### SD/SDIO MMC card host interface (SDIO) characteristics

Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 10*.

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (D[7:0], CMD, CK).



Figure 54. SDIO high-speed mode

Figure 55. SD default mode



Table 55. SD / MMC characteristics

| Symbol          | Parameter                                 | Conditions              | Min | Max | Unit |
|-----------------|-------------------------------------------|-------------------------|-----|-----|------|
| f <sub>PP</sub> | Clock frequency in data transfer mode     | $C_L \le 30 \text{ pF}$ | 0   | 48  | MHz  |
| tW(CKL)         | Clock low time, f <sub>PP</sub> = 16 MHz  | $C_L \le 30 \text{ pF}$ | 32  | -   |      |
| tW(CKH)         | Clock high time, f <sub>PP</sub> = 16 MHz | $C_L \le 30 \text{ pF}$ | 30  | -   | ne   |
| t <sub>r</sub>  | Clock rise time                           | $C_L \le 30 \text{ pF}$ | -   | 4   | 115  |
| t <sub>f</sub>  | Clock fall time                           | $C_L \le 30 \text{ pF}$ | -   | 5   |      |

DocID14611 Rev 12



| Symbol                        | Parameter                                                                                                                                                          | Min | Тур | Мах  | Unit | Comments                                                                                                                |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|-------------------------------------------------------------------------------------------------------------------------|--|
| Offset <sup>(3)</sup>         | Offset error<br>(difference between<br>measured value at Code<br>(0x800) and the ideal value =<br>V <sub>REF+</sub> /2)                                            | -   | -   | ±10  | mV   | -                                                                                                                       |  |
|                               |                                                                                                                                                                    | -   | -   | ±3   | LSB  | Given for the DAC in 10-bit at V <sub>REF+</sub><br>= 3.6 V                                                             |  |
|                               |                                                                                                                                                                    | -   | -   | ±12  | LSB  | Given for the DAC in 12-bit at V <sub>REF+</sub><br>= 3.6 V                                                             |  |
| Gain<br>error <sup>(3)</sup>  | Gain error                                                                                                                                                         | -   | -   | ±0.5 | %    | Given for the DAC in 12bit configuration                                                                                |  |
| tsettling <sup>(3)</sup>      | Settling time (full scale: for a<br>10-bit input code transition<br>between the lowest and the<br>highest input codes when<br>DAC_OUT reaches final<br>value ±1LSB | -   | 3   | 4    | μs   | $C_{LOAD}$ ≤ 50 pF, $R_{LOAD}$ ≥ 5 kΩ                                                                                   |  |
| Update<br>rate <sup>(3)</sup> | Max frequency for a correct<br>DAC_OUT change when<br>small variation in the input<br>code (from code i to i+1LSB)                                                 | -   | -   | 1    | MS/s | $C_{LOAD} \le 50 \text{ pF}, \text{ R}_{LOAD} \ge 5 \text{ k}\Omega$                                                    |  |
| t <sub>wakeup</sub> (3)       | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register)                                                                                 | -   | 6.5 | 10   | μs   | $C_{LOAD} \le 50 \text{ pF}, R_{LOAD} \ge 5 \text{ k}\Omega$<br>input code between lowest and<br>highest possible ones. |  |
| PSRR+ <sup>(1)</sup>          | Power supply rejection ratio<br>(to V <sub>DDA</sub> ) (static DC<br>measurement                                                                                   | -   | -67 | -40  | dB   | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF                                                                        |  |

Table 63. DAC characteristics (continued)

1. Guaranteed by design.

2. Guaranteed by characterization.

3. The quiescent mode corresponds to a state where the DAC maintains a stable output level to ensure that no dynamic consumption occurs.

4. Guaranteed by characterization results.





1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.



### 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 6.1 LFBGA144 package information



Figure 62. LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package outline

1. Drawing is not to scale.

| Table 65. LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, |
|-----------------------------------------------------------------------------------|
| 0.8 mm pitch, package mechanical data                                             |

| Symbol           | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|------------------|-------------|-------|-------|-----------------------|--------|--------|--|
|                  | Min         | Тур   | Max   | Тур                   | Min    | Max    |  |
| A <sup>(2)</sup> | -           | -     | 1.700 | -                     | -      | 0.0669 |  |
| A1               | 0.250       | 0.300 | 0.350 | 0.098                 | 0.0118 | 0.0138 |  |
| A2               | 0.810       | 0.910 | 1.010 | 0.0319                | 0.0358 | 0.0398 |  |
| A3               | 0.225       | 0.26  | 0.295 | 0.0089                | 0.0102 | 0.0116 |  |
| A4               | 0.585       | 0.650 | 0.715 | 0.0230                | 0.0256 | 0.0281 |  |



### Device marking for LFBGA100 package

The following figure gives an example of topside marking orientation versus ball A1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



### 6.4 LQFP144 package information

Figure 70. LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package outline



1. Drawing is not to scale.



### 7 Part numbering

### Example: STM32 F 103 R C т 6 xxx **Device family** STM32 = ARM-based 32-bit microcontroller Product type F = general-purpose **Device subfamily** 103 = performance line Pin count R = 64 pinsV = 100 pins Z = 144 pins Flash memory size C = 256 Kbytes of Flash memory D = 384 Kbytes of Flash memory E = 512 Kbytes of Flash memory Package H = BGA T = LQFP Y = WLCSP64 **Temperature range** 6 = Industrial temperature range, -40 to 85 °C. 7 = Industrial temperature range, -40 to 105 °C. Options

#### Table 75. Ordering information scheme

xxx = programmed parts TR = tape and real

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.



| Date                | Revision        | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date<br>21-Jul-2009 | <b>Revision</b> | ChangesFigure 1: STM32F103xC, STM32F103xD and STM32F103xE<br>performance line block diagram updated.Note 5 updated and Note 4 added in Table 5: High-densitySTM32F103xC/D/E pin definitions.VRERINT and T <sub>Coeff</sub> added to Table 13: Embedded internal reference<br>voltage.Table 16: Maximum current consumption in Sleep mode, code running<br>from Flash or RAM modified.f <sub>HSE-ext</sub> min modified in Table 21: High-speed external user clock<br> |
|                     |                 | <i>buffered DAC</i> added.<br><i>Figure 63: LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package outline</i> and <i>Table 75: LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package mechanical data</i> updated.                                                                                                                                                                                                                        |
| 24-Sep-2009         | 7               | Number of DACs corrected in <i>Table 3: STM32F103xx family</i> .<br>I <sub>DD_VBAT</sub> updated in <i>Table 17: Typical and maximum current</i><br><i>consumptions in Stop and Standby modes</i> .<br><i>Figure 16: Typical current consumption on VBAT with RTC on vs.</i><br><i>temperature at different VBAT values</i> added.<br>IEC 1000 standard updated to IEC 61000 and SAE J1752/3 updated to                                                                |
|                     |                 | IEC 61967-2 in Section 5.3.11: EMC characteristics on page 87.<br>Table 63: DAC characteristics modified. Small text changes.                                                                                                                                                                                                                                                                                                                                          |

### Table 76.Document revision history

