# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB          |
| Peripherals                | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT          |
| Number of I/O              | 112                                                                   |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 48K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 21x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 144-LQFP                                                              |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103zct7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|   |       | 2.3.29    | Serial wire JTAG debug port (SWJ-DP)                   |
|---|-------|-----------|--------------------------------------------------------|
|   |       | 2.3.30    | Embedded Trace Macrocell™24                            |
| • | Б.    |           |                                                        |
| 3 | Pinou | its and   | pin descriptions 25                                    |
| 4 | Memo  | ory map   | pping                                                  |
| 5 | Elect | rical cha | aracteristics                                          |
|   | 5.1   | Parame    | ter conditions                                         |
|   |       | 5.1.1     | Minimum and maximum values41                           |
|   |       | 5.1.2     | Typical values                                         |
|   |       | 5.1.3     | Typical curves                                         |
|   |       | 5.1.4     | Loading capacitor                                      |
|   |       | 5.1.5     | Pin input voltage                                      |
|   |       | 5.1.6     | Power supply scheme                                    |
|   |       | 5.1.7     | Current consumption measurement                        |
|   | 5.2   | Absolut   | e maximum ratings                                      |
|   | 5.3   | Operati   | ng conditions                                          |
|   |       | 5.3.1     | General operating conditions                           |
|   |       | 5.3.2     | Operating conditions at power-up / power-down          |
|   |       | 5.3.3     | Embedded reset and power control block characteristics |
|   |       | 5.3.4     | Embedded reference voltage                             |
|   |       | 5.3.5     | Supply current characteristics                         |
|   |       | 5.3.6     | External clock source characteristics                  |
|   |       | 5.3.7     | Internal clock source characteristics                  |
|   |       | 5.3.8     | PLL characteristics                                    |
|   |       | 5.3.9     | Memory characteristics64                               |
|   |       | 5.3.10    | FSMC characteristics                                   |
|   |       | 5.3.11    | EMC characteristics                                    |
|   |       | 5.3.12    | Absolute maximum ratings (electrical sensitivity)      |
|   |       | 5.3.13    | I/O current injection characteristics                  |
|   |       | 5.3.14    | I/O port characteristics                               |
|   |       | 5.3.15    | NRST pin characteristics95                             |
|   |       | 5.3.16    | TIM timer characteristics96                            |
|   |       | 5.3.17    | Communications interfaces                              |
|   |       | 5.3.18    | CAN (controller area network) interface                |
|   |       | 5.3.19    | 12-bit ADC characteristics                             |



## 2.1 Device overview

The STM32F103xC/D/E high-density performance line family offers devices in six different package types: from 64 pins to 144 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family.

*Figure 1* shows the general block diagram of the device family.

|                    |                                      | ai           | iu peril             | Jileiai            | counts               | •                   |                      |                       |                   |                |  |
|--------------------|--------------------------------------|--------------|----------------------|--------------------|----------------------|---------------------|----------------------|-----------------------|-------------------|----------------|--|
| I                  | Peripherals                          | STM          | 32F103F              | ₹x                 | ST                   | M32F10              | 3Vx                  | ST                    | M32F10            | 3Zx            |  |
| Flash m            | emory in Kbytes                      | 256          | 384                  | 512                | 256                  | 384                 | 512                  | 256                   | 384               | 512            |  |
| SRAM i             | n Kbytes                             | 48           | 64                   | (1)                | 48                   | 6                   | 4                    | 48                    | 6                 | 4              |  |
| FSMC               |                                      |              | No                   |                    |                      | Yes <sup>(2)</sup>  |                      | Yes                   |                   |                |  |
|                    | General-purpose                      |              |                      |                    |                      | 4                   |                      |                       |                   |                |  |
| Timers             | Advanced-control                     |              |                      |                    |                      | 2                   |                      |                       |                   |                |  |
|                    | Basic                                |              |                      |                    |                      | 2                   |                      |                       |                   |                |  |
|                    | SPI(I <sup>2</sup> S) <sup>(3)</sup> |              |                      |                    | ;                    | 3(2)                |                      |                       |                   |                |  |
|                    | I <sup>2</sup> C                     |              |                      |                    |                      | 2                   |                      |                       |                   |                |  |
| Comm               | USART                                | 5            |                      |                    |                      |                     |                      |                       |                   |                |  |
|                    | USB                                  | 1            |                      |                    |                      |                     |                      |                       |                   |                |  |
|                    | CAN                                  | 1            |                      |                    |                      |                     |                      |                       |                   |                |  |
|                    | SDIO                                 |              |                      |                    |                      | 1                   |                      |                       |                   |                |  |
| GPIOs              |                                      |              | 51                   |                    |                      | 80                  |                      |                       | 112               |                |  |
| 12-bit A<br>Number | DC<br>of channels                    |              | 3<br>16              |                    | 3 3<br>16 21         |                     |                      |                       |                   |                |  |
| 12-bit D<br>Number | AC<br>of channels                    | 2 2          |                      |                    |                      |                     |                      |                       |                   |                |  |
| CPU fre            | quency                               | 72 MHz       |                      |                    |                      |                     |                      |                       |                   |                |  |
| Operati            | ng voltage                           | 2.0 to 3.6 V |                      |                    |                      |                     |                      |                       |                   |                |  |
| Operatii           | ng temperatures                      | Ambient J    | tempera<br>unction t | tures: –<br>empera | 40 to +8<br>ture: –4 | 5 °C /4<br>0 to + 1 | 40 to +1<br>25 °C (s | 05 °C (see <i>Tab</i> | see Tab<br>le 10) | <i>le 10</i> ) |  |
| Package            | e                                    | LQFP6        | 4, WLCS              | 64 F               | LQFP                 | 100, BC             | GA100                | LQFP                  | 144, BC           | 3A144          |  |

| Table 2. STM32F103xC, STM32F103xD and STM32F103xE features |
|------------------------------------------------------------|
| and peripheral counts                                      |

1. 64 KB RAM for 256 KB Flash are available on devices delivered in CSP packages only.

 For the LQFP100 and BGA100 packages, only FSMC Bank1 and Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16- or 8-bit NAND Flash memory using the NCE2 Chip Select. The interrupt line cannot be used since Port G is not available in this package.

3. The SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the  $I^2S$  audio mode.



## 2.2 Full compatibility throughout the family

The STM32F103xC/D/E is a complete family whose members are fully pin-to-pin, software and feature compatible. In the reference manual, the STM32F103x4 and STM32F103x6 are identified as low-density devices, the STM32F103x8 and STM32F103xB are referred to as medium-density devices and the STM32F103xC, STM32F103xD and STM32F103xE are referred to as high-density devices.

Low-density and high-density devices are an extension of the STM32F103x8/B mediumdensity devices, they are specified in the STM32F103x4/6 and STM32F103xC/D/E datasheets, respectively. Low-density devices feature lower Flash memory and RAM capacities, less timers and peripherals. High-density devices have higher Flash memory and RAM capacities, and additional peripherals like SDIO, FSMC, I<sup>2</sup>S and DAC while remaining fully compatible with the other members of the family.

The STM32F103x4, STM32F103x6, STM32F103xC, STM32F103xD and STM32F103xE are a drop-in replacement for the STM32F103x8/B devices, allowing the user to try different memory densities and providing a greater degree of freedom during the development cycle.

Moreover, the STM32F103xx performance line family is fully compatible with all existing STM32F101xx access line and STM32F102xx USB access line devices.

|        | Low-dens                                                             | ity devices | Medium-der                                     | sity devices                               | High-density devices                                                             |                                                |                                         |  |  |
|--------|----------------------------------------------------------------------|-------------|------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------|--|--|
| Pinout | 16 KB 32 KB<br>Flash Flash <sup>(1)</sup>                            |             | 64 KB<br>Flash                                 | 128 KB<br>Flash                            | 256 KB<br>Flash                                                                  | 384 KB<br>Flash                                | 512 KB<br>Flash                         |  |  |
|        | 6 KB RAM                                                             | 10 KB RAM   | 20 KB RAM                                      | 20 KB RAM                                  | 48 RAM                                                                           | 64 KB RAM                                      | 64 KB RAM                               |  |  |
| 144    |                                                                      |             |                                                |                                            | 5 × USARTs                                                                       |                                                |                                         |  |  |
| 100    |                                                                      |             | 3 × USARTs                                     |                                            | 4 × 16-bit timers, 2 × basic timers<br>3 × SPIs, 2 × I <sup>2</sup> Ss, 2 × I2Cs |                                                |                                         |  |  |
| 64     | 2 × USARTs<br>2 × 16-bit timers<br>1 × SPL 1 × I <sup>2</sup> C, USB |             | 3 × 16-bit tim<br>2 × SPIs, 2 ×<br>CAN, 1 × PW | ers<br>I <sup>2</sup> Cs, USB,<br>/M timer | USB, CAN, 2<br>3 × ADCs, 2<br>FSMC (100-                                         | 2 × PWM time<br>× DACs, 1 × 3<br>and 144-pin p | rs<br>SDIO<br>backages <sup>(2)</sup> ) |  |  |
| 48     | CAN, 1 × P                                                           | WM timer    | 2 × ADCs                                       |                                            |                                                                                  |                                                |                                         |  |  |
| 36     | 2 × ADCs                                                             |             |                                                |                                            |                                                                                  |                                                |                                         |  |  |

Table 3. STM32F103xx family

 For orderable part numbers that do not show the A internal code after the temperature range code (6 or 7), the reference datasheet for electrical characteristics is that of the STM32F103x8/B medium-density devices.

2. Ports F and G are not available in devices delivered in 100-pin packages.



## 2.3 Overview

# 2.3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M3 core with embedded Flash and SRAM

The ARM Cortex<sup>®</sup>-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The ARM Cortex<sup>®</sup>-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

With its embedded ARM core, STM32F103xC, STM32F103xD and STM32F103xE performance line family is compatible with all ARM tools and software.

*Figure 1* shows the general block diagram of the device family.

### 2.3.2 Embedded Flash memory

Up to 512 Kbytes of embedded Flash is available for storing programs and data.

#### 2.3.3 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 2.3.4 Embedded SRAM

Up to 64 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states.

#### 2.3.5 FSMC (flexible static memory controller)

The FSMC is embedded in the STM32F103xC, STM32F103xD and STM32F103xE performance line family. It has four Chip Select outputs supporting the following modes: PC Card/Compact Flash, SRAM, PSRAM, NOR and NAND.

Functionality overview:

- The three FSMC interrupt lines are ORed in order to be connected to the NVIC
- Write FIFO
- Code execution from external memory except for NAND Flash and PC Card
- The targeted frequency, f<sub>CLK</sub>, is HCLK/2, so external access is at 36 MHz when HCLK is at 72 MHz and external access is at 24 MHz when HCLK is at 48 MHz



## 2.3.14 Low-power modes

The STM32F103xC, STM32F103xD and STM32F103xE performance line supports three low-power modes to achieve the best compromise between low-power consumption, short startup time and available wakeup sources:

• Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

• Stop mode

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode.

The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB wakeup.

• Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs.

*Note:* The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.

## 2.3.15 DMA

The flexible 12-channel general-purpose DMAs (7 channels for DMA1 and 5 channels for DMA2) are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The two DMA controllers support circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose, basic and advanced-control timers TIMx, DAC, I<sup>2</sup>S, SDIO and ADC.

#### 2.3.16 RTC (real-time clock) and backup registers

The RTC and the backup registers are supplied through a switch that takes power either on  $V_{DD}$  supply when present or through the  $V_{BAT}$  pin. The backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when  $V_{DD}$  power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode.

The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a



|          |          | Pir     | าร     |         |         |                   |                     |                            |                                                  | Alternate functions <sup>(4)</sup>             |           |  |
|----------|----------|---------|--------|---------|---------|-------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------|-----------|--|
| LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name          | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                        | Remap     |  |
| L4       | J4       | H4      | 26     | 35      | 46      | PB0               | I/O                 | -                          | PB0                                              | ADC12_IN8/TIM3_CH3<br>TIM8_CH2N                | TIM1_CH2N |  |
| M4       | K4       | F4      | 27     | 36      | 47      | PB1               | I/O                 | -                          | PB1                                              | ADC12_IN9/TIM3_CH4 <sup>(9)</sup><br>TIM8_CH3N | TIM1_CH3N |  |
| J5       | G5       | H3      | 28     | 37      | 48      | PB2               | I/O                 | FT                         | PB2/BOOT1                                        | -                                              | -         |  |
| M5       | -        | -       | -      | -       | 49      | PF11              | I/O                 | FT                         | PF11                                             | FSMC_NIOS16                                    | -         |  |
| L5       | -        | -       | -      | -       | 50      | PF12              | I/O                 | FT                         | PF12                                             | FSMC_A6                                        | -         |  |
| H5       | -        | -       | -      | -       | 51      | V <sub>SS_6</sub> | S                   | -                          | V <sub>SS_6</sub>                                | -                                              | -         |  |
| G5       | -        | -       | -      | -       | 52      | V <sub>DD_6</sub> | S                   | -                          | V <sub>DD_6</sub>                                | -                                              | -         |  |
| K5       | -        | -       | -      | -       | 53      | PF13              | I/O                 | FT                         | PF13                                             | FSMC_A7                                        | -         |  |
| M6       | -        | -       | -      | -       | 54      | PF14              | I/O                 | FT                         | PF14                                             | FSMC_A8                                        | -         |  |
| L6       | -        | -       | -      | -       | 55      | PF15              | I/O                 | FT                         | PF15                                             | FSMC_A9                                        | -         |  |
| K6       | -        | -       | -      | -       | 56      | PG0               | I/O                 | FT                         | PG0                                              | FSMC_A10                                       | -         |  |
| J6       | -        | -       | -      | -       | 57      | PG1               | I/O                 | FT                         | PG1                                              | FSMC_A11                                       | -         |  |
| M7       | H5       | -       | -      | 38      | 58      | PE7               | I/O                 | FT                         | PE7                                              | FSMC_D4                                        | TIM1_ETR  |  |
| L7       | J5       | -       | -      | 39      | 59      | PE8               | I/O                 | FT                         | PE8                                              | FSMC_D5                                        | TIM1_CH1N |  |
| K7       | K5       | -       | -      | 40      | 60      | PE9               | I/O                 | FT                         | PE9                                              | FSMC_D6                                        | TIM1_CH1  |  |
| H6       | -        | -       | -      | -       | 61      | V <sub>SS_7</sub> | S                   | -                          | V <sub>SS_7</sub>                                | -                                              | -         |  |
| G6       | -        | -       | -      | -       | 62      | V <sub>DD_7</sub> | S                   | -                          | V <sub>DD_7</sub>                                | -                                              | -         |  |
| J7       | G6       | -       | -      | 41      | 63      | PE10              | I/O                 | FT                         | PE10                                             | FSMC_D7                                        | TIM1_CH2N |  |
| H8       | H6       | -       | -      | 42      | 64      | PE11              | I/O                 | FT                         | PE11                                             | FSMC_D8                                        | TIM1_CH2  |  |
| J8       | J6       | -       | -      | 43      | 65      | PE12              | I/O                 | FT                         | PE12                                             | FSMC_D9                                        | TIM1_CH3N |  |
| K8       | K6       | -       | -      | 44      | 66      | PE13              | I/O                 | FT                         | PE13                                             | FSMC_D10                                       | TIM1_CH3  |  |
| L8       | G7       | -       | -      | 45      | 67      | PE14              | I/O                 | FT                         | PE14                                             | FSMC_D11                                       | TIM1_CH4  |  |
| M8       | H7       | -       | -      | 46      | 68      | PE15              | I/O                 | FΤ                         | PE15                                             | FSMC_D12                                       | TIM1_BKIN |  |
| M9       | J7       | G3      | 29     | 47      | 69      | PB10              | I/O                 | FT                         | PB10                                             | I2C2_SCL/USART3_TX <sup>(9)</sup>              | TIM2_CH3  |  |
| M10      | K7       | F3      | 30     | 48      | 70      | PB11              | I/O                 | FT                         | PB11                                             | I2C2_SDA/USART3_RX <sup>(9)</sup>              | TIM2_CH4  |  |
| H7       | E7       | H2      | 31     | 49      | 71      | V <sub>SS_1</sub> | S                   | -                          | V <sub>SS_1</sub>                                | -                                              | -         |  |
| G7       | F7       | H1      | 32     | 50      | 72      | V <sub>DD 1</sub> | S                   | -                          | V <sub>DD 1</sub>                                | -                                              | _         |  |

Table 5. High-density STM32F103xC/D/E pin definitions (continued)



|          |          | Pir     | าร     |         |         |                   |                     |                            |                                                  | Alternate funct      | tions <sup>(4)</sup> |
|----------|----------|---------|--------|---------|---------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------|----------------------|
| LFBGA144 | LFBGA100 | WLCSP64 | LQFP64 | LQFP100 | LQFP144 | Pin name          | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default              | Remap                |
| A5       | D4       | -       | -      | 97      | 141     | PE0               | I/O                 | FT                         | PE0                                              | TIM4_ETR / FSMC_NBL0 | -                    |
| A4       | C4       | -       | -      | 98      | 142     | PE1               | I/O                 | FT                         | PE1                                              | FSMC_NBL1            | -                    |
| E5       | E5       | A7      | 63     | 99      | 143     | V <sub>SS_3</sub> | S                   | -                          | V <sub>SS_3</sub>                                | -                    | -                    |
| F5       | F5       | A8      | 64     | 100     | 144     | V <sub>DD_3</sub> | S                   | -                          | V <sub>DD_3</sub>                                | -                    | -                    |

Table 5. High-density STM32F103xC/D/E pin definitions (continued)

1. I = input, O = output, S = supply.

2. FT = 5 V tolerant.

3. Function availability depends on the chosen device.

- 4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register).
- PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED).
- 6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the Battery backup domain and BKP register description sections in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com.
- 7. In the WCLSP64 package, the PC3 I/O pin is not bonded and it must be configured by software to output mode (Push-pull) and writing 0 to the data register in order to avoid an extra consumption during low-power modes.
- 8. Unlike in the LQFP64 package, there is no PC3 in the WLCSP package. The V<sub>REF+</sub> functionality is provided instead.
- This alternate function can be remapped by software to some other port pins (if available on the used package). For more
  details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual,
  available from the STMicroelectronics website: www.st.com.
- 10. For the WCLSP64/LQFP64 package, the pins number 5 and 6 are configured as OSC\_IN/OSC\_OUT after reset, however the functionality of PD0 and PD1 can be remapped by software on these pins. For the LQFP100/BGA100 and LQFP144/BGA144 packages, PD0 and PD1 are available by default, so there is no need for remapping. For more details, refer to Alternate function I/O and debug configuration section in the STM32F10xxx reference manual.
- 11. For devices delivered in LQFP64 packages, the FSMC function is not available.



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 23*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                                                                     | Conditions                                                                    | Min | Тур | Max | Unit |
|-------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OSC_IN</sub>                 | Oscillator frequency                                                                          | -                                                                             | 4   | 8   | 16  | MHz  |
| R <sub>F</sub>                      | Feedback resistor                                                                             | -                                                                             | -   | 200 | -   | kΩ   |
| С                                   | Recommended load capacitance versus equivalent serial resistance of the crystal $(R_S)^{(3)}$ | R <sub>S</sub> = 30 Ω                                                         | -   | 30  | -   | pF   |
| i <sub>2</sub>                      | HSE driving current                                                                           | V <sub>DD</sub> = 3.3 V, V <sub>IN</sub> = V <sub>SS</sub><br>with 30 pF load | -   | -   | 1   | mA   |
| 9 <sub>m</sub>                      | Oscillator transconductance                                                                   | Startup                                                                       | 25  | -   | -   | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                                                                                  | V <sub>DD</sub> is stabilized                                                 | -   | 2   | -   | ms   |

| Fable 23. HSE 4-16 MHz oscillator characteristics <sup>(1)(2</sup> | 2) |
|--------------------------------------------------------------------|----|
|--------------------------------------------------------------------|----|

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Guaranteed by characterization results.

3. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions.

4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 22*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*.





1. R<sub>EXT</sub> value depends on the crystal characteristics.

DocID14611 Rev 12



## 5.3.8 PLL characteristics

The parameters given in *Table 28* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 10*.

| Symbol               | Boromotor                      |     | Unit |                    |      |
|----------------------|--------------------------------|-----|------|--------------------|------|
| Symbol               | Falameter                      | Min | Тур  | Max <sup>(1)</sup> | Unit |
| f <sub>PLL_IN</sub>  | PLL input clock <sup>(2)</sup> | 1   | 8.0  | 25                 | MHz  |
|                      | PLL input clock duty cycle     | 40  | -    | 60                 | %    |
| f <sub>PLL_OUT</sub> | PLL multiplier output clock    | 16  | -    | 72                 | MHz  |
| t <sub>LOCK</sub>    | PLL lock time                  | -   | -    | 200                | μs   |
| Jitter               | Cycle-to-cycle jitter          | -   | -    | 300                | ps   |

|--|

1. Guaranteed by characterization results.

2. Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by  $f_{\text{PLL}_{OUT}}$ .

## 5.3.9 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_A$  = -40 to 105 °C unless otherwise specified.

| Symbol             | Parameter               | Conditions                                                                             | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|----------------------------------------------------------------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | $T_A = -40$ to +105 °C                                                                 | 40  | 52.5 | 70                 | μs   |
| t <sub>ERASE</sub> | Page (2 KB) erase time  | T <sub>A</sub> = -40 to +105 °C                                                        | 20  | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = -40 to +105 °C                                                        | 20  | -    | 40                 | ms   |
| I <sub>DD</sub>    |                         | Read mode<br>f <sub>HCLK</sub> = 72 MHz with 2 wait<br>states, V <sub>DD</sub> = 3.3 V | -   | -    | 28                 | mA   |
|                    | Supply current          | Write mode<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V                      | -   | -    | 7                  | mA   |
|                    |                         | Erase mode<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V                      | -   | -    | 5                  | mA   |
|                    |                         | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V                              | -   | -    | 50                 | μA   |
| V <sub>prog</sub>  | Programming voltage     | -                                                                                      | 2   | -    | 3.6                | V    |

#### Table 29. Flash memory characteristics

1. Guaranteed by design.



| Symbol                    | Parameter                               | Min                      | Мах                      | Unit |
|---------------------------|-----------------------------------------|--------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                        | 5t <sub>HCLK</sub> – 1.5 | 5t <sub>HCLK</sub> + 2   | ns   |
| $t_{v(NOE_NE)}$           | FSMC_NEx low to FSMC_NOE low            | 0.5                      | 1.5                      | ns   |
| t <sub>w(NOE)</sub>       | FSMC_NOE low time                       | 5t <sub>HCLK</sub> – 1.5 | 5t <sub>HCLK</sub> + 1.5 | ns   |
| $t_{h(NE_NOE)}$           | FSMC_NOE high to FSMC_NE high hold time | -1.5                     | -                        | ns   |
| t <sub>v(A_NE)</sub>      | FSMC_NEx low to FSMC_A valid            | -                        | 0                        | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FSMC_NOE high   | 0.1                      | -                        | ns   |
| t <sub>v(BL_NE)</sub>     | FSMC_NEx low to FSMC_BL valid           | -                        | 0                        | ns   |
| $t_{h(BL_NOE)}$           | FSMC_BL hold time after FSMC_NOE high   | 0                        | -                        | ns   |
| t <sub>su(Data_NE)</sub>  | Data to FSMC_NEx high setup time        | 2t <sub>HCLK</sub> + 25  | -                        | ns   |
| t <sub>su(Data_NOE)</sub> | Data to FSMC_NOEx high setup time       | 2t <sub>HCLK</sub> + 25  | -                        | ns   |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FSMC_NOE high      | 0                        | -                        | ns   |
| t <sub>h(Data_NE)</sub>   | Data hold time after FSMC_NEx high      | 0                        | -                        | ns   |
| t <sub>v(NADV_NE)</sub>   | FSMC_NEx low to FSMC_NADV low           | -                        | 5                        | ns   |
| t <sub>w(NADV)</sub>      | FSMC_NADV low time                      | -                        | t <sub>HCLK</sub> + 1.5  | ns   |

Table 31. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup>

1. C<sub>L</sub> = 15 pF.





#### 1. Mode 2/B, C and D only. In Mode 1, FSMC\_NADV is not used.





Figure 30. Synchronous non-multiplexed NOR/PSRAM read timings

| Table 37. Synchronous | non-multiplexed NOR/PSRAM | l read timings <sup>(1)(2)</sup> |
|-----------------------|---------------------------|----------------------------------|
| <b>,</b>              |                           |                                  |

| Symbol                       | Parameter                                    | Min  | Max | Unit |
|------------------------------|----------------------------------------------|------|-----|------|
| t <sub>w(CLK)</sub>          | FSMC_CLK period                              | 27.7 | -   | ns   |
| t <sub>d(CLKL-NExL)</sub>    | FSMC_CLK low to FSMC_NEx low (x = 02)        | -    | 1.5 | ns   |
| t <sub>d(CLKL-NExH)</sub>    | FSMC_CLK low to FSMC_NEx high (x = 02)       | 2    | -   | ns   |
| t <sub>d(CLKL-NADVL)</sub>   | FSMC_CLK low to FSMC_NADV low                | -    | 4   | ns   |
| t <sub>d(CLKL-NADVH)</sub>   | FSMC_CLK low to FSMC_NADV high               | 5    | -   | ns   |
| t <sub>d(CLKL-AV)</sub>      | FSMC_CLK low to FSMC_Ax valid (x = 025)      | -    | 0   | ns   |
| t <sub>d(CLKL-AIV)</sub>     | FSMC_CLK low to FSMC_Ax invalid (x = 025)    | 4    | -   | ns   |
| t <sub>d(CLKL-NOEL)</sub>    | FSMC_CLK low to FSMC_NOE low                 | -    | 1.5 | ns   |
| t <sub>d(CLKL-NOEH)</sub>    | FSMC_CLK low to FSMC_NOE high                | 1.5  | -   | ns   |
| t <sub>su(DV-CLKH)</sub>     | FSMC_D[15:0] valid data before FSMC_CLK high | 6.5  | -   | ns   |
| t <sub>h(CLKH-DV)</sub>      | FSMC_D[15:0] valid data after FSMC_CLK high  | 7    | -   | ns   |
| t <sub>su(NWAITV-CLKH)</sub> | FSMC_NWAIT valid before FSMC_SMCLK high      | 7    | -   | ns   |
| t <sub>h(CLKH-NWAITV)</sub>  | FSMC_NWAIT valid after FSMC_CLK high         | 2    | -   | ns   |

1. C<sub>L</sub> = 15 pF.

2. Guaranteed by characterization results.



| Symbol                                                     | Parameter                                                                      | Min                    | Мах                      | Unit |
|------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------|--------------------------|------|
| t <sub>w(NIOWR)</sub>                                      | FSMC_NIOWR low width                                                           | 8t <sub>HCLK</sub> + 3 | -                        | ns   |
| t <sub>v(NIOWR-D)</sub>                                    | FSMC_NIOWR low to FSMC_D[15:0] valid                                           | -                      | 5t <sub>HCLK</sub> +1    | ns   |
| t <sub>h(NIOWR-D)</sub>                                    | FSMC_NIOWR high to FSMC_D[15:0] invalid                                        | 11t <sub>HCLK</sub>    | -                        | ns   |
| t <sub>d(NCE4_1-NIOWR)</sub>                               | FSMC_NCE4_1 low to FSMC_NIOWR valid                                            | -                      | 5t <sub>HCLK</sub> +3ns  | ns   |
| t <sub>h(NCEx-NIOWR)</sub><br>t <sub>h(NCE4_1-NIOWR)</sub> | FSMC_NCEx high to FSMC_NIOWR invalid<br>FSMC_NCE4_1 high to FSMC_NIOWR invalid | 5t <sub>HCLK</sub> – 5 | -                        | ns   |
| t <sub>d(NIORD-NCEx)</sub><br>t <sub>d(NIORD-NCE4_1)</sub> | FSMC_NCEx low to FSMC_NIORD valid FSMC_NCE4_1<br>low to FSMC_NIORD valid       | -                      | 5t <sub>HCLK</sub> + 2.5 | ns   |
| t <sub>h(NCEx-NIORD)</sub><br>t <sub>h(NCE4_1-NIORD)</sub> | FSMC_NCEx high to FSMC_NIORD invalid<br>FSMC_NCE4_1 high to FSMC_NIORD invalid | 5t <sub>HCLK</sub> – 5 | -                        | ns   |
| t <sub>su(D-NIORD)</sub>                                   | FSMC_D[15:0] valid before FSMC_NIORD high                                      | 4.5                    | -                        | ns   |
| t <sub>d(NIORD-D)</sub>                                    | FSMC_D[15:0] valid after FSMC_NIORD high                                       | 9                      | -                        | ns   |
| t <sub>w(NIORD)</sub>                                      | FSMC_NIORD low width                                                           | 8t <sub>HCLK</sub> + 2 | -                        | ns   |

# Table 39. Switching characteristics for PC Card/CF read and write $cycles^{(1)(2)}$ (continued)

1. C<sub>L</sub> = 15 pF.

2. Guaranteed by characterization results.



## 5.3.14 I/O port characteristics

#### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under the conditions summarized in *Table 10*. All I/Os are CMOS and TTL compliant.

| Symbol           | Parameter                                                           | Conditions                                                         | Min                                  | Тур | Мах                                | Unit |
|------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------|-----|------------------------------------|------|
| V                | Standard IO input low<br>level voltage                              |                                                                    | -0.3                                 | -   | 0.28*(V <sub>DD</sub> -2 V)+0.8 V  | V    |
| V <sub>IL</sub>  | IO FT <sup>(1)</sup> input low level voltage                        | _                                                                  | -0.3                                 | -   | 0.32*(V <sub>DD</sub> -2 V)+0.75 V | V    |
|                  | Standard IO input high<br>level voltage                             | -                                                                  | 0.41*(V <sub>DD</sub> -2 V)+1.3<br>V | -   | V <sub>DD</sub> +0.3               | V    |
| V <sub>IH</sub>  | IO FT <sup>(1)</sup> input high level                               | V <sub>DD</sub> > 2 V                                              | 0 42*(\/2 \)+1 \/                    |     | 5.5                                | v    |
|                  | voltage                                                             | $V_{DD} \leq V$                                                    | 0.42 (VDD-2 V)+1 V                   | -   | 5.2                                | v    |
| V <sub>hvs</sub> | Standard IO Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | -                                                                  | 200                                  | -   | -                                  | mV   |
| nys              | IO FT Schmitt trigger voltage hysteresis <sup>(2)</sup>             |                                                                    | 5% V <sub>DD</sub> <sup>(3)</sup>    | -   | -                                  | mV   |
|                  |                                                                     | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>Standard I/Os | -                                    | -   | ±1                                 | ıιΔ  |
| l <sub>ikg</sub> |                                                                     | V <sub>IN</sub> = 5 V,<br>I/O FT                                   | -                                    | -   | 3                                  | μΛ   |
| R <sub>PU</sub>  | Weak pull-up equivalent resistor <sup>(5)</sup>                     | $V_{IN} = V_{SS}$                                                  | 30                                   | 40  | 50                                 | kΩ   |
| R <sub>PD</sub>  | Weak pull-down<br>equivalent resistor <sup>(5)</sup>                | $V_{IN} = V_{DD}$                                                  | 30                                   | 40  | 50                                 | kΩ   |
| C <sub>IO</sub>  | I/O pin capacitance                                                 | -                                                                  | _                                    | 5   | -                                  | pF   |

| Table 46. I/O static c | characteristics |
|------------------------|-----------------|
|------------------------|-----------------|

 FT = Five-volt tolerant. In order to sustain a voltage higher than V<sub>DD</sub>+0.3 the internal pull-up/pull-down resistors must be disabled.

2. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results.

3. With a minimum of 100 mV.

4. Leakage could be higher than max. if negative current is injected on adjacent pins.

 Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This MOS/NMOS contribution to the series resistance is minimum (~10% order).

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 42* and *Figure 43* for standard I/Os, and in *Figure 44* and *Figure 45* for 5 V tolerant I/Os.



| Symbol                         | Parameter                            | Conditions                                                          | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit |
|--------------------------------|--------------------------------------|---------------------------------------------------------------------|---------------------|---------------------|------|
| Input leve                     | ls                                   |                                                                     |                     |                     |      |
| V <sub>DD</sub>                | USB operating voltage <sup>(2)</sup> | -                                                                   | 3.0 <sup>(3)</sup>  | 3.6                 | V    |
| V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity       | I(USB_DP, USB_DM)                                                   | 0.2                 | -                   |      |
| V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range       | Includes V <sub>DI</sub> range                                      | 0.8                 | 2.5                 | V    |
| V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold      | -                                                                   | 1.3                 | 2.0                 |      |
| Output lev                     | vels                                 |                                                                     |                     |                     |      |
| V <sub>OL</sub>                | Static output level low              | ${\sf R}_{\sf L}$ of 1.5 k $\Omega$ to 3.6 ${\sf V}^{(5)}$          | -                   | 0.3                 | V    |
| V <sub>OH</sub>                | Static output level high             | ${\sf R}_{\sf L}$ of 15 ${\sf k}\Omega$ to ${\sf V}_{\sf SS}^{(5)}$ | 2.8                 | 3.6                 | v    |

Table 57. USB DC electrical characteristics

1. All the voltages are measured from the local ground potential.

2. To be compliant with the USB 2.0 full-speed electrical specification, the USB\_DP (D+) pin should be pulled up with a 1.5 k $\Omega$  resistor to a 3.0-to-3.6 V voltage range.

3. The STM32F103xC/D/E USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V  $\rm V_{DD}$  voltage range.

4. Guaranteed by characterization results.

5.  $\ensuremath{\,R_L}$  is the load connected on the USB drivers



| Tahla 58  | IISB full_snoor | d alactrical | charactoristics |
|-----------|-----------------|--------------|-----------------|
| Table 50. | USD. IUII-SDEE  | i electitudi | Characteristics |

| Driver characteristics <sup>(1)</sup>                               |                                 |                                |     |     |    |  |
|---------------------------------------------------------------------|---------------------------------|--------------------------------|-----|-----|----|--|
| Symbol         Parameter         Conditions         Min         Max |                                 |                                |     |     |    |  |
| t <sub>r</sub>                                                      | Rise time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns |  |
| t <sub>f</sub>                                                      | Fall Time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns |  |
| t <sub>rfm</sub>                                                    | Rise/ fall time matching        | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %  |  |
| V <sub>CRS</sub>                                                    | Output signal crossover voltage | -                              | 1.3 | 2.0 | V  |  |

1. Guaranteed by design.

2. Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0).





Figure 60. Power supply and reference decoupling (V<sub>REF+</sub> connected to V<sub>DDA</sub>)

1.  $V_{REF+}$  and  $V_{REF-}$  inputs are available only on 100-pin packages.



| Symbol                        | Parameter                                                                                                                                                          | Min | Тур | Мах  | Unit                                                                  | Comments                                                                                                          |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
|                               | Offset error                                                                                                                                                       | -   | -   | ±10  | mV                                                                    | -                                                                                                                 |
| Offset <sup>(3)</sup>         | (difference between<br>measured value at Code                                                                                                                      | -   | -   | ±3   | LSB                                                                   | Given for the DAC in 10-bit at V <sub>REF+</sub><br>= 3.6 V                                                       |
|                               | (0x800) and the ideal value =<br>V <sub>REF+</sub> /2)                                                                                                             | -   | -   | ±12  | 2 LSB Given for the DAC in 12<br>= $3.6 V$<br>Given for the DAC in 12 | Given for the DAC in 12-bit at V <sub>REF+</sub><br>= 3.6 V                                                       |
| Gain<br>error <sup>(3)</sup>  | Gain error                                                                                                                                                         | -   | -   | ±0.5 | %                                                                     | Given for the DAC in 12bit configuration                                                                          |
| tsettling <sup>(3)</sup>      | Settling time (full scale: for a<br>10-bit input code transition<br>between the lowest and the<br>highest input codes when<br>DAC_OUT reaches final<br>value ±1LSB | -   | 3   | 4    | μs                                                                    | $C_{LOAD}$ ≤ 50 pF, $R_{LOAD}$ ≥ 5 kΩ                                                                             |
| Update<br>rate <sup>(3)</sup> | Max frequency for a correct<br>DAC_OUT change when<br>small variation in the input<br>code (from code i to i+1LSB)                                                 | -   | -   | 1    | MS/s                                                                  | $C_{LOAD} \le 50 \text{ pF}, \text{ R}_{LOAD} \ge 5 \text{ k}\Omega$                                              |
| t <sub>wakeup</sub> (3)       | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register)                                                                                 | -   | 6.5 | 10   | μs                                                                    | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5 \text{ k}\Omega$<br>input code between lowest and<br>highest possible ones. |
| PSRR+ <sup>(1)</sup>          | Power supply rejection ratio<br>(to V <sub>DDA</sub> ) (static DC<br>measurement                                                                                   | -   | -67 | -40  | dB                                                                    | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF                                                                  |

Table 63. DAC characteristics (continued)

1. Guaranteed by design.

2. Guaranteed by characterization.

3. The quiescent mode corresponds to a state where the DAC maintains a stable output level to ensure that no dynamic consumption occurs.

4. Guaranteed by characterization results.





1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.



# 6.2 LFBGA100 package information



Figure 65. LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package outline

1. Drawing is not to scale.

| Table 67. LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array packa | ige |
|------------------------------------------------------------------------------|-----|
| mechanical data                                                              |     |

| Symbol |       | millimeters |        | inches <sup>(1)</sup> |        |        |
|--------|-------|-------------|--------|-----------------------|--------|--------|
| Symbol | Min   | Тур         | Мах    | Min                   | Тур    | Мах    |
| А      | -     | -           | 1.700  | -                     | -      | 0.0669 |
| A1     | 0.270 | -           | -      | 0.0106                | -      | -      |
| A2     | -     | 0.300       | -      | -                     | 0.0118 | -      |
| A4     | -     | -           | 0.800  | -                     | -      | 0.0315 |
| b      | 0.450 | 0.500       | 0.550  | 0.0177                | 0.0197 | 0.0217 |
| D      | 9.850 | 10.000      | 10.150 | 0.3878                | 0.3937 | 0.3996 |
| D1     | -     | 7.200       | -      | -                     | 0.2835 | -      |
| E      | 9.850 | 10.000      | 10.150 | 0.3878                | 0.3937 | 0.3996 |
| E1     | -     | 7.200       | -      | -                     | 0.2835 | -      |
| е      | -     | 0.800       | -      | -                     | 0.0315 | -      |
| F      | -     | 1.400       | -      | -                     | 0.0551 | -      |
| ddd    | -     | -           | 0.120  | -                     | -      | 0.0047 |





Figure 71. LQFP144 - 144-pin,20 x 20 mm low-profile quad flat package recommended footprint

1. Dimensions are expressed in millimeters.



#### Device marking for LQFP100 package

The following figure gives an example of topside marking orientation versus pin 1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-08-2015  | 11       | <ul> <li>Replaced USBDP and USBDM by USB_DP and USB_DM in the whole document.</li> <li>Updated:</li> <li>Introduction</li> <li>Reference standard in <i>Table 43: ESD absolute maximum ratings</i>.</li> <li>Updated I<sub>DDA</sub> description in <i>Table 63: DAC characteristics</i>.</li> <li>Section : I2C interface characteristics</li> <li>Figure 62: LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package outline</li> <li>Updated sentence before Figure 78: LQFP64 marking example (package top view).</li> <li>Figure 65: LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package outline and sentence before Figure 75: LQFP100 marking example (package top view)</li> <li>Figure 66: WLCSP, 64-ball 4.466 × 4.395 mm, 0.500 mm pitch, wafer-level chip-scale package outline</li> <li>Figure 48: I2C bus AC waveforms and measurement circuit on page 98</li> <li>Section 6.1: LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint</li> <li>Figure 63: LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint</li> <li>Figure 64: LFBGA144 marking example (package top view)</li> <li>Figure 64: LFBGA144 - 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint</li> <li>Figure 64: LFBGA100 - 100-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint</li> <li>Figure 64: LFBGA100 - 100-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint</li> <li>Figure 66: LFBGA144 recommended PCB design rules (0.8 mm pitch BGA)</li> <li>Table 68: LFBGA100 recommended PCB design rules (0.5 mm pitch BGA)</li> <li>Table 68: LFBGA100 recommended PCB design rules (0.5 mm pitch BGA)</li> </ul> |
| 26-Nov-2015 | 12       | <ul> <li>Updated:</li> <li>Table 59: ADC characteristics</li> <li>Table 65: LFBGA144 – 144-ball low profile fine pitch ball grid array,<br/>10 x 10 mm, 0.8 mm pitch, package mechanical data</li> <li>Table 66: LFBGA144 recommended PCB design rules (0.8 mm pitch<br/>BGA)</li> <li>Added:</li> <li>Note 3 on Table 7: Voltage characteristics</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Table 76.Document revision history

