Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 112 | | Program Memory Size | 384KB (384K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 21x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LFBGA | | Supplier Device Package | 144-LFBGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103zdh6tr | # List of tables | Table 44. | Electrical sensitivities | |-----------|--------------------------------------------------------------------------------| | Table 45. | I/O current injection susceptibility | | Table 46. | I/O static characteristics | | Table 47. | Output voltage characteristics | | Table 48. | I/O AC characteristics | | Table 49. | NRST pin characteristics | | Table 50. | TIMx characteristics | | Table 51. | I <sup>2</sup> C characteristics97 | | Table 52. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz.,V <sub>DD_I2C</sub> = 3.3 V) | | Table 53. | SPI characteristics | | Table 54. | I <sup>2</sup> S characteristics102 | | Table 55. | SD / MMC characteristics | | Table 56. | USB startup time | | Table 57. | USB DC electrical characteristics | | Table 58. | USB: full-speed electrical characteristics | | Table 59. | ADC characteristics | | Table 60. | $R_{AIN}$ max for $f_{ADC}$ = 14 MHz | | Table 61. | ADC accuracy - limited test conditions | | Table 62. | ADC accuracy | | Table 63. | DAC characteristics | | Table 64. | TS characteristics | | Table 65. | LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, | | | 0.8 mm pitch, package mechanical data115 | | Table 66. | LFBGA144 recommended PCB design rules (0.8 mm pitch BGA)116 | | Table 67. | LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package | | | mechanical data | | Table 68. | LFBGA100 recommended PCB design rules (0.8 mm pitch BGA)119 | | Table 69. | WLCSP, 64-ball $4.466 \times 4.395$ mm, 0.500 mm pitch, wafer-level chip-scale | | | package mechanical data | | Table 70. | WLCSP64 recommended PCB design rules (0.5 mm pitch) | | Table 71. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package | | | mechanical data | | Table 72. | LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package | | | mechanical data | | Table 73. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data 130 | | Table 74. | Package thermal characteristics133 | | Table 75. | Ordering information scheme | # List of figures | Figure 1. | STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram | 12 | |------------|-----------------------------------------------------------------------------|------| | Figure 2. | Clock tree | . 13 | | Figure 3. | STM32F103xC/D/E BGA144 ballout | . 25 | | Figure 4. | STM32F103xC/D/E performance line BGA100 ballout | . 26 | | Figure 5. | STM32F103xC/D/E performance line LQFP144 pinout | . 27 | | Figure 6. | STM32F103xC/D/E performance line LQFP100 pinout | | | Figure 7. | STM32F103xC/D/E performance line LQFP64 pinout | . 29 | | Figure 8. | STM32F103xC/D/E performance line | | | _ | WLCSP64 ballout, ball side | . 30 | | Figure 9. | Memory map | . 40 | | Figure 10. | Pin loading conditions | . 41 | | Figure 11. | Pin input voltage | . 41 | | Figure 12. | Power supply scheme | | | Figure 13. | Current consumption measurement scheme | | | Figure 14. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | Ü | code with data processing running from RAM, peripherals enabled | . 48 | | Figure 15. | Typical current consumption in Run mode versus frequency (at 3.6 V)- | | | Ü | code with data processing running from RAM, peripherals disabled | . 48 | | Figure 16. | Typical current consumption on V <sub>BAT</sub> with RTC on vs. temperature | | | Ü | at different V <sub>BAT</sub> values | . 50 | | Figure 17. | Typical current consumption in Stop mode with regulator in run mode | | | Ü | versus temperature at different V <sub>DD</sub> values | . 51 | | Figure 18. | Typical current consumption in Stop mode with regulator in low-power | | | Ü | mode versus temperature at different V <sub>DD</sub> values | . 51 | | Figure 19. | Typical current consumption in Standby mode versus temperature at | | | Ü | different V <sub>DD</sub> values | . 52 | | Figure 20. | High-speed external clock source AC timing diagram | | | Figure 21. | Low-speed external clock source AC timing diagram | | | Figure 22. | Typical application with an 8 MHz crystal | | | Figure 23. | Typical application with a 32.768 kHz crystal | | | Figure 24. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | | | Figure 25. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | | | Figure 26. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 27. | Asynchronous multiplexed PSRAM/NOR write waveforms | | | Figure 28. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 29. | Synchronous multiplexed PSRAM write timings | | | Figure 30. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 31. | Synchronous non-multiplexed PSRAM write timings | | | Figure 32. | PC Card/CompactFlash controller waveforms for common memory read access | | | Figure 33. | PC Card/CompactFlash controller waveforms for common memory write access | | | Figure 34. | PC Card/CompactFlash controller waveforms for attribute memory read | | | Ü | access | 80 | | Figure 35. | PC Card/CompactFlash controller waveforms for attribute memory write | | | J | access | 81 | | Figure 36. | PC Card/CompactFlash controller waveforms for I/O space read access | | | Figure 37. | PC Card/CompactFlash controller waveforms for I/O space write access | | | Figure 38. | NAND controller waveforms for read access | | | Figure 39. | NAND controller waveforms for write access | | # 2.3.14 Low-power modes The STM32F103xC, STM32F103xD and STM32F103xE performance line supports three low-power modes to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB wakeup. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. #### 2.3.15 DMA The flexible 12-channel general-purpose DMAs (7 channels for DMA1 and 5 channels for DMA2) are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The two DMA controllers support circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose, basic and advanced-control timers TIMx, DAC, I<sup>2</sup>S, SDIO and ADC. # 2.3.16 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a 57 the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 2.3.18 I<sup>2</sup>C bus Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes. They support 7/10-bit addressing mode and 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded. They can be served by DMA and they support SMBus 2.0/PMBus. # 2.3.19 Universal synchronous/asynchronous receiver transmitters (USARTs) The STM32F103xC, STM32F103xD and STM32F103xE performance line embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3) and two universal asynchronous receiver transmitters (UART4 and UART5). These five interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 interface is able to communicate at speeds of up to 4.5 Mbit/s. The other available interfaces communicate at up to 2.25 Mbit/s. USART1, USART2 and USART3 also provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller except for UART5. # 2.3.20 Serial peripheral interface (SPI) Up to three SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller. # 2.3.21 Inter-integrated sound (I<sup>2</sup>S) Two standard I<sup>2</sup>S interfaces (multiplexed with SPI2 and SPI3) are available, that can be operated in master or slave mode. These interfaces can be configured to operate with 16/32 bit resolution, as input or output channels. Audio sampling frequencies from 8 kHz up to 48 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master # 5.3.4 Embedded reference voltage The parameters given in *Table 13* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|---------------------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.20 | 1.26 | V | | | | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.20 | 1.24 | V | | T <sub>S_vrefint</sub> (1) | ADC sampling time when reading the internal reference voltage | - | - | 5.1 | 17.1 <sup>(2)</sup> | μs | | V <sub>RERINT</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | - | - | 10 | mV | | T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | - | - | - | 100 | ppm/°C | Table 13. Embedded internal reference voltage 46/144 # 5.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code. # **Maximum current consumption** The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, f<sub>PCLK2</sub> = f<sub>HCLK</sub> The parameters given in *Table 14*, *Table 15* and *Table 16* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. DocID14611 Rev 12 <sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Guaranteed by design. Table 14. Maximum current consumption in Run mode, code with data processing running from Flash | Symbol | Parameter | Conditions | f | Ma | Unit | | |-----------------|----------------------------|-------------------------------------|-------------------|------------------------|-------------------------|-------| | | Farameter | | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Oille | | | | | 72 MHz | 69 | 70 | | | | | | 48 MHz | 50 | 50.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 39 | 39.5 | | | | Supply current in Run mode | peripherals enabled | 24 MHz | 27 | 28 | - mA | | | | | 16 MHz | 20 | 20.5 | | | | | | 8 MHz | 11 | 11.5 | | | I <sub>DD</sub> | | External clock <sup>(2)</sup> , all | 72 MHz | 37 | 37.5 | | | | | | 48 MHz | 28 | 28.5 | | | | | | 36 MHz | 22 | 22.5 | | | | | peripherals disabled | 24 MHz | 16.5 | 17 | | | | | | 16 MHz | 12.5 | 13 | | | | | | 8 MHz | 8 | 8 | | - 1. Guaranteed by characterization results. - 2. External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. Table 15. Maximum current consumption in Run mode, code with data processing running from RAM | Symbol | Parameter | Conditions | f | Ma | Unit | | |-----------------|----------------------------|-------------------------------------|-------------------|------------------------|-------------------------|------| | - Cymbol | raiailletei | | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 72 MHz | 66 | 67 | | | | | | 48 MHz | 43.5 | 45.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 33 | 35 | | | | Supply current in Run mode | peripherals enabled | 24 MHz | 23 | 24.5 | | | | | | 16 MHz | 16 | 18 | - mA | | | | | 8 MHz | 9 | 10.5 | | | I <sub>DD</sub> | | | 72 MHz | 33 | 33.5 | | | | | | 48 MHz | 23 | 23.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 18 | 18.5 | | | | | peripherals disabled | 24 MHz | 13 | 13.5 | | | | | | 16 MHz | 10 | 10.5 | | | | | | 8 MHz | 6 | 6.5 | | - 1. Guaranteed by characterization results at $\rm V_{DD}\,max,\,f_{HCLK}\,max.$ - 2. External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. Figure 14. Typical current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled Table 20. Peripheral current consumption (continued) | | ipheral | Current consumption | Unit | |---------------------|---------------------|---------------------|--------| | | APB2-Bridge | 4,17 | | | | GPIOA | 8,47 | | | | GPIOB | 8,47 | | | | GPIOC | 6,53 | | | | GPIOD | 8,47 | | | | GPIOE | 6,53 | | | | GPIOF | 6,53 | | | APB2 (up to 72 MHz) | GPIOG | 6,11 | μA/MHz | | | SPI1 | 4,72 | | | | USART1 | 12,50 | | | | TIM1 | 22,92 | | | | TIM8 | 22,92 | | | | ADC1 <sup>(4)</sup> | 17,32 | | | | ADC2 <sup>(4)</sup> | 15,18 | | | | ADC3 <sup>(4)</sup> | 14,82 | | - 1. The BusMatrix is automatically active when at least one master is ON. (CPU, DMA1 or DMA2). - 2. When the I2S is enabled, a current consumption equal to 0.02 mA must be added. - 3. When DAC\_OU1 or DAC\_OUT2 is enabled, a current consumption equal to 0.36 mA must be added. - 4. Specific conditions for measuring ADC current consumption: f<sub>HCLK</sub> = 56 MHz, f<sub>APB1</sub> = f<sub>HCLK</sub>/2, f<sub>APB2</sub> = f<sub>HCLK</sub>, f<sub>ADCCLK</sub> = f<sub>APB2</sub>/4. When ADON bit in the ADCx\_CR2 register is set to 1, a current consumption of analog part equal to 0.54 mA must be added for each ADC. Table 30. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Value | Unit | |------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------| | | raiailletei | Conditions | Min <sup>(1)</sup> | Onit | | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 \text{ °C } (6 \text{ suffix versions})$<br>$T_A = -40 \text{ to } +105 \text{ °C } (7 \text{ suffix versions})$ | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | - 1. Guaranteed by characterization results. - 2. Cycling performed over the whole temperature range. ## PC Card/CompactFlash controller waveforms and timings *Figure 32* through *Figure 37* represent synchronous waveforms and *Table 39* provides the corresponding timings. The results shown in this table are obtained with the following FSMC configuration: - COM.FSMC\_SetupTime = 0x04; - COM.FSMC\_WaitSetupTime = 0x07; - COM.FSMC HoldSetupTime = 0x04; - COM.FSMC\_HiZSetupTime = 0x00; - ATT.FSMC SetupTime = 0x04; - ATT.FSMC\_WaitSetupTime = 0x07; - ATT.FSMC\_HoldSetupTime = 0x04; - ATT.FSMC HiZSetupTime = 0x00; - IO.FSMC SetupTime = 0x04; - IO.FSMC\_WaitSetupTime = 0x07; - IO.FSMC HoldSetupTime = 0x04; - IO.FSMC HiZSetupTime = 0x00; - TCLRSetupTime = 0; - TARSetupTime = 0; Figure 32. PC Card/CompactFlash controller waveforms for common memory read access 1. FSMC\_NCE4\_2 remains high (inactive during 8-bit access. **57/** To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). ## **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Max vs. [f<sub>HSE</sub>/f<sub>HCLK</sub>] Monitored **Conditions** Symbol **Parameter** Unit frequency band 8/48 MHz 8/72 MHz 0.1 to 30 MHz 8 12 $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}$ 30 to 130 MHz 31 21 $dB\mu V$ LQFP144 package Peak level S<sub>EMI</sub> compliant with IEC 130 MHz to 1GHz 28 33 61967-2 SAE EMI Level 4 4 Table 42. EMI characteristics # 5.3.12 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | 2 | 2000 | | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to JESD22-C101 | III | 500 | V | Table 43. ESD absolute maximum ratings #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. <sup>1.</sup> Guaranteed by characterization results. V<sub>IH</sub>V<sub>IL</sub> (V) CMOS standard requirement V<sub>IH</sub>=0.65V<sub>DD</sub> V<sub>IH</sub>=0.41(V<sub>DD</sub>-2)+1.3 V<sub>IL</sub>=0.41(V<sub>DD</sub>-2)+1.3 Input range not guaranteed V<sub>IL</sub>=0.28(V<sub>DD</sub>-2)+0.8 CMOS standard requirement V<sub>IL</sub>=0.35V<sub>DD</sub> V<sub>IL</sub>=0.28(V<sub>DD</sub>-2)+0.8 V<sub>DD</sub> (V) ai17277b Figure 42. Standard I/O input characteristics - CMOS port Figure 43. Standard I/O input characteristics - TTL port Figure 44. 5 V tolerant I/O input characteristics - CMOS port Figure 45. 5 V tolerant I/O input characteristics - TTL port ## **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}/V_{OH}$ ) except PC13, PC14 and PC15 which can sink or source up to $\pm 3$ mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF. In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*: - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 8*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 8*). #### Output voltage levels Unless otherwise specified, the parameters given in *Table 47* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 10*. All I/Os are CMOS and TTL compliant. | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------|-----|----------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | TTL port <sup>(3)</sup> | - | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | - | <b>V</b> | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | CMOS port <sup>(3)</sup> | - | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | I <sub>IO</sub> =+ 8mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | - | V | Table 47. Output voltage characteristics Table 47. Output voltage characteristics (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------|-----|------| | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +20 mA | - | 1.3 | V | | V <sub>OH</sub> <sup>(2)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | I <sub>IO</sub> = +20 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | - | V | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +6 mA | - | 0.4 | V | | V <sub>OH</sub> <sup>(2)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | I <sub>IO</sub> = +6 mA<br>2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | - | V | <sup>1.</sup> The $I_{|O}$ current sunk by the device must always respect the absolute maximum rating specified in *Table 8* and the sum of $I_{|O|}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . <sup>2.</sup> The $I_{\text{IO}}$ current sourced by the device must always respect the absolute maximum rating specified in Table 8 and the sum of $I_{\text{IO}}$ (I/O ports and control pins) must not exceed $I_{\text{VDD}}$ . <sup>3.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>4.</sup> Guaranteed by characterization results. Figure 49. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Figure 51. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . # SD/SDIO MMC card host interface (SDIO) characteristics Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under ambient temperature, f<sub>PCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in Table 10. Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (D[7:0], CMD, CK). Figure 54. SDIO high-speed mode Figure 55. SD default mode Table 55. SD / MMC characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|-------------------------------------------|------------------------|-----|-----|------| | f <sub>PP</sub> | Clock frequency in data transfer mode | C <sub>L</sub> ≤ 30 pF | 0 | 48 | MHz | | tW(CKL) | Clock low time, f <sub>PP</sub> = 16 MHz | C <sub>L</sub> ≤ 30 pF | 32 | - | | | tW(CKH) | Clock high time, f <sub>PP</sub> = 16 MHz | C <sub>L</sub> ≤ 30 pF | 30 | - | no | | t <sub>r</sub> | Clock rise time | C <sub>L</sub> ≤ 30 pF | - | 4 | ns | | t <sub>f</sub> | Clock fall time | C <sub>L</sub> ≤ 30 pF | - | 5 | | Figure 71. LQFP144 - 144-pin,20 x 20 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. # 6.5 LQFP100 package information Figure 73. LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 72. LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | D3 | - | 12.000 | - | - | 0.4724 | - | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | E3 | - | 12.000 | - | - | 0.4724 | - | **Table 76.Document revision history** | Date | Revision Changes | | | | | |-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Date | Revision | Changes | | | | | 31-08-2015 | 11 | Replaced USBDP and USBDM by USB_DP and USB_DM in the whole document. Updated: Introduction Reference standard in Table 43: ESD absolute maximum ratings. Updated I <sub>DDA</sub> description in Table 63: DAC characteristics. Section: I2C interface characteristics Figure 62: LFBGA144 — 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package outline Updated sentence before Figure 78: LQFP64 marking example (package top view). Figure 65: LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package outline and sentence before Figure 75: LQFP100 marking example (package top view) Figure 68: WLCSP, 64-ball 4.466 × 4.395 mm, 0.500 mm pitch, wafer-level chip-scale package outline Figure 48: I2C bus AC waveforms and measurement circuit on page 98 Section 6.1: LFBGA144 package information and Section 6.2: LFBGA100 package information. Table 20: Peripheral current consumption Added: Figure 63: LFBGA144 — 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint Figure 64: LFBGA144 marking example (package top view) Figure 66: LFBGA100 — 100-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprintoutline Figure 69: WLCSP64 - 64-ball, 4.4757 x 4.4049 mm, 0.5 mm pitch wafer level chip scale package recommended footprint Table 66: LFBGA100 recommended PCB design rules (0.8 mm pitch BGA) Table 68: LFBGA100 recommended PCB design rules (0.8 mm pitch BGA) Table 68: LFBGA100 recommended PCB design rules (0.8 mm pitch BGA) | | | | | 26-Nov-2015 | 12 | Updated: - Table 59: ADC characteristics - Table 65: LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package mechanical data - Table 66: LFBGA144 recommended PCB design rules (0.8 mm pitc BGA) Added: - Note 3 on Table 7: Voltage characteristics | | | |