



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 72MHz                                                                   |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB            |
| Peripherals                | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT            |
| Number of I/O              | 112                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 64K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                               |
| Data Converters            | A/D 21x12b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 144-LFBGA                                                               |
| Supplier Device Package    | 144-LFBGA (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103zeh7tr |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Figure 1. STM32F103xC, STM32F103xD and STM32F103xE performance line block diagram

1.  $T_A = -40$  °C to +85 °C (suffix 6, see *Table* 75) or -40 °C to +105 °C (suffix 7, see *Table* 75), junction temperature up to 105 °C or 125 °C, respectively.

2. AF = alternate function on I/O port pin.9



## 2.3.10 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from user Flash: you have an option to boot from any of two memory banks. By default, boot from Flash memory bank 1 is selected. You can choose to boot from Flash memory bank 2 by setting a bit in the option bytes.
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1.

## 2.3.11 **Power supply schemes**

- $V_{DD}$  = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins.
- $V_{SSA}$ ,  $V_{DDA} = 2.0$  to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL (minimum voltage to be applied to VDDA is 2.4 V when the ADC or DAC is used).  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.
- V<sub>BAT</sub> = 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

For more details on how to connect power pins, refer to *Figure 12: Power supply scheme*.

## 2.3.12 Power supply supervisor

The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$ , without the need for an external reset circuit.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. Refer to *Table 12: Embedded reset and power control block characteristics* for the values of  $V_{POR/PDR}$  and  $V_{PVD}$ .

## 2.3.13 Voltage regulator

The regulator has three operation modes: main (MR), low-power (LPR) and power down.

- MR is used in the nominal regulation mode (Run)
- LPR is used in the Stop modes.
- Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost)

This regulator is always enabled after reset. It is disabled in Standby mode.



## 2.3.14 Low-power modes

The STM32F103xC, STM32F103xD and STM32F103xE performance line supports three low-power modes to achieve the best compromise between low-power consumption, short startup time and available wakeup sources:

• Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

• Stop mode

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode.

The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB wakeup.

• Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs.

*Note:* The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.

## 2.3.15 DMA

The flexible 12-channel general-purpose DMAs (7 channels for DMA1 and 5 channels for DMA2) are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The two DMA controllers support circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose, basic and advanced-control timers TIMx, DAC, I<sup>2</sup>S, SDIO and ADC.

## 2.3.16 RTC (real-time clock) and backup registers

The RTC and the backup registers are supplied through a switch that takes power either on  $V_{DD}$  supply when present or through the  $V_{BAT}$  pin. The backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when  $V_{DD}$  power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode.

The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a



periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

## 2.3.17 Timers and watchdogs

The high-density STM32F103xC/D/E performance line devices include up to two advancedcontrol timers, up to four general-purpose timers, two basic timers, two watchdog timers and a SysTick timer.

Table 4 compares the features of the advanced-control, general-purpose and basic timers.

| Timer                           | Counter resolution | Counter<br>type         | Prescaler<br>factor                   | DMA request generation | Capture/compare<br>channels | Complementary<br>outputs |  |  |  |  |
|---------------------------------|--------------------|-------------------------|---------------------------------------|------------------------|-----------------------------|--------------------------|--|--|--|--|
| TIM1,<br>TIM8                   | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | Yes                      |  |  |  |  |
| TIM2,<br>TIM3,<br>TIM4,<br>TIM5 | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | No                       |  |  |  |  |
| TIM6,<br>TIM7                   | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                    | 0                           | No                       |  |  |  |  |

 Table 4. High-density timer feature comparison



mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

## 2.3.22 SDIO

An SD/SDIO/MMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit. The interface allows data transfer at up to 48 MHz in 8-bit mode, and is compliant with SD Memory Card Specifications Version 2.0.

The SDIO Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit.

The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack of MMC4.1 or previous.

In addition to SD/SDIO/MMC, this interface is also fully compliant with the CE-ATA digital protocol Rev1.1.

## 2.3.23 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

## 2.3.24 Universal serial bus (USB)

The STM32F103xC, STM32F103xD and STM32F103xE performance line embed a USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator).

### 2.3.25 GPIOs (general-purpose inputs/outputs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

## 2.3.26 ADC (analog to digital converter)

Three 12-bit analog-to-digital converters are embedded into STM32F103xC, STM32F103xD and STM32F103xE performance line devices and each ADC shares up to 21 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold
- Single shunt

DocID14611 Rev 12



|      | FSMC   |        |                    |               |             |                                  |  |  |
|------|--------|--------|--------------------|---------------|-------------|----------------------------------|--|--|
| Pins | CF     | CF/IDE | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100<br>BGA100 <sup>(1)</sup> |  |  |
| PD9  | D14    | D14    | D14                | DA14          | D14         | Yes                              |  |  |
| PD10 | D15    | D15    | D15                | DA15          | D15         | Yes                              |  |  |
| PD11 | -      | -      | A16                | A16           | CLE         | Yes                              |  |  |
| PD12 | -      | -      | A17                | A17           | ALE         | Yes                              |  |  |
| PD13 | -      | -      | A18                | A18           | -           | Yes                              |  |  |
| PD14 | D0     | D0     | D0                 | DA0           | D0          | Yes                              |  |  |
| PD15 | D1     | D1     | D1                 | DA1           | D1          | Yes                              |  |  |
| PG2  | -      | -      | A12                | -             | -           | -                                |  |  |
| PG3  | -      | -      | A13                | -             | -           | -                                |  |  |
| PG4  | -      | -      | A14                | -             | -           | -                                |  |  |
| PG5  | -      | -      | A15                | -             | -           | -                                |  |  |
| PG6  | -      | -      | -                  | -             | INT2        | -                                |  |  |
| PG7  | -      | -      | -                  | -             | INT3        | -                                |  |  |
| PD0  | D2     | D2     | D2                 | DA2           | D2          | Yes                              |  |  |
| PD1  | D3     | D3     | D3                 | DA3           | D3          | Yes                              |  |  |
| PD3  | -      | -      | CLK                | CLK           | -           | Yes                              |  |  |
| PD4  | NOE    | NOE    | NOE                | NOE           | NOE         | Yes                              |  |  |
| PD5  | NWE    | NWE    | NWE                | NWE           | NWE         | Yes                              |  |  |
| PD6  | NWAIT  | NWAIT  | NWAIT              | NWAIT         | NWAIT       | Yes                              |  |  |
| PD7  | -      | -      | NE1                | NE1           | NCE2        | Yes                              |  |  |
| PG9  | -      | -      | NE2                | NE2           | NCE3        | -                                |  |  |
| PG10 | NCE4_1 | NCE4_1 | NE3                | NE3           | -           | -                                |  |  |
| PG11 | NCE4_2 | NCE4_2 | -                  | -             | -           | -                                |  |  |
| PG12 | -      | -      | NE4                | NE4           | -           | -                                |  |  |
| PG13 | -      | -      | A24                | A24           | -           | -                                |  |  |
| PG14 | -      | -      | A25                | A25           | -           | -                                |  |  |
| PB7  | -      | -      | NADV               | NADV          | -           | Yes                              |  |  |
| PE0  | -      | -      | NBL0               | NBL0          | -           | Yes                              |  |  |
| PE1  | -      | -      | NBL1               | NBL1          | -           | Yes                              |  |  |

Table 6. FSMC pin definition (continued)

1. Ports F and G are not available in devices delivered in 100-pin packages.



#### Synchronous waveforms and timings

*Figure 28* through *Figure 31* represent synchronous waveforms and *Table 36* through *Table 38* provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration:

- BurstAccessMode = FSMC\_BurstAccessMode\_Enable;
- MemoryType = FSMC\_MemoryType\_CRAM;
- WriteBurst = FSMC\_WriteBurst\_Enable;
- CLKDivision = 1; (0 is not supported, see the STM32F10xxx reference manual)
- DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM



#### Figure 28. Synchronous multiplexed NOR/PSRAM read timings





Figure 34. PC Card/CompactFlash controller waveforms for attribute memory read access

1. Only data bits 0...7 are read (bits 8...15 are disregarded).





Figure 39. NAND controller waveforms for write access

Figure 40. NAND controller waveforms for common memory read access





#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 46* and *Table 48*, respectively.

Unless otherwise specified, the parameters given in *Table 48* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 10*.

| MODEx[1:0]<br>bit value <sup>(1)</sup> | Symbol                  | Parameter                                                             | Conditions                                              | Min | Max                | Unit |
|----------------------------------------|-------------------------|-----------------------------------------------------------------------|---------------------------------------------------------|-----|--------------------|------|
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                      | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                | -   | 2                  | MHz  |
| 10                                     | t <sub>f(IO)out</sub>   | Output high to low<br>level fall time                                 | C <sub>1</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V  | -   | 125 <sup>(3)</sup> | ne   |
|                                        | t <sub>r(IO)out</sub>   | Output low to high<br>level rise time                                 | ο <sub>L</sub> = 30 μ, ν <sub>DD</sub> = 2 ν to 3.0 ν   | -   | 125 <sup>(3)</sup> | ns   |
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                      | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                | -   | 10                 | MHz  |
| 01                                     | t <sub>f(IO)out</sub>   | Output high to low<br>level fall time                                 | -C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V |     | 25 <sup>(3)</sup>  | ns   |
|                                        | t <sub>r(IO)out</sub>   | Output low to high<br>level rise time                                 |                                                         |     | 25 <sup>(3)</sup>  |      |
|                                        |                         |                                                                       | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V              | -   | 50                 | MHz  |
|                                        | F <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                      | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V              | -   | 30                 | MHz  |
|                                        |                         |                                                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                |     | 20                 | MHz  |
|                                        |                         |                                                                       | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V              | -   | 5 <sup>(3)</sup>   |      |
| 11                                     | t <sub>f(IO)out</sub>   | Output high to low<br>level fall time                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V              | -   | 8 <sup>(3)</sup>   |      |
|                                        |                         |                                                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                | -   | 12 <sup>(3)</sup>  | ns   |
|                                        |                         |                                                                       | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V              | -   | 5 <sup>(3)</sup>   | 115  |
|                                        | t <sub>r(IO)out</sub>   | Output low to high<br>level rise time                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V              | -   | 8 <sup>(3)</sup>   |      |
|                                        |                         |                                                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                | -   | 12 <sup>(3)</sup>  |      |
| -                                      | t <sub>EXTIpw</sub>     | Pulse width of external<br>signals detected by<br>the EXTI controller | -                                                       | 10  | -                  | ns   |

Table 48. I/O AC characteristics<sup>(1)</sup>

1. The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register.

2. The maximum frequency is defined in Figure 46.

3. Guaranteed by design.











1. Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}.}$ 



## 5.3.18 CAN (controller area network) interface

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX).

## 5.3.19 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 59* are preliminary values derived from tests performed under ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 10*.

Note: It is recommended to perform a calibration after each power-up.

| Symbol                           | Parameter                                          | Conditions                                            | Min                                                                          | Тур                | Max               | Unit               |
|----------------------------------|----------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------|--------------------|-------------------|--------------------|
| V <sub>DDA</sub>                 | Power supply                                       | -                                                     | 2.4                                                                          | -                  | 3.6               | V                  |
| V <sub>REF+</sub>                | Positive reference voltage                         | -                                                     | 2.4                                                                          | -                  | V <sub>DDA</sub>  | V                  |
| V <sub>REF-</sub>                | Negative reference voltage                         | -                                                     | 0                                                                            | •                  |                   | V                  |
| I <sub>VREF</sub>                | Current on the V <sub>REF</sub> input pin          | -                                                     | -                                                                            | 160 <sup>(1)</sup> | 220               | μA                 |
| f <sub>ADC</sub>                 | ADC clock frequency                                | -                                                     | 0.6                                                                          | -                  | 14                | MHz                |
| f <sub>S</sub> <sup>(2)</sup>    | Sampling rate                                      | -                                                     | 0.05                                                                         | -                  | 1                 | MHz                |
| £ (2)                            | External trigger frequency                         | f <sub>ADC</sub> = 14 MHz                             | -                                                                            | -                  | 823               | kHz                |
| f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency                         | -                                                     | -                                                                            | -                  | 17                | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                 | Conversion voltage range <sup>(3)</sup>            | -                                                     | 0 (V <sub>SSA</sub> or V <sub>REF-</sub><br>tied to ground)                  | -                  | V <sub>REF+</sub> | V                  |
| R <sub>AIN</sub> <sup>(2)</sup>  | External input impedance                           | See <i>Equation 1</i> and <i>Table 60</i> for details | -                                                                            | -                  | 50                | κΩ                 |
| R <sub>ADC</sub> <sup>(2)</sup>  | Sampling switch resistance                         | -                                                     | -                                                                            | -                  | 1                 | κΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>  | Internal sample and hold capacitor                 | -                                                     | -                                                                            | -                  | 8                 | pF                 |
| + (2)                            | Calibration time                                   | f <sub>ADC</sub> = 14 MHz                             | 5.9                                                                          |                    | μs                |                    |
| t <sub>CAL</sub> <sup>(2)</sup>  | Calibration time                                   | -                                                     | 83                                                                           | 3                  |                   | 1/f <sub>ADC</sub> |
| t <sub>lat</sub> (2)             | Injection trigger conversion                       | f <sub>ADC</sub> = 14 MHz                             | -                                                                            | -                  | 0.214             | μs                 |
| <sup>4</sup> lat` ′              | latency                                            | -                                                     | -                                                                            | -                  | 3 <sup>(4)</sup>  | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> (2)            | Regular trigger conversion                         | f <sub>ADC</sub> = 14 MHz                             | -                                                                            | -                  | 0.143             | μs                 |
| 'latr' '                         | latency                                            | -                                                     | -                                                                            | -                  | 2 <sup>(4)</sup>  | 1/f <sub>ADC</sub> |
| ts <sup>(2)</sup>                | Compling time                                      | f <sub>ADC</sub> = 14 MHz                             | 0.107                                                                        | -                  | 17.1              | μs                 |
| ι <sub>S`</sub> ΄                | Sampling time                                      | -                                                     | 1.5                                                                          | -                  | 239.5             | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(2)</sup> | Power-up time                                      | -                                                     | 0                                                                            | 0                  | 1                 | μs                 |
|                                  |                                                    | f <sub>ADC</sub> = 14 MHz                             | 1                                                                            | -                  | 18                | μs                 |
| t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time<br>(including sampling time) | -                                                     | 14 to 252 (t <sub>S</sub> for sampling +12.5 fo<br>successive approximation) |                    |                   | 1/f <sub>ADC</sub> |

Table 59. ADC characteristics





Figure 58. Typical connection diagram using the ADC

1. Refer to Table 59 for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .

C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

#### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 59* or *Figure 60*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.





1.  $V_{REF+}$  and  $V_{REF-}$  inputs are available only on 100-pin packages.





Figure 60. Power supply and reference decoupling (V<sub>REF+</sub> connected to V<sub>DDA</sub>)

1.  $V_{REF+}$  and  $V_{REF-}$  inputs are available only on 100-pin packages.



# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

## 6.1 LFBGA144 package information



Figure 62. LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package outline

1. Drawing is not to scale.

| Table 65. LFBGA144 – 144-ball low profile fine pitch ball grid array, 10 x 10 mm, |
|-----------------------------------------------------------------------------------|
| 0.8 mm pitch, package mechanical data                                             |

| Symbol           | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|------------------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol           | Min         | Тур   | Мах   | Тур                   | Min    | Max    |
| A <sup>(2)</sup> | -           | -     | 1.700 | -                     | -      | 0.0669 |
| A1               | 0.250       | 0.300 | 0.350 | 0.098                 | 0.0118 | 0.0138 |
| A2               | 0.810       | 0.910 | 1.010 | 0.0319                | 0.0358 | 0.0398 |
| A3               | 0.225       | 0.26  | 0.295 | 0.0089                | 0.0102 | 0.0116 |
| A4               | 0.585       | 0.650 | 0.715 | 0.0230                | 0.0256 | 0.0281 |



# 6.5 LQFP100 package information

Figure 73. LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline



1. Drawing is not to scale.

| Table 72. LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package |
|----------------------------------------------------------------------|
| mechanical data                                                      |

| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |  |
|--------|--------|-------------|--------|-----------------------|--------|--------|--|
|        | Min    | Тур         | Мах    | Min                   | Тур    | Мах    |  |
| А      | -      | -           | 1.600  | -                     | -      | 0.0630 |  |
| A1     | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |  |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |  |
| b      | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |  |
| С      | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |  |
| D      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |  |
| D1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |
| D3     | -      | 12.000      | -      | -                     | 0.4724 | -      |  |
| Е      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |  |
| E1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |
| E3     | -      | 12.000      | -      | -                     | 0.4724 | -      |  |



| Symbol   | millimeters |       |       |        | inches <sup>(1)</sup> |        |
|----------|-------------|-------|-------|--------|-----------------------|--------|
| Symbol - | Min         | Тур   | Мах   | Min    | Тур                   | Max    |
| е        | -           | 0.500 | -     | -      | 0.0197                | -      |
| L        | 0.450       | 0.600 | 0.750 | 0.0177 | 0.0236                | 0.0295 |
| L1       | -           | 1.000 | -     | -      | 0.0394                | -      |
| k        | 0°          | 3.5°  | 7°    | 0°     | 3.5°                  | 7°     |
| CCC      | -           | -     | 0.08  | -      | -                     | 0.0031 |

# Table 72. LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.



## Figure 74. LQFP100 recommended footprint

1. Dimensions are in millimeters.



## Device marking for LQFP64 package

The following figure gives an example of topside marking orientation versus pin 1 identifier location.



Figure 78. LQFP64 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



## 6.7.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 75: Ordering information scheme*.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature.

As applications do not commonly use the STM32F103xC, STM32F103xD and STM32F103xE at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application.

The following examples show how to calculate the temperature range needed for a given application.

#### Example 1: High-performance application

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax} = 82$  °C (measured according to JESD51-2), I<sub>DDmax</sub> = 50 mA, V<sub>DD</sub> = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub>= 0.4 V and maximum 8 I/Os used at the same time in output at low level with I<sub>OL</sub> = 20 mA, V<sub>OL</sub>= 1.3 V

P<sub>INTmax</sub> = 50 mA × 3.5 V= 175 mW

P<sub>IOmax = 20</sub> × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW

This gives:  $P_{INTmax}$  = 175 mW and  $P_{IOmax}$  = 272 mW:

P<sub>Dmax =</sub> 175 <sub>+</sub> 272 = 447 mW

Thus: P<sub>Dmax</sub> = 447 mW

Using the values obtained in *Table 74* T<sub>Jmax</sub> is calculated as follows:

- For LQFP100, 46 °C/W
- T<sub>Jmax</sub> = 82 °C + (46 °C/W × 447 mW) = 82 °C + 20.6 °C = 102.6 °C

This is within the range of the suffix 6 version parts ( $-40 < T_J < 105 \text{ °C}$ ).

In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 75: Ordering information scheme*).

#### **Example 2: High-temperature application**

Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature  $T_J$  remains within the specified range.

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax} = 115 \text{ °C}$  (measured according to JESD51-2),  $I_{DDmax} = 20 \text{ mA}, V_{DD} = 3.5 \text{ V}, \text{ maximum } 20 \text{ I/Os used at the same time in output at low level with } I_{OL} = 8 \text{ mA}, V_{OL} = 0.4 \text{ V}$   $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$   $P_{IOmax} = _{20} \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives:  $P_{INTmax} = 70 \text{ mW}$  and  $P_{IOmax} = 64 \text{ mW}$ :  $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ 

Thus: P<sub>Dmax</sub> = 134 mW

DocID14611 Rev 12



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved

DocID14611 Rev 12

