



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 32MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                  |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                         |
| Number of I/O              | 51                                                                      |
| Program Memory Size        | 128KB (128K × 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 2K x 8                                                                  |
| RAM Size                   | 16К х 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                             |
| Data Converters            | A/D 20x12b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP                                                                 |
| Supplier Device Package    | 64-LQFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l100rbt6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | Ultra-low-power STM32L100C6 and STM32L100R8/RB block diagram                  | 12 |
|------------|-------------------------------------------------------------------------------|----|
| Figure 2.  | Clock tree                                                                    | 21 |
| Figure 3.  | STM32L100C6 and STM32L100R8/RB LQFP64 pinout                                  | 29 |
| Figure 4.  | STM32L100C6 and STM32L100R8/RB UFQFPN48 pinout                                | 30 |
| Figure 5.  | Memory map                                                                    | 39 |
| Figure 6.  | Pin loading conditions                                                        | 40 |
| Figure 7.  | Pin input voltage                                                             | 40 |
| Figure 8.  | Power supply scheme                                                           | 41 |
| Figure 9.  | Optional LCD power supply scheme                                              | 42 |
| Figure 10. | Current consumption measurement scheme                                        | 42 |
| Figure 11. | High-speed external clock source AC timing diagram                            | 59 |
| Figure 12. | Low-speed external clock source AC timing diagram                             | 60 |
| Figure 13. | HSE oscillator circuit diagram                                                | 62 |
| Figure 14. | Typical application with a 32.768 kHz crystal                                 | 63 |
| Figure 15. | I/O AC characteristics definition                                             | 74 |
| Figure 16. | Recommended NRST pin protection                                               | 75 |
| Figure 17. | I <sup>2</sup> C bus AC waveforms and measurement circuit                     | 77 |
| Figure 18. | SPI timing diagram - slave mode and CPHA = 0                                  | 79 |
| Figure 19. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                   | 79 |
| Figure 20. | SPI timing diagram - master mode <sup>(1)</sup>                               | 80 |
| Figure 21. | USB timings: definition of data signal rise and fall time                     | 81 |
| Figure 22. | ADC accuracy characteristics                                                  | 84 |
| Figure 23. | Typical connection diagram using the ADC                                      | 84 |
| Figure 24. | Maximum dynamic current consumption on V <sub>DDA</sub> supply pin during ADC |    |
|            | conversion                                                                    | 85 |
| Figure 25. | 12-bit buffered /non-buffered DAC                                             | 88 |
| Figure 26. | LQFP64 10 x 10 mm, 64-pin low-profile quad flat package outline               | 91 |
| Figure 27. | LQFP64 10 x 10 mm, 64-pin low-profile quad flat package recommended footprint | 92 |
| Figure 28. | LQFP64 10 x 10 mm, 64-pin low-profile quad flat package top view example      | 93 |
| Figure 29. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package outline                              | 94 |
| Figure 30. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package recommended footprint                | 95 |
| Figure 31. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package top view example                     | 96 |
| Figure 32. | Thermal resistance                                                            | 97 |



## 2.2 Ultra-low-power device continuum

The ultra-low-power family offers a large choice of cores and features. From a proprietary 8bit core up to the Cortex-M3, including the Cortex-M0+, the STM8Lx and STM32Lx series offer the best range of choices to meet your requirements in terms of ultra-low-power features. The STM32 Ultra-low-power series is an ideal fit for applications like gas/water meters, keyboard/mouse, or wearable devices for fitness and healthcare. Numerous built-in features like LCD drivers, dual-bank memory, low-power Run mode, op-amp, AES-128bit, DAC, crystal-less USB and many others, allow to build highly cost-optimized applications by reducing the BOM.

Note: STMicroelectronics as a reliable and long-term manufacturer ensures as much as possible the pin-to-pin compatibility between any STM8Lx and STM32Lx devices and between any of the STM32Lx and STM32Fx series. Thanks to this unprecedented scalability, your existing applications can be upgraded to respond to the latest market features and efficiency demand.

### 2.2.1 Performance

All families incorporate highly energy-efficient cores with both Harvard architecture and pipelined execution: advanced STM8 core for STM8L families and ARM Cortex-M3 core for STM32L family. In addition specific care for the design architecture has been taken to optimize the mA/DMIPS and mA/MHz ratios.

This allows the ultra-Low-power performance to range from 5 up to 33.3 DMIPs.

### 2.2.2 Shared peripherals

STM8L15xxx and STM32L1xxxx share identical peripherals which ensure a very easy migration from one family to another:

- Analog peripherals: ADC, DAC and comparators
- Digital peripherals: RTC and some communication interfaces

### 2.2.3 Common system strategy

To offer flexibility and optimize performance, the STM8L15xxx and STM32L1xxxx families use a common architecture:

- Common power supply range from 1.8 V to 3.6 V
- Architecture optimized to reach ultra-low consumption both in low-power modes and Run mode
- Fast startup strategy from low-power modes
- Flexible system clock
- Ultra-safe reset: same reset strategy including power-on reset, power-down reset, brownout reset and programmable voltage detector.

### 2.2.4 Features

ST ultra-low-power continuum also lies in feature compatibility:

- More than 10 packages with pin count from 20 to 144 pins and size down to 3 x 3 mm
- Memory density ranging from 4 to 512 Kbytes



# **3** Functional overview

Figure 1 shows the block diagram.





1. AF = alternate function on I/O port pin.

DocID024295 Rev 5



# 3.4 Clock management

The clock controller distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features:

- Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler
- **Safe clock switching**: clock sources can be changed safely on the fly in run mode through a configuration register.
- **Clock management**: to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- **Master clock source**: three different clock sources can be used to drive the master clock:
  - 1-24 MHz high-speed external crystal (HSE), that can supply a PLL
  - 16 MHz high-speed internal RC oscillator (HSI), trimmable by software, that can supply a PLL
  - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 7 frequencies (65.5 kHz, 131 kHz, 262 kHz, 524 kHz, 1.05 MHz, 2.1 MHz, 4.2 MHz) with a consumption proportional to speed, down to 750 nA typical. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be trimmed by software down to a ±0.5% accuracy.
- **Auxiliary clock source**: two ultra-low-power clock sources that can be used to drive the LCD controller and the real-time clock:
  - 32.768 kHz low-speed external crystal (LSE)
  - 37 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock can be measured using the high-speed internal RC oscillator for greater precision.
- **RTC and LCD clock sources:** the LSI, LSE or HSE sources can be chosen to clock the RTC and the LCD, whatever the system clock.
- **USB clock source:** the embedded PLL has a dedicated 48 MHz clock output to supply the USB interface.
- **Startup clock:** after reset, the microcontroller restarts by default with an internal 2.1 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- **Clock security system (CSS):** this feature can be enabled by software. If a HSE clock failure occurs, the master clock is automatically switched to HSI and a software interrupt is generated if enabled.
- Clock-out capability (MCO: microcontroller clock output): it outputs one of the internal clocks for external use by the application.

Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 32 MHz. See *Figure 2* for details on the clock tree.

# 3.10 ADC (analog-to-digital converter)

A 12-bit analog-to-digital converters is embedded into STM32L100C6 and STM32L100R8/RB devices with up to 20 external channels, performing conversions in single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller.

An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

The events generated by the general-purpose timers (TIMx) can be internally connected to the ADC start trigger and injection trigger, to allow the application to synchronize A/D conversions and timers. An injection mode allows high priority conversions to be done by interrupting a scan mode which runs in as a background task.

The ADC includes a specific low-power mode. The converter is able to operate at maximum speed even if the CPU is operating at a very low frequency and has an auto-shutdown function. The ADC's runtime and analog front-end current consumption are thus minimized whatever the MCU operating mode.

### 3.10.1 Internal voltage reference (V<sub>REFINT</sub>)

The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators.  $V_{REFINT}$  is internally connected to the ADC\_IN17 input channel. It enables accurate monitoring of the  $V_{DD}$  value. The precise voltage of  $V_{REFINT}$  is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode see *Table 15: Embedded internal reference voltage*.

# 3.11 DAC (digital-to-analog converter)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channels' independent or simultaneous conversions
- DMA capability for each channel (including the underrun interrupt)
- external triggers for conversion

Eight DAC trigger inputs are used in the STM32L100C6 and STM32L100R8/RB devices. The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels.



### 3.14.1 General-purpose timers (TIM2, TIM3, TIM4, TIM9, TIM10 and TIM11)

There are six synchronizable general-purpose timers embedded in the STM32L100C6 and STM32L100R8/RB devices (see *Table 5* for differences).

### TIM2, TIM3, TIM4

These timers are based on a 16-bit auto-reload up/down-counter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or onepulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2, TIM3, TIM4 general-purpose timers can work together or with the TIM10, TIM11 and TIM9 general-purpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs.

TIM2, TIM3, TIM4 all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

### TIM10, TIM11 and TIM9

TIM10 and TIM11 are based on a 16-bit auto-reload upcounter. TIM9 is based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. TIM10 and TIM11 feature one independent channel, whereas TIM9 has two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with the TIM2, TIM3, TIM4 full-featured general-purpose timers.

They can also be used as simple time bases and be clocked by the LSE clock source (32.768 kHz) to provide time bases independent from the main CPU clock.

### 3.14.2 Basic timers (TIM6 and TIM7)

These timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit time bases.

### 3.14.3 SysTick timer

This timer is dedicated to the OS, but could also be used as a standard downcounter. It is based on a 24-bit down-counter with autoreload capability and a programmable clock source. It features a maskable system interrupt generation when the counter reaches 0.

### 3.14.4 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit down-counter and 8-bit prescaler. It is clocked from an independent 37 kHz internal RC and, as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode.



| Pi     | ins      |                                  |                         |               |                                                  | Pin functions                            |                                        |
|--------|----------|----------------------------------|-------------------------|---------------|--------------------------------------------------|------------------------------------------|----------------------------------------|
| LQFP64 | UFQFPN48 | Pin name                         | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                      | Additional<br>functions                |
| 1      | 1        | V <sub>LCD</sub>                 | S                       | -             | $V_{LCD}$                                        | -                                        | -                                      |
| 2      | 2        | PC13-WKUP2                       | I/O                     | FT            | PC13                                             | -                                        | RTC_TAMP1/<br>RTC_TS/<br>RTC_OUT/WKUP2 |
| 3      | 3        | PC14-<br>OSC32_IN <sup>(3)</sup> | I/O                     | тс            | PC14                                             | -                                        | OSC32_IN                               |
| 4      | 4        | PC15-<br>OSC32_OUT<br>(4)        | I/O                     | тс            | PC15                                             | -                                        | OSC32_OUT                              |
| 5      | 5        | PH0-OSC_IN <sup>(4)</sup>        | I/O                     | TC            | PH0                                              | -                                        | OSC_IN                                 |
| 6      | 6        | PH1-<br>OSC_OUT                  | I/O                     | тс            | PH1                                              | -                                        | OSC_OUT                                |
| 7      | 7        | NRST                             | I/O                     | RST           | NRST                                             | -                                        | -                                      |
| 8      | -        | PC0                              | I/O                     | FT            | PC0                                              | LCD_SEG18                                | ADC_IN10/<br>COMP1_INP                 |
| 9      | -        | PC1                              | I/O                     | FT            | PC1                                              | LCD_SEG19                                | ADC_IN11/<br>COMP1_INP                 |
| 10     | -        | PC2                              | I/O                     | FT            | PC2                                              | LCD_SEG20                                | ADC_IN12/<br>COMP1_INP                 |
| 11     | -        | PC3                              | I/O                     | тс            | PC3                                              | LCD_SEG21                                | ADC_IN13/<br>COMP1_INP                 |
| 12     | 8        | V <sub>SSA</sub>                 | S                       | -             | V <sub>SSA</sub>                                 | -                                        | -                                      |
| 13     | 9        | V <sub>DDA</sub>                 | S                       | -             | V <sub>DDA</sub>                                 | -                                        | -                                      |
| 14     | 10       | PA0-WKUP1                        | I/O                     | FT            | PA0                                              | USART2_CTS/TIM2_CH1_ETR                  | WKUP1/ADC_IN0/<br>COMP1_INP            |
| 15     | 11       | PA1                              | I/O                     | FT            | PA1                                              | USART2_RTS/TIM2_CH2/<br>LCD_SEG0         | ADC_IN1/<br>COMP1_INP                  |
| 16     | 12       | PA2                              | I/O                     | FT            | PA2                                              | USART2_TX/TIM2_CH3/TIM9_CH1<br>/LCD_SEG1 | ADC_IN2/<br>COMP1_INP                  |
| 17     | 13       | PA3                              | I/O                     | тс            | PA3                                              | USART2_RX/TIM2_CH4/<br>TIM9_CH2/LCD_SEG2 | ADC_IN3/<br>COMP1_INP                  |
| 18     | -        | V <sub>SS_4</sub>                | S                       | -             | V <sub>SS_4</sub>                                | -                                        | -                                      |
| 19     | -        | V <sub>DD_4</sub>                | S                       | -             | V <sub>DD_4</sub>                                | -                                        | -                                      |

| Table 7, STM32L100C6 and STM32L100R8/RB | pin definitions |
|-----------------------------------------|-----------------|
|                                         |                 |



| Ρ      | ins      |                   |                         |               |                                                  | Pin functions                                            |                                    |
|--------|----------|-------------------|-------------------------|---------------|--------------------------------------------------|----------------------------------------------------------|------------------------------------|
| LQFP64 | UFQFPN48 | Pin name          | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                                      | Additional<br>functions            |
| 20     | 14       | PA4               | I/O                     | тс            | PA4                                              | SPI1_NSS/USART2_CK                                       | ADC_IN4/<br>DAC_OUT1/<br>COMP1_INP |
| 21     | 15       | PA5               | I/O                     | тс            | PA5                                              | SPI1_SCK/TIM2_CH1_ETR                                    | ADC_IN5/<br>DAC_OUT2/<br>COMP1_INP |
| 22     | 16       | PA6               | I/O                     | FT            | PA6                                              | SPI1_MISO/TIM3_CH1/<br>LCD_SEG3/TIM10_CH1                | ADC_IN6/<br>COMP1_INP              |
| 23     | 17       | PA7               | I/O                     | FT            | PA7                                              | SPI1_MOSI/TIM3_CH2/<br>LCD_SEG4/TIM11_CH1                | ADC_IN7/<br>COMP1_INP              |
| 24     | -        | PC4               | I/O                     | FT            | PC4                                              | LCD_SEG22                                                | ADC_IN14/<br>COMP1_INP             |
| 25     | -        | PC5               | I/O                     | FT            | PC5                                              | LCD_SEG23                                                | ADC_IN15/<br>COMP1_INP             |
| 26     | 18       | PB0               | I/O                     | тс            | PB0                                              | TIM3_CH3/LCD_SEG5                                        | ADC_IN8/<br>COMP1_INP/<br>VREF_OUT |
| 27     | 19       | PB1               | I/O                     | FT            | PB1                                              | TIM3_CH4/LCD_SEG6                                        | ADC_IN9/<br>COMP1_INP/<br>VREF_OUT |
| 28     | 20       | PB2               | I/O                     | FT            | PB2/BOOT1                                        | BOOT1                                                    | -                                  |
| 29     | 21       | PB10              | I/O                     | FT            | PB10                                             | I2C2_SCL/USART3_TX/TIM2_CH3/<br>LCD_SEG10                | -                                  |
| 30     | 22       | PB11              | I/O                     | FT            | PB11                                             | I2C2_SDA/USART3_RX/<br>TIM2_CH4/LCD_SEG11                | -                                  |
| 31     | 23       | V <sub>SS_1</sub> | S                       | -             | V <sub>SS_1</sub>                                | -                                                        | -                                  |
| 32     | 24       | V <sub>DD_1</sub> | S                       | -             | V <sub>DD_1</sub>                                | -                                                        | -                                  |
| 33     | 25       | PB12              | I/O                     | FT            | PB12                                             | SPI2_NSS/I2C2_SMBA/<br>USART3_CK/LCD_SEG12/<br>TIM10_CH1 | ADC_IN18/<br>COMP1_INP             |
| 34     | 26       | PB13              | I/O                     | FT            | PB13                                             | SPI2_SCK/USART3_CTS/<br>LCD_SEG13/TIM9_CH1               | ADC_IN19/<br>COMP1_INP             |
| 35     | 27       | PB14              | I/O                     | FT            | PB14                                             | SPI2_MISO/USART3_RTS/<br>LCD_SEG14/TIM9_CH2              | ADC_IN20/<br>COMP1_INP             |

### Table 7. STM32L100C6 and STM32L100R8/RB pin definitions (continued)



| Ρ      | ins      |                   |                         |               |                                                  | Pin functions                             |                         |
|--------|----------|-------------------|-------------------------|---------------|--------------------------------------------------|-------------------------------------------|-------------------------|
| LQFP64 | UFQFPN48 | Pin name          | Pin type <sup>(1)</sup> | I/O structure | Main<br>function <sup>(2)</sup><br>(after reset) | Alternate functions                       | Additional<br>functions |
| 58     | 42       | PB6               | I/O                     | FT            | PB6                                              | I2C1_SCL/TIM4_CH1/USART1_TX               | -                       |
| 59     | 43       | PB7               | I/O                     | FT            | PB7                                              | I2C1_SDA/TIM4_CH2/<br>USART1_RX           | PVD_IN                  |
| 60     | 44       | BOOT0             | Ι                       | В             | BOOT0                                            | -                                         | -                       |
| 61     | 45       | PB8               | I/O                     | FT            | PB8                                              | TIM4_CH3/I2C1_SCL/<br>LCD_SEG16/TIM10_CH1 | -                       |
| 62     | 46       | PB9               | I/O                     | FT            | PB9                                              | TIM4_CH4/I2C1_SDA/<br>LCD_COM3/TIM11_CH1  | -                       |
| 63     | 47       | V <sub>SS_3</sub> | S                       |               | V <sub>SS_3</sub>                                | -                                         | -                       |
| 64     | 48       | V <sub>DD_3</sub> | S                       |               | V <sub>DD_3</sub>                                | -                                         | -                       |

#### Table 7. STM32L100C6 and STM32L100R8/RB pin definitions (continued)

1. I = input, O = output, S = supply.

 Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripheral that is included. For example, if a device has only one SPI and two USARTs, they will be called SPI1 and USART1 & USART2, respectively. Refer to *Table 1 on page 10*.

3. The PC14 and PC15 I/Os are only configured as OSC32\_IN/OSC32\_OUT when the LSE oscillator is on (by setting the LSEON bit in the RCC\_CSR register). The LSE oscillator pins OSC32\_IN/OSC32\_OUT can be used as general-purpose PC14/PC15 I/Os, respectively, when the LSE oscillator is off ( after reset, the LSE oscillator is off ). The LSE has priority over the GPIO function. For more details, refer to Using the OSC32\_IN/OSC32\_OUT pins as GPIO PC14/PC15 port pins section in the STM32Lxx reference manual (RM0038).

4. The PH0 and PH1 I/Os are only configured as OSC\_IN/OSC\_OUT when the HSE oscillator is on ( by setting the HSEON bit in the RCC\_CR register). The HSE oscillator pins OSC\_IN/OSC\_OUT can be used as general-purpose PH0/PH1 I/Os, respectively, when the HSE oscillator is off (after reset, the HSE oscillator is off ). The HSE has priority over the GPIO function.



38/103

DocID024295 Rev 5

|                    |        | Digital alternate function number |          |            |        |        |       |                |           |           |                            |            |            |          |          |
|--------------------|--------|-----------------------------------|----------|------------|--------|--------|-------|----------------|-----------|-----------|----------------------------|------------|------------|----------|----------|
|                    | AFIO0  | AFIO1                             | AFIO2    | AFIO3      | AFIO4  | AFIO5  | AFOI6 | AFIO7          | AFI<br>O8 | AFI<br>O9 | AFIO11                     | AFIO<br>12 | AFIO<br>13 | AFIO14   | AFIO15   |
| Port name          |        | Alternate function                |          |            |        |        |       |                |           |           |                            |            |            |          |          |
|                    | SYSTEM | TIM2                              | TIM3/4   | TIM9/10/11 | I2C1/2 | SPI1/2 | N/A   | USART<br>1/2/3 | N/A       | N/A       | LCD                        | N/A        | N/A        | RI       | SYSTEM   |
| PC10               | -      | -                                 | -        | -          | -      | -      | -     | USART3_TX      | -         | -         | COM4 /<br>SEG28 /<br>SEG40 | -          | -          | TIMx_IC3 | EVENTOUT |
| PC11               | -      | -                                 | -        | -          | -      | -      | -     | USART3_RX      | -         | -         | COM5 /<br>SEG29 /<br>SEG41 | -          | -          | TIMx_IC4 | EVENTOUT |
| PC12               | -      | -                                 | -        | -          | -      | -      | -     | USART3_CK      | -         | -         | COM6 /<br>SEG30 /<br>SEG42 | -          | -          | TIMx_IC1 | EVENTOUT |
| PC13-<br>WKUP2     | -      | -                                 | -        | -          | -      | -      | -     | -              | -         | -         | -                          | -          | -          | TIMx_IC2 | EVENTOUT |
| PC14-<br>OSC32_IN  | -      | -                                 | -        | -          | -      | -      | -     | -              | -         | -         | -                          | -          | -          | TIMx_IC3 | EVENTOUT |
| PC15-<br>OSC32_OUT | -      | -                                 | -        | -          | -      | -      | -     | -              | -         | -         | -                          | -          | -          | TIMx_IC4 | EVENTOUT |
| PD2                | -      | -                                 | TIM3_ETR | -          | -      | -      | -     | -              | -         | -         | COM7 /<br>SEG31 /<br>SEG43 | -          | -          | TIMx_IC3 | EVENTOUT |
| PH0-<br>OSC_IN     | -      | -                                 | -        | -          | -      | -      | -     | -              | -         | -         | -                          | -          | -          | -        | -        |
| PH1-<br>OSC_OUT    | -      | -                                 | -        | -          | -      | -      | -     | -              | -         | -         | -                          | -          | -          | -        | -        |

Table 8. Alternate function input/output (continued)

5

| Symbol                                            | Parameter                                          |                                                                   | Conditions                                        |                                         | Тур  | Max<br>(1) | Unit |
|---------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------|------|------------|------|
|                                                   | Supply<br>current in<br>Low power<br>run mode      | All<br>peripherals<br>OFF, code<br>executed<br>from RAM,<br>Elash | MSI clock, 65 kHz                                 | $T_A$ = -40 °C to 25 °C                 | 9    | 12         |      |
|                                                   |                                                    |                                                                   | f <sub>HCLK</sub> = 32 kHz                        | T <sub>A</sub> = 85 °C                  | 17.5 | 24         |      |
|                                                   |                                                    |                                                                   | MSI clock, 65 kHz                                 | $T_A$ = -40 °C to 25 °C                 | 14   | 17         |      |
|                                                   |                                                    |                                                                   | f <sub>HCLK</sub> = 65 kHz                        | T <sub>A</sub> = 85 °C                  | 22   | 29         |      |
|                                                   |                                                    | switched                                                          | MSI clock, 131 kHz<br>f <sub>HCLK</sub> = 131 kHz | $T_A$ = -40 °C to 25 °C                 | 37   | 42         |      |
| I <sub>DD (LP</sub><br>Run)                       |                                                    | OFF, V <sub>DD</sub><br>from 1.8 V<br>to 3.6 V                    |                                                   | T <sub>A</sub> = 55 °C                  | 37   | 42         |      |
|                                                   |                                                    |                                                                   |                                                   | T <sub>A</sub> = 85 °C                  | 37   | 42         |      |
|                                                   |                                                    | All<br>peripherals<br>OFF, code<br>executed<br>from Elash         | MSI clock, 65 kHz                                 | $T_A = -40 \ ^\circ C$ to 25 $^\circ C$ | 24   | 32         |      |
|                                                   |                                                    |                                                                   | f <sub>HCLK</sub> = 32 kHz                        | T <sub>A</sub> = 85 °C                  | 33   | 42         | μA   |
|                                                   |                                                    |                                                                   | MSI clock, 65 kHz                                 | $T_A$ = -40 °C to 25 °C                 | 31   | 40         |      |
|                                                   |                                                    |                                                                   | f <sub>HCLK</sub> = 65 kHz                        | T <sub>A</sub> = 85 °C                  | 40   | 48         |      |
|                                                   |                                                    | V <sub>DD</sub> from                                              |                                                   | $T_A$ = -40 °C to 25 °C                 | 48   | 58         |      |
|                                                   |                                                    | 1.8 V to<br>3.6 V                                                 | MSI clock, 131 kHz                                | T <sub>A</sub> = 55 °C                  | 54   | 63         |      |
|                                                   |                                                    |                                                                   | HOLK TOT MIL                                      | T <sub>A</sub> = 85 °C                  | 56   | 65         |      |
| I <sub>DD</sub> Max<br>(LP<br>Run) <sup>(2)</sup> | Max allowed<br>current in<br>Low power<br>run mode | V <sub>DD</sub> from<br>1.8 V to<br>3.6 V                         | -                                                 | -                                       | -    | 200        |      |

Table 19. Current consumption in Low power run mode

1. Guaranteed by characterization results, unless otherwise specified.

2. This limitation is related to the consumption of the CPU core and the peripherals that are powered by the regulator. Consumption of the I/Os is not included in this limitation.



| Symbol                            | Parameter                                                  |                                                | Conditions                                                   |                                          | Тур  | Max<br>(1) | Unit |
|-----------------------------------|------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------|------------------------------------------|------|------------|------|
|                                   |                                                            |                                                | MSI clock, 65 kHz<br>f <sub>HCLK</sub> = 32 kHz<br>Flash OFF | T <sub>A</sub> = -40 °C to 25 °C         | 4.4  | -          |      |
|                                   |                                                            |                                                | MSI clock, 65 kHz                                            | $T_A = -40 \text{ °C to } 25 \text{ °C}$ | 17.5 | 25         |      |
|                                   |                                                            | All<br>peripherals                             | f <sub>HCLK</sub> = 32 kHz<br>Flash ON                       | T <sub>A</sub> = 85 °C                   | 22   | 27         |      |
|                                   | Supply                                                     | OFF, V <sub>DD</sub><br>from 1.8 V<br>to 3.6 V | MSI clock, 65 kHz                                            | $T_A$ = -40 °C to 25 °C                  | 18   | 26         |      |
|                                   |                                                            |                                                | f <sub>HCLK</sub> = 65 kHz,<br>Flash ON                      | T <sub>A</sub> = 85 °C                   | 23   | 28         | μA   |
| lee (LP                           | current in                                                 |                                                | MSI clock, 131 kHz<br>f <sub>HCLK</sub> = 131 kHz,           | $T_A = -40 \ ^\circ C$ to 25 $^\circ C$  | 22   | 30         |      |
| Sleep)                            | Low power<br>sleep<br>mode                                 |                                                |                                                              | T <sub>A</sub> = 55 °C                   | 24   | 32         |      |
|                                   |                                                            |                                                | Flash ON                                                     | T <sub>A</sub> = 85 °C                   | 26   | 34         |      |
|                                   |                                                            | TIM9 and                                       | MSI clock, 65 kHz                                            | $T_A$ = -40 °C to 25 °C                  | 17.5 | 25         |      |
|                                   |                                                            |                                                | f <sub>HCLK</sub> = 32 kHz                                   | T <sub>A</sub> = 85 °C                   | 22   | 27         |      |
|                                   |                                                            | USART1<br>enabled.                             | MSI clock, 65 kHz                                            | $T_A$ = -40 °C to 25 °C                  | 18   | 26         |      |
|                                   |                                                            | Flash ON,                                      | f <sub>HCLK</sub> = 65 kHz                                   | T <sub>A</sub> = 85 °C                   | 23   | 28         |      |
|                                   |                                                            | V <sub>DD</sub> from<br>1.8 V to               |                                                              | $T_A$ = -40 °C to 25 °C                  | 22   | 30         |      |
|                                   |                                                            | 3.6 V                                          | MSI CIOCK, 131 KHZ                                           | T <sub>A</sub> = 55 °C                   | 24   | 32         |      |
|                                   |                                                            |                                                | HOLK I I I III                                               | T <sub>A</sub> = 85 °C                   | 26   | 34         |      |
| I <sub>DD</sub> Max<br>(LP Sleep) | Max<br>allowed<br>current in<br>Low power<br>Sleep<br>mode | V <sub>DD</sub> from<br>1.8 V to<br>3.6 V      | -                                                            | -                                        | -    | 200        |      |

Table 20. Current consumption in Low power sleep mode

1. Guaranteed by characterization results, unless otherwise specified.



# Multi-speed internal (MSI) RC oscillator

| 0                                     |                                                                                          |                                          | -    |     |             |
|---------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------|------|-----|-------------|
| Symbol                                | Parameter                                                                                | Condition                                | Тур  | Мах | Unit        |
|                                       |                                                                                          | MSI range 0                              | 65.5 | -   |             |
|                                       |                                                                                          | MSI range 1                              | 131  | -   | kH7         |
|                                       |                                                                                          | MSI range 2                              | 262  | -   | ΝΠ <b>Ζ</b> |
| f <sub>MSI</sub>                      | Frequency after factory calibration, done at $V_{DD}$ = 3.3 V and T <sub>A</sub> = 25 °C | MSI range 3                              | 524  | -   |             |
|                                       |                                                                                          | MSI range 4                              | 1.05 | -   |             |
|                                       |                                                                                          | MSI range 5                              | 2.1  | -   | MHz         |
|                                       |                                                                                          | MSI range 6                              | 4.2  | -   |             |
| ACC <sub>MSI</sub>                    | Frequency error after factory calibration                                                | -                                        | ±0.5 | -   | %           |
| D <sub>TEMP(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift<br>0 °C ≤T <sub>A</sub> ≤85 °C                            | -                                        | ±10  | -   | %           |
| D <sub>VOLT(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift<br>1.8 V ≤V <sub>DD</sub> ≤3.6 V, T <sub>A</sub> = 25 °C  | -                                        | -    | 2.5 | %/V         |
|                                       |                                                                                          | MSI range 0                              | 0.75 | -   |             |
|                                       |                                                                                          | MSI range 1                              | 1    | -   |             |
|                                       |                                                                                          | MSI range 2                              | 1.5  | -   |             |
| I <sub>DD(MSI)</sub> <sup>(2)</sup>   | MSI oscillator power consumption                                                         | MSI range 3                              | 2.5  | -   | μA          |
|                                       |                                                                                          | MSI range 4                              | 4.5  | -   |             |
|                                       |                                                                                          | MSI range 5                              | 8    | -   |             |
|                                       |                                                                                          | MSI range 6                              | 15   | -   |             |
|                                       |                                                                                          | MSI range 0                              | 30   | -   |             |
|                                       |                                                                                          | MSI range 1                              | 20   | -   |             |
|                                       |                                                                                          | MSI range 2                              | 15   | -   |             |
|                                       |                                                                                          | MSI range 3                              | 10   | -   |             |
| +                                     | MSL appillator startup time                                                              | MSI range 4                              | 6    | -   | μs          |
| <sup>L</sup> SU(MSI)                  |                                                                                          | MSI range 5                              | 5    | -   |             |
|                                       |                                                                                          | MSI range 6,<br>Voltage range 1<br>and 2 | 3.5  | -   |             |
|                                       |                                                                                          | MSI range 6,<br>Voltage range 3          | 5    | -   |             |

### Table 31. MSI oscillator characteristics



To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

|        |            |                                                                                         |                             | Max vs                      |                              |                              |      |
|--------|------------|-----------------------------------------------------------------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|------|
| Symbol | Parameter  | Conditions                                                                              | Monitored<br>frequency band | 4 MHz<br>voltage<br>Range 3 | 16 MHz<br>voltage<br>Range 2 | 32 MHz<br>voltage<br>Range 1 | Unit |
|        |            | $V_{DD} = 3.3 V,$<br>$T_A = 25 °C,$<br>LQFP100 package<br>compliant with IEC<br>61967-2 | 0.1 to 30 MHz               | 3                           | -6                           | -5                           |      |
| e      | Poak lovel |                                                                                         | 30 to 130 MHz               | 18                          | 4                            | -7                           | dBµV |
| SEMI   | reakievei  |                                                                                         | 130 MHz to 1GHz             | 15                          | 5                            | -7                           |      |
|        |            |                                                                                         | SAE EMI Level               | 2.5                         | 2                            | 1                            | -    |

#### Table 37. EMI characteristics

### 6.3.11 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.

| Symbol                | Ratings                                               | Conditions                                            | Packages | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------|----------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A = +25$ °C, conforming to JESD22-A114             | All      | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to<br>JESD22-C101 | All      | =     | 500                             | V    |

#### Table 38. ESD absolute maximum ratings

1. Guaranteed by characterization results.



### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with the non-standard V<sub>OL</sub>/V<sub>OH</sub> specifications given in *Table 42*.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 10*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 10*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 42* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 12*. All I/Os are CMOS and TTL compliant.

| Symbol                            | Parameter                                | Conditions                      | Min                   | Max  | Unit |
|-----------------------------------|------------------------------------------|---------------------------------|-----------------------|------|------|
| V <sub>OL</sub> <sup>(1)(2)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = 8 mA          | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)(2)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4  | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = 4 mA          | -                     | 0.45 | V    |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 1.8 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.45 | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = 20 mA         | -                     | 1.3  |      |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3  | -    |      |

#### Table 42. Output voltage characteristics

1. The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 10* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. Guaranteed by test in production.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in *Table 10* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>.

4. Guaranteed by characterization results.





Figure 20. SPI timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}$ 

### **USB** characteristics

The USB interface is USB-IF certified (full speed).

#### Table 49. USB startup time

| Symbol                              | Parameter                    | Мах | Unit |
|-------------------------------------|------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1   | μs   |

1. Guaranteed by design.







### Table 55. Maximum source impedance R<sub>AIN</sub> max<sup>(1)</sup>

| Ts<br>(µs) | Multiplexed channels             |                                  | Direct o                         | Ts (cycles)<br>f <sub>ADC</sub> = 16 MHz <sup>(2)</sup> |     |  |
|------------|----------------------------------|----------------------------------|----------------------------------|---------------------------------------------------------|-----|--|
|            | 2.4 V < V <sub>DDA</sub> < 3.6 V | 1.8 V < V <sub>DDA</sub> < 2.4 V | 2.4 V < V <sub>DDA</sub> < 3.3 V | 1.8 V < V <sub>DDA</sub> < 2.4 V                        |     |  |
| 0.25       | Not allowed                      | Not allowed                      | 0.7                              | Not allowed                                             | 4   |  |
| 0.5625     | 0.8                              | Not allowed                      | 2.0                              | 1.0                                                     | 9   |  |
| 1          | 2.0                              | 0.8                              | 4.0                              | 3.0                                                     | 16  |  |
| 1.5        | 3.0                              | 1.8                              | 6.0                              | 4.5                                                     | 24  |  |
| 3          | 6.8                              | 4.0                              | 15.0                             | 10.0                                                    | 48  |  |
| 6          | 15.0                             | 10.0                             | 30.0                             | 20.0                                                    | 96  |  |
| 12         | 32.0                             | 25.0                             | 50.0                             | 40.0                                                    | 192 |  |
| 24         | 50.0                             | 50.0                             | 50.0                             | 50.0                                                    | 384 |  |

1. Guaranteed by design.

2. Number of samples calculated for  $f_{ADC}$  = 16 MHz. For  $f_{ADC}$  = 8 and 4 MHz the number of sampling cycles can be reduced with respect to the minimum sampling time Ts (us).

### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 8*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 100 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip.



Figure 25. 12-bit buffered /non-buffered DAC



1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.

### 6.3.19 Comparator

| Symbol                   | Parameter                                                            | Conditions                                                                       | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit      |  |
|--------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------|-----|--------------------|-----------|--|
| $V_{DDA}$                | Analog supply voltage                                                | -                                                                                | 1.8                |     | 3.6                | V         |  |
| R <sub>400K</sub>        | R <sub>400K</sub> value                                              | -                                                                                | -                  | 400 | -                  | kO        |  |
| R <sub>10K</sub>         | R <sub>10K</sub> value                                               | -                                                                                | -                  | 10  | _                  | K22       |  |
| V <sub>IN</sub>          | Comparator 1 input voltage range                                     | -                                                                                | 0.6                | -   | V <sub>DDA</sub>   | V         |  |
| t <sub>START</sub>       | Comparator startup time                                              | -                                                                                | -                  | 7   | 10                 | 116       |  |
| td                       | Propagation delay <sup>(2)</sup>                                     | -                                                                                | -                  | 3   | 10                 | μο        |  |
| Voffset                  | Comparator offset                                                    | -                                                                                | -                  | ±3  | ±10                | mV        |  |
| d <sub>Voffset</sub> /dt | Comparator offset<br>variation in worst voltage<br>stress conditions | $V_{DDA} = 3.6 V$<br>$V_{IN+} = 0 V$<br>$V_{IN-} = V_{REFINT}$<br>$T_A = 25 ° C$ | 0                  | 1.5 | 10                 | mV/1000 h |  |
| I <sub>COMP1</sub>       | Current consumption <sup>(3)</sup>                                   | -                                                                                | -                  | 160 | 260                | nA        |  |

Table 57. Comparator 1 characteristics

1. Guaranteed by characterization results.

2. The delay is characterized for 100 mV input step with 10 mV overdrive on the inverting input, the non-inverting input set to the reference.

3. Comparator consumption only. Internal reference voltage not included.



| Symbol | millimeters |        |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|--------|-------|-----------------------|--------|--------|--|
|        | Min         | Тур    | Мах   | Тур                   | Min    | Мах    |  |
| b      | 0.170       | 0.220  | 0.270 | 0.0067                | 0.0087 | 0.0106 |  |
| с      | 0.090       | -      | 0.200 | 0.0035                | -      | 0.0079 |  |
| D      | -           | 12.000 | -     | -                     | 0.4724 | -      |  |
| D1     | -           | 10.000 | -     | -                     | 0.3937 | -      |  |
| D3     | -           | 7.500  | -     | -                     | 0.2953 | -      |  |
| E      | -           | 12.000 | -     | -                     | 0.4724 | -      |  |
| E1     | -           | 10.000 | -     | -                     | 0.3937 | -      |  |
| E3     | -           | 7.500  | -     | -                     | 0.2953 | -      |  |
| е      | -           | 0.500  | -     | -                     | 0.0197 | -      |  |
| К      | 0°          | 3.5°   | 7°    | 0°                    | 3.5°   | 7°     |  |
| L      | 0.450       | 0.600  | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1     | -           | 1.000  | -     | -                     | 0.0394 | -      |  |
| CCC    | -           | -      | 0.080 | -                     | -      | 0.0031 |  |

# Table 60. LQFP64 10 x 10 mm, 64-pin low-profile quad flat package mechanicaldata (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are in millimeters.

DocID024295 Rev 5



# 7.3.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

