Welcome to **E-XFL.COM** **Understanding Embedded - DSP (Digital Signal Processors)** Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems. ## Applications of <u>Embedded - DSP (Digital Signal Processors)</u> | Details | | |-------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Туре | Fixed Point | | Interface | I²C, SAI, SPI | | Clock Rate | 50MHz | | Non-Volatile Memory | - | | On-Chip RAM | 15kB | | Voltage - I/O | 3.30V | | Voltage - Core | 3.30V | | Operating Temperature | -40°C ~ 125°C (TJ) | | Mounting Type | - | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/tda7502 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Contents TDA7502 ## **Contents** | 1 | Bloc | k diagra | am and PIN description | 5 | |----|---------------------|-----------|---------------------------------------|-------| | 2 | Elect | trical sp | pecifications | 8 | | 3 | SAI i | nterfac | e | 11 | | 4 | | | es | | | 5 | I <sup>2</sup> C ti | iming . | | S) 16 | | 6 | Fund | tional c | description | 17 | | | 6.1 | 24-BIT | DSP core | 17 | | | 6.2 | DSP p | eripherals | 18 | | | 6.3 | Data a | eripherals | 18 | | | | 6.3.1 | 1024 x 24-Bit X-RAM (XRAM) | | | | | 6.3.2 | 1024 x 24 Bit Y-RAM (YRAM) | | | | | 6.3.3 | 3072 X 24-Bit Program RAM | 18 | | | | 6.3.4 | 512 x 24-Bit Bootstrap ROM (Boot ROM) | 18 | | | | 6.3.5 | Serial audio interface (SAI) | 19 | | | | 6.3.6 | Serial peripheral interface | 19 | | | | 6.3.7 | I <sup>2</sup> C interface | 19 | | | | 6.3.8 | General purpose input/output | 20 | | | 16/6 | 6.3.9 | PLL clock oscillator | 20 | | 35 | Appl | ication | scheme | 21 | | 8 | Pack | age info | ormation | 23 | | ۵ | Povi | eion his | etory | 2/ | TDA7502 List of tables ### List of tables | Table 1. | Pin description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Table 2. | Absolute maximum ratings | | Table 3. | Thermal data8 | | Table 4. | Recommended DC operating conditions | | Table 5. | Current consumption | | Table 6. | PII characteristics | | Table 7. | Oscillator characteristics | | Table 8. | General interface electrical characteristics | | Table 9. | Low voltage TTL interface DC electrical characteristics | | Table 10. | DSP core | | Table 11. | Cycles | | Table 12. | SPI interfaces | | Table 13. | Debug port interface | | Table 14. | Definitions | | Table 15. | Casper IC boot modes | | Table 16. | Revision history | | | × C | | | | | | | | | 1.50 | | | | | | | | | | | | 16 | | | *(2) | | | | | | AUI | | | | | | | | | | | | 40 | | \( | | | -0// | | | 105 | | | UD. | Pin description Absolute maximum ratings Thermal data. Recommended DC operating conditions Current consumption BI characteristics Oscillator characteristics General interface electrical characteristics Low voltage TTL interface DC electrical characteristics 99 Cycles SP core 99 Cycles 11 SPI interfaces 13 Debug port interface 14 Definitions 16 Casper IC boot modes 19 Revision history 24 | | U. | | | | | | | | | | | List of figures TDA7502 ## **List of figures** | Figure 1. | Block diagram | 5 | |------------|--------------------------------------------------------------------------------------------------------|------| | Figure 2. | Pin connection (Top view) | 5 | | Figure 3. | Maximum DSP clock frequency (Fdsp) versus junction temperature (Tj) | 10 | | Figure 4. | SAI timings | | | Figure 5. | SAI protocol when RLRS=0; RREL=0; RCKP=1; RDIR=0 | 11 | | Figure 6. | SAI protocol when RLRS=1; RREL=0; RCKP=1; RDIR=1 | 12 | | Figure 7. | SAI protocol when RLRS=0; RREL=0; RCKP=0; RDIR=0 | | | Figure 8. | SAI protocol when RLRS=0; RREL=1; RCKP=1; RDIR=0 | 12 | | Figure 9. | SPI clocking scheme | 13 | | Figure 10. | Debug port serial clock timing | 14 | | Figure 11. | Debug port acknowledge timing | . 14 | | Figure 12. | Debug port data I/O to status timing | 15 | | Figure 13. | Debug port read timing | 15 | | Figure 14. | Debug port DBCK next command after read register timing | 15 | | Figure 15. | Debug port DBCK next command after read register timing | 16 | | Figure 16. | Application schematic for TDA7502 | 21 | | Figure 17. | Block diagram of car amplifier audio sub-system | 22 | | Figure 18. | TQFP44 (10x10) mechanical data & package dimensions | 23 | | | Block diagram of car amplifier audio sub-system. TQFP44 (10x10) mechanical data & package dimensions. | | | Obsoli | 3,6 | | Table 1. Pin description | | lable | i. Pin descr | cription | | | |------|-------|--------------------|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | N. | Name | Туре | Reset status | Function | | | 1 | VDD1 | Р | - | 3.3V core supply. | | | 2 | GND1 | G | _ | Core ground. | | | 3 | INT | I/O | - | External interrupt line (Input/Output). When this line is asserted low, the DSP may be interrupted. Acts as IRQA line of DSP core. | | | 4 | SCANEN | Ι | _ | SCAN enable when active with TESTEN also active, controls theshifting of the internal scan chains. | | | 5 | TESTEN | I | - | Test enable when active, puts the chip into test mode and muxes the XTI clock to all flip-flops. When SCANEN is also active, the scan chain shifting | | | 6 | DBRQN | I | _ | Debug port request Input. A means of entering the Debug mode of operation. | | | 7 | DBOUT/GPIO2 | I/O | I | The serial data output for the Debug port. Can also be used as a GPIO. | | | 8 | VDD2 | Ι | _ | 3.3V core supply. | | | 9 | GND2 | I | _ | Core ground. | | | 10 | DBCK/GPI00 | I/O | 1 ( | Debug port Bit Clock/Chip status 1. The serial clock for the Debug Port is provided when an input. When an output, provides information about the chip status. Can also be used as GPIO | | | 11 | DBIN/GPIO1 | 1/0 | ı | Debug port Serial Input/Chip status 0. The serial data input for the Debug Port is provided when an input. When an output, provides information about the chip status. Can also be used as GPIO. | | | 12 | CLKOUT | 0 | _ | Output clock. | | | 13 | PGND | G | _ | PLL clock ground Input. Ground connection for oscillator circuit. | | 0/6 | 14 | PVCC | Р | _ | PLL clock power supply. Positive supply for PLL clock oscillator. | | 0/05 | 15 | XTO <sup>(1)</sup> | 0 | High | Crystal oscillator output. Crystal oscillator output drive. | | Ob | 16 | XTI <sup>(1)</sup> | I | _ | Crystal oscillator input. External clock input or crystal connection. | | | 17 | RESET | I/O | I | System reset. A logic low level applied to RESET input initializes DSPs. During debug mode if this pin is pulled low in while the DBRQN line is pulled low then the DSP pointed to by the DBSEL pin will be reset. | | | 18 | VDD3 | Р | _ | 3.3V supply. | | | 19 | GND3 | G | _ | Ground. | | | 20 | SDI0 | I | - | SDI0 is a stereo digital audio data input pin channel 0. | | | 21 | SDI1 | - 1 | _ | SDI1 is a stereo digital audio data input pin channel 1. | | | 22 | SDI2 | 1 | _ | SDI2 is a stereo digital audio data input pin channel 2. | Table 1. Pin description (continued) | | bio ii iii docomption (contin | | | | | |----|-------------------------------|------|--------------|--------------------------------------------------------------------------------------------------------------------|--| | N. | Name | Туре | Reset status | Function | | | 23 | LRCKR | I/O | - | Left-right clock for SAI Receiver. Master or slave. | | | 24 | SCKR | I/O | - | SAI receive bit clock. Master or slave. | | | 25 | VDD4 | Р | - | 3.3V supply. | | | 26 | GND4 | G | - | Ground. | | | 27 | SDO0 | 0 | High | SDO0 is a stereo digital audio data output pin channel 0. | | | 28 | SDO1 | 0 | High | SDO1 is a stereo digital audio data output pin channel 1. | | | 29 | SDO2 | 0 | High | SDO2 is a stereo digital audio data pin channel 2. | | | 30 | VDD5 | Р | _ | 3.3V supply. | | | 31 | GND5 | G | _ | Ground. | | | 32 | LRCKT | I/O | _ | SAI transmit left/right clock. Master or slave. | | | 33 | SCKT | I/O | _ | SAI transmit bit clock. Master or slave. | | | 34 | SCL | I/O | - | Clock line for I <sup>2</sup> C bus. Schmitt trigger input. | | | 35 | SDA | I/O | _ | Data line for I <sup>2</sup> C bus. Schmitt trigger input. | | | 36 | SCK | I | _ | Bit clock for SPI control interface. | | | 37 | SS | - | - | Slave select input pin for SPI control interface. | | | 38 | MOSI | 1/0 | | Serial data output for SPI type serial port when in SPI master mode and serial data input when in SPI slave mode. | | | 39 | MISO | 1/0 | - | Serial data input for SPI style serial port when in SPI master mode and serial data output when in SPI slave mode. | | | 40 | VDD6 | Р | - | 3.3V supply. | | | 41 | GND6 | G | _ | Ground. | | | 42 | GPIO3 | I/O | _ | This pin is dedicated as general I/O. | | | 43 | GPIO4 | I/O | _ | This pin is dedicated as general I/O. | | | 44 | GPIO5 | I/O | - | This pin is dedicated as general I/O. | | <sup>1.</sup> XTI and XTO are not 5V tolerant ### 2 Electrical specifications Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|------------------------------------------|--------------------------------|------| | $V_{dd}$ | DC supply voltage | -0.5 to 4.6 | V | | V <sub>in</sub> | Digital input voltage (XTI and XTO only) | -0.5 to (V <sub>DD</sub> +0.5) | V | | V <sub>in</sub> | Digital input voltage (1) | 6.5 | V | | T <sub>j</sub> | Operating junction temperature range | -40 to 125 | °C | | T <sub>stg</sub> | Storage temperature | -55 to 150 | °C | <sup>1.</sup> When the IC is powered. Warning: Operation at or beyond these limit may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. Table 3. Thermal data | Symbol | Parameter | Value | Unit | |---------------------------|----------------------------------------|-------|------| | R <sub>th j-amb</sub> (1) | Thermal resistance junction to ambient | 68 | °C/W | <sup>1.</sup> In still air. Table 4. Recommended DC operating conditions | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------|---------------------------|----------------|------|------|------|------| | V <sub>dd</sub> | 3.3V power supply voltage | | 3.15 | 3.3 | 3.45 | V | Table 5. Current consumption | Symbol Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------------------|---------------------------------|------|------|------|------| | I <sub>dd</sub> Maximum current | @3.3V and T <sub>j</sub> =125°C | | | 250 | mA | Note: 50MHz internal DSP clock Table 6. PII characteristics | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|-------------------|----------------------------------|------|------|------|------| | | Lock time (1) | @3.3V and T <sub>j</sub> = 125°C | | | 3 | ms | | F <sub>vco</sub> | VCO frequency (2) | | 70 | | 140 | MHz | <sup>1.</sup> Depending on VCO output frequency. <sup>2.</sup> $F_{dsp} = F_{vco}/2$ when PLL is running Figure 3. Maximum DSP clock frequency $(F_{dsp})$ versus junction temperature $(T_j)$ TDA7502 SAI interface ### 3 SAI interface Figure 4. SAI timings Table 11. Cycles | Timing | Description | Value | Unit | |--------------------|------------------------------------|------------------------|------| | t <sub>sckr</sub> | Minimum Clock Cycle | 4T <sub>DSP</sub> | ns | | t <sub>dt</sub> | SCKR active edge to data out valid | 10 | ns | | t <sub>lrs</sub> | LRCK setup time | 5 | ns | | t <sub>Irh</sub> | LRCK hold time | 5 | ns | | t <sub>sdid</sub> | SDI setup time | 15 | ns | | t <sub>sdih</sub> | SDI hold time | 15 | ns | | t <sub>sckph</sub> | Minimum SCK high time | 0.35 t <sub>sckr</sub> | ns | | t <sub>sckpl</sub> | Minimum SCK low time | 0.35 t <sub>sckr</sub> | ns | Note: $T_{DSP} = dsp$ master clock cycle time = $1/F_{DSP}$ Figure 5. SAI protocol when RLRS=0; RREL=0; RCKP=1; RDIR=0 SAI interface TDA7502 Figure 6. SAI protocol when RLRS=1; RREL=0; RCKP=1; RDIR=1. Figure 7. SAI protocol when RLRS=0; RREL=0; RCKP=0; RDIR=0. Figure 8. SAI protocol when RLRS=0; RREL=1; RCKP=1; RDIR=0. TDA7502 SPI interfaces ### 4 SPI interfaces Table 12. SPI interfaces | Symbol | Description | Min Value | Unit | | | | | | |------------------------|-------------------------|----------------------|------|--|--|--|--|--| | Master | | | | | | | | | | t <sub>sclk</sub> | Clock cycle | 12T <sub>DSP</sub> | ns | | | | | | | t <sub>dtr</sub> | Sclk edge to MOSI valid | 40 | ns | | | | | | | t <sub>misosetup</sub> | MISO setup time | 16 | ns | | | | | | | t <sub>misohold</sub> | MISO hold time | 4 | ns | | | | | | | t <sub>sclkh</sub> | SCK high time | 0.5t <sub>sclk</sub> | ns | | | | | | | t <sub>sclkl</sub> | SCK high low | 0.5t <sub>sclk</sub> | ns | | | | | | | Slave | | | | | | | | | | t <sub>sclk</sub> | Clock cycle | 12T <sub>DSP</sub> | ns | | | | | | | t <sub>dtr</sub> | Sclk edge to MOSI valid | 40 | ns | | | | | | | t <sub>mosisetup</sub> | MOSI setup time | 16 | ns | | | | | | | t <sub>mosihold</sub> | MOSI hold time | 4 | ns | | | | | | | t <sub>sclkh</sub> | SCK high time | 0.5t <sub>sclk</sub> | ns | | | | | | | t <sub>sclkl</sub> | SCK high low | 0.5t <sub>sclk</sub> | ns | | | | | | Figure 9. SPI clocking scheme. TDA7502 SPI interfaces Figure 12. Debug port data I/O to status timing. Figure 13. Debug port read timing. Figure 14. Debug port DBCK next command after read register timing. I2C timing TDA7502 # 5 I<sup>2</sup>C timing Figure 15. Definition of timing for the $I^2C$ bus. Table 14. Definitions | Symbol | Parameter | Test condition | Standard<br>mode<br>I <sup>2</sup> C bus | | Fast mode<br>I <sup>2</sup> C bus | | Unit | |---------------------|---------------------------------------------------------------------------------------------------|----------------|------------------------------------------|------|-----------------------------------|------|------| | | | | Min. | Max. | Min. | Max. | | | F <sub>SCL</sub> | SCLI clock frequency | | 0 | 100 | 0 | 400 | kHz | | t <sub>BUF</sub> | Bus free between a STOP and Start Condition | - VSO | 4.7 | I | 1.3 | I | μS | | t <sub>HD:STA</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated | OA | 4.0 | - | 0.6 | - | μS | | t <sub>LOW</sub> | LOW period of the SCL clock | | 4.7 | ı | 1.3 | ı | μS | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | 4.0 | 1 | 0.6 | 1 | μS | | t <sub>SU:STA</sub> | Set-up time for a repeated start condition | | 4.7 | 1 | 0.6 | 1 | μS | | t <sub>HD:DAT</sub> | DATA hold time | | 0 | ı | 0 | 0.9 | μS | | t <sub>R</sub> | Rise time of both SDA and SCL signals | Cb in pF | - | 1000 | 20+0.1C <sub>b</sub> | 300 | ns | | t <sub>F</sub> | Fall time of both SDA and SCL signals | Cb in pF | _ | 300 | 20+0.1C <sub>b</sub> | 300 | ns | | t <sub>SU;STO</sub> | Set-up time for STOP condition | | 4 | _ | 0.6 | _ | μS | | t <sub>SU:DAT</sub> | Data set-up time | | 250 | | | 100 | ns | | C <sub>b</sub> | Capacitive load for each bus line | | - | 400 | _ | 400 | pF | #### **Functional description** 6 The TDA7502 contains one DSP core and associated peripherals. #### 6.1 24-BIT DSP core. The DSP core is used to process the converted analog audio data coming from the CODEC chip via the SAI and return it for analog conversion. Functions such as volume, tone, balance, and fader control, as well as spatial enhancement and general purpose signal processing may be performed by the DSP. Some capabilities of the DSPs are listed below: ioinic Produl Single cycle multiply and accumulate with convergent rounding and condition code generation - 2 x 56-bit accumulators. - Double precision multiply. - Scaling and saturation arithmetic. - 48-bit or 2 x 24-bit parallel moves. - 64 interrupt vector locations. - Fast or long interrupts possible. - Programmable interrupt priorities and masking. - 8 each of address registers, address offset registers and address modulo registers. - linear, reverse carry, multiple buffer modulo, multiple wrap-around modulo address arithmetic. - Post-increment or decrement by 1 or by offset, index by offset, predecrement address. - Repeat instruction and zero overhead DO loops. - Hardware stack capable of nesting combinations of 7 DO loops or 15 interrupts/subroutines. - Bit manipulation instructions possible on all registers and memory locations. Also jump on bit test.. - 4 pin serial debug interface. - Debug access to all internal registers, buses and memory locations. - 5 word deep program address history FIFO. - Hardware and software breakpoints for both program and data memory accesses. - Debug single stepping, Instruction injection and disassembly of program memory. #### 6.2 **DSP** peripherals There are a number of peripherals that are tightly coupled to the DSP Core. Each of the peripherals are listed below and described in the following sections. - 1024 x 24-Bit X-RAM. - 1024 x 24-Bit Y-RAM. - 3072 x 24-Bit program RAM. - 512 x 24-Bit Boot ROM. - Serial audio interface (SAI). - Programmable control interface (SPI/I<sup>2</sup>C). - GPIO. - PLL clock oscillator. #### 6.3 Data and program memory Each of the memories are described below. #### 6.3.1 1024 x 24-Bit X-RAM (XRAM) te Productis This is a 1024 x 24-Bit single port SRAM used for storing coefficients. The 16-Bit XRAM address, XABx(15:0) is generated by the address generation unit of the DSP core. The 24-Bit XRAM Data, XDBx(23:0), may be written to and read from the data ALU of the DSP core. The XDBx Bus is also connected to the internal bus switch so that it can be routed to and from all peripheral blocks. #### 6.3.2 1024 x 24 Bit Y-RAM (YRAM) This is a 1024 x 24-Bit single port SRAM used for storing coefficients. The 16-Bit address, YABx(15:0) is generated by the address generation unit of the DSP core. The 24-Bit Data, YDBx(23:0), is written to and read from the Data ALU of the DSP core. The YDBx Bus is also connected to the internal bus switch so that it can be routed to and from other blocks. #### 3072 X 24-Bit Program RAM 6.3.3 This is a 3072 x 24-Bit single port SRAM used for storing and executing program code. The 16-Bit PRAM Address, PABx(15:0) is generated by the program address generator of the DSP core for instruction fetching, and by the AGU in the case of the move program memory (MOVEM) instruction. The 24-Bit PRAM Data (program code), PDBx(23:0), can only be written to using the MOVEM instruction. During instruction fetching the PDBx bus is routed to the program decode controller of the DSP core for instruction decoding. Spare space in the program area may be used as data memory to implement delay lines for example. #### 6.3.4 512 x 24-Bit Bootstrap ROM (Boot ROM) This is a 512 x 24-Bit factory programmed Boot ROM used for storing the program sequence for initializing the DSP. Every component hooked up to the I<sup>2</sup>C bus has its own unique address whether it is a CPU, memory or some other complex function chip. Each of these chips can act as a receiver and /or transmitter on its functionality. ### 6.3.8 General purpose input/output The DSP requires a set of external general purpose input/output lines, and a reset line. These signals are used by external devices to signal events to the DSP. The GPIO lines are implemented as DSP's peripherals. ### 6.3.9 PLL clock oscillator The PLL clock oscillator can accept an external clock at XTI or it can be configured to run an internal oscillator when a crystal is connected across pins XTI & XTO. There is an input divide block IDF (1 -> 32) at the XTI clock input and a multiply block MF (9 -> 128) in the PLL loop. Hence the PLL can multiply the external input clock by a ratio MF/IDF to generate the internal clock. This allows the internal clock to be within 2 MHz of any desired frequency even when XTI is much greater than 1 MHz. It is recommended that the input clock is not divided down to less than 1 MHz as this reduces the phase detector's update rate. The clocks to the DSP can be selected to be either the VCO output divided by 2 to 16, or be driven by the XTI pin directly. The crystal oscillator and the PLL will be gated off when entering the power-down mode (by setting a register on DSP0). **TDA7502 Application scheme** ### 7 **Application scheme** **5**// Application scheme TDA7502 Figure 17. Block diagram of car amplifier audio sub-system. TDA7502 Package information ### 8 Package information In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 18. TQFP44 (10x10) mechanical data & package dimensions Revision history TDA7502 ## 9 Revision history Table 16. Revision history | | Date | Revision | Description of changes | | |------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|----------------------------------------------------------------------------|--| | | January 2004 | 8 | First Issue in EDOCS dms. | | | | September 2004 | 9 | Changed the style-sheet look. Cancelled the "Package Marking" information. | | | | March 2005 | 10 | Changed SPI interface description and Figure 4. | | | | 24-Nov-2006 | 11 | Package changed, layout changes, text modifications. | | | March 2005 10 Changed SPI interface description and Figure 4. 24-Nov-2006 11 Package changed, layout changes, text modifications. | | | | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com