Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 18MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LED, POR, PWM, WDT | | Number of I/O | 26 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 512 x 8 | | RAM Size | 768 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V | | Data Converters | A/D 8x8b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-TSSOP (0.173", 4.40mm Width) | | Supplier Device Package | 28-TSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89lpc936fdh-529 | #### 2.2 Additional features - A high performance 80C51 CPU provides instruction cycle times of 111 ns to 222 ns for all instructions except multiply and divide when executing at 18 MHz. This is six times the performance of the standard 80C51 running at the same clock frequency. A lower clock frequency for the same performance results in power savings and reduced EMI. - Serial flash In-Circuit Programming (ICP) allows simple production coding with commercial EPROM programmers. Flash security bits prevent reading of sensitive application programs. - Serial flash In-System Programming (ISP) allows coding while the device is mounted in the end application. - In-Application Programming (IAP) of the flash code memory. This allows changing the code in a running application. - Watchdog timer with separate on-chip oscillator, requiring no external components. The watchdog prescaler is selectable from eight values. - Low voltage reset (brownout detect) allows a graceful system shutdown when power fails. May optionally be configured as an interrupt. - Idle and two different power-down reduced power modes. Improved wake-up from Power-down mode (a LOW interrupt input starts execution). Typical power-down current is 1 μA (total power-down with voltage comparators disabled). - Active-LOW reset. On-chip power-on reset allows operation without external reset components. A reset counter and reset glitch suppression circuitry prevent spurious and incomplete resets. A software reset function is also available. - Configurable on-chip oscillator with frequency range options selected by user programmed flash configuration bits. Oscillator options support frequencies from 20 kHz to the maximum operating frequency of 18 MHz. - Oscillator fail detect. The watchdog timer has a separate fully on-chip oscillator allowing it to perform an oscillator fail detect function. - Programmable port output configuration options: quasi-bidirectional, open drain, push-pull, input-only. - Port 'input pattern match' detect. Port 0 may generate an interrupt when the value of the pins match or do not match a programmable pattern. - LED drive capability (20 mA) on all port pins. A maximum limit is specified for the entire chip. - Controlled slew rate port outputs to reduce EMI. Outputs have approximately 10 ns minimum ramp times. - Only power and ground connections are required to operate the P89LPC933/934/935/936 when internal reset option is selected. - Four interrupt priority levels. - Eight keypad interrupt inputs, plus two additional external interrupt inputs. - Schmitt trigger port inputs. - Second data pointer. - Emulation support. ## 3. Product comparison overview <u>Table 1</u> highlights the differences between the four devices. For a complete list of device features please see <u>Section 2 "Features and benefits"</u>. Table 1. Product comparison overview | Device | Flash memory | Sector size | ADC1 | ADC0 | CCU | Data EEPROM | |-----------|--------------|-------------|------|------|-----|-------------| | P89LPC933 | 4 kB | 1 kB | Χ | - | - | - | | P89LPC934 | 8 kB | 1 kB | X | - | - | - | | P89LPC935 | 8 kB | 1 kB | X | X | X | X | | P89LPC936 | 16 kB | 2 kB | X | Χ | Χ | X | # 4. Ordering information Table 2. Ordering information | Type number | Package | | | |--------------|---------|----------------------------------------------------------------------------------------------------------------|----------| | | Name | Description | Version | | P89LPC935FA | PLCC28 | plastic leaded chip carrier; 28 leads | SOT261-2 | | P89LPC933HDH | TSSOP28 | plastic thin shrink small outline | SOT361-1 | | P89LPC933FDH | | package; 28 leads; body width 4.4 mm | | | P89LPC934FDH | | | | | P89LPC935FDH | | | | | P89LPC936FDH | | | | | P89LPC935FHN | HVQFN28 | plastic thermal enhanced very thin quad flat package; no leads; 28 terminals; body $6 \times 6 \times 0.85$ mm | SOT788-1 | ## 4.1 Ordering options Table 3. Ordering options | Type number | Flash memory | Temperature range | Frequency | |--------------|--------------|-------------------|-----------------| | P89LPC933HDH | 4 kB | −40 °C to +125 °C | 0 MHz to 18 MHz | | P89LPC933FDH | 4 kB | −40 °C to +85 °C | _ | | P89LPC935FA | 8 kB | _ | | | P89LPC934FDH | _ | | | | P89LPC935FDH | _ | | | | P89LPC935FHN | _ | | | | P89LPC936FDH | 16 kB | | | Product data sheet **Table 5. Special function registers - P89LPC933/934** \* *indicates SFRs that are bit addressable.* | Name | Description | SFR | Bit functi | ons and ad | dresses | | | | | | Reset | value | |---------|-------------------------------|--------|------------|-------------|---------|-------|--------|--------|--------|--------|----------|-----------| | 035 | | addr. | MSB | | | | | | | LSB | Hex | Binary | | ס | Bit a | ddress | E7 | <b>E</b> 6 | E5 | E4 | E3 | E2 | E1 | E0 | | | | ACC* | Accumulator | E0H | | | | | | | | | 00 | 0000 0000 | | ADCON0 | A/D control register 0 | 8EH | - | - | - | - | - | ENADC0 | - | - | 00 | 0000 0000 | | ADCON1 | A/D control register 1 | 97H | ENBI1 | ENADCI<br>1 | TMM1 | EDGE1 | ADCI1 | ENADC1 | ADCS11 | ADCS10 | 00 | 0000 0000 | | ADINS | A/D input select | АЗН | ADI13 | ADI12 | ADI11 | ADI10 | - | - | - | - | 00 | 0000 0000 | | ADMODA | A/D mode register A | C0H | BNDI1 | BURST1 | SCC1 | SCAN1 | - | - | - | - | 00 | 0000 0000 | | ADMODB | A/D mode register B | A1H | CLK2 | CLK1 | CLK0 | - | ENDAC1 | ENDAC0 | BSA1 | - | 00 | 000x 0000 | | AD0DAT3 | A/D_0 data register 3 | F4H | | | | | | | | | 00 | 0000 0000 | | AD1BH | A/D_1 boundary high register | C4H | | | | | | | | | FF | 1111 1111 | | AD1BL | A/D_1 boundary low register | всн | | | | | | | | | 00 | 0000 0000 | | AD1DAT0 | A/D_1 data register 0 | D5H | | | | | | | | | 00 | 0000 0000 | | AD1DAT1 | A/D_1 data register 1 | D6H | | | | | | | | | 00 | 0000 0000 | | AD1DAT2 | A/D_1 data register 2 | D7H | | | | | | | | | 00 | 0000 0000 | | AD1DAT3 | A/D_1 data register 3 | F5H | | | | | | | | | 00 | 0000 0000 | | AUXR1 | Auxiliary function register | A2H | CLKLP | EBRR | ENT1 | ENT0 | SRST | 0 | - | DPS | 00[1] | 0000 00x0 | | | Bit a | ddress | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | | | B* | B register | F0H | | | | | | | | | 00 | 0000 0000 | | BRGR0 | Baud rate generator rate low | BEH | | | | | | | | | 00[2] | 0000 0000 | | BRGR1 | Baud rate generator rate high | BFH | | | | | | | | | 00[1][2] | 0000 0000 | | BRGCON | Baud rate generator control | BDH | - | - | - | - | - | - | SBRGS | BRGEN | 00[2] | xxxx xx00 | | CMP1 | Comparator 1 control register | ACH | - | - | CE1 | CP1 | CN1 | OE1 | CO1 | CMF1 | 00[1] | xx00 0000 | | CMP2 | Comparator 2 control register | ADH | - | - | CE2 | CP2 | CN2 | OE2 | CO2 | CMF2 | 00[1] | xx00 0000 | | DIVM | CPU clock divide-by-M control | 95H | | | | | | | | | 00 | 0000 0000 | | DPTR | Data pointer (2 bytes) | | | | | | | | | | | | | DPH | Data pointer high | 83H | | | | | | | | | 00 | 0000 0000 | | DPL | Data pointer low | 82H | | | | | | | | | 00 | 0000 0000 | | FMADRH | Program flash address high | E7H | | | | | | | | | 00 | 0000 0000 | 8-bit microcontroller with accelerated two-clock 80C51 core P89LPC933/934/935/936 N X P Semiconductors **Table 5. Special function registers - P89LPC933/934** ...continued \* indicates SFRs that are bit addressable. Table 5. | Name | Description | SFR | Bit function | ons and ad | dresses | | | | | | Reset | value | |--------|--------------------------------------|--------|--------------|------------|---------|--------|--------|--------|--------|--------|-------|-----------| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | RTCH | Real-time clock register high | D2H | | | | | | | | | 00[5] | 0000 0000 | | RTCL | Real-time clock register low | D3H | | | | | | | | | 00[5] | 0000 0000 | | SADDR | Serial port address register | A9H | | | | | | | | | 00 | 0000 0000 | | SADEN | Serial port address enable | В9Н | | | | | | | | | 00 | 0000 0000 | | SBUF | Serial Port data buffer register | 99H | | | | | | | | | xx | XXXX XXXX | | | Bit a | ddress | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | | SCON* | Serial port control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00 | 0000 0000 | | SSTAT | Serial port extended status register | BAH | DBMOD | INTLO | CIDIS | DBISEL | FE | BR | OE | STINT | 00 | 0000 0000 | | SP | Stack pointer | 81H | | | | | | | | | 07 | 0000 0111 | | SPCTL | SPI control register | E2H | SSIG | SPEN | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | 04 | 0000 0100 | | SPSTAT | SPI status register | E1H | SPIF | WCOL | - | - | - | - | - | - | 00 | 00xx xxxx | | SPDAT | SPI data register | E3H | | | | | | | | | 00 | 0000 0000 | | TAMOD | Timer 0 and 1 auxiliary mode | 8FH | - | - | - | T1M2 | - | - | - | T0M2 | 00 | 0xxx 0xxx | | | Bit a | ddress | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | | TCON* | Timer 0 and 1 control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00 | 0000 0000 | | TH0 | Timer 0 high | 8CH | | | | | | | | | 00 | 0000 0000 | | TH1 | Timer 1 high | 8DH | | | | | | | | | 00 | 0000 0000 | | TL0 | Timer 0 low | 8AH | | | | | | | | | 00 | 0000 0000 | | TL1 | Timer 1 low | 8BH | | | | | | | | | 00 | 0000 0000 | | TMOD | Timer 0 and 1 mode | 89H | T1GATE | T1C/T | T1M1 | T1M0 | T0GATE | T0C/T | T0M1 | T0M0 | 00 | 0000 0000 | | TRIM | Internal oscillator trim register | 96H | RCCLK | ENCLK | TRIM.5 | TRIM.4 | TRIM.3 | TRIM.2 | TRIM.1 | TRIM.0 | | [6] [5] | | WDCON | Watchdog control register | A7H | PRE2 | PRE1 | PRE0 | - | - | WDRUN | WDTOF | WDCLK | | [7] [5] | | Name | Description | SFR | Bit function | ons and ad | Idresses | | | | | | Reset | tvalue | |--------|-----------------------------------|-------|--------------|------------|--------------|---------|---------|---------|--------------|---------|-------|-----------| | | | addr. | MSB | | | | | | | LSB | Hex | Binary | | TL2 | CCU timer low | ССН | | | | | | | | | 00 | 0000 0000 | | TMOD | Timer 0 and 1 mode | 89H | T1GATE | T1C/T | T1M1 | T1M0 | T0GATE | T0C/T | T0M1 | T0M0 | 00 | 0000 0000 | | TOR2H | CCU reload register high | CFH | | | | | | | | | 00 | 0000 0000 | | TOR2L | CCU reload register low | CEH | | | | | | | | | 00 | 0000 0000 | | TPCR2H | Prescaler control register high | СВН | - | - | - | - | - | - | TPCR2H.<br>1 | TPCR2H. | 00 | xxxx xx00 | | TPCR2L | Prescaler control register low | CAH | TPCR2L. | TPCR2L. | TPCR2L.<br>5 | TPCR2L. | TPCR2L. | TPCR2L. | TPCR2L. | TPCR2L. | 00 | 0000 0000 | | TRIM | Internal oscillator trim register | 96H | RCCLK | ENCLK | TRIM.5 | TRIM.4 | TRIM.3 | TRIM.2 | TRIM.1 | TRIM.0 | | [6] [5] | | WDCON | Watchdog control register | A7H | PRE2 | PRE1 | PRE0 | - | - | WDRUN | WDTOF | WDCLK | | [7] [5] | | WDL | Watchdog load | C1H | | | | | | | | | FF | 1111 1111 | | WFEED1 | Watchdog feed 1 | C2H | | | | | | | | | | | | WFEED2 | Watchdog feed 2 | СЗН | | | | | | | | | | | N X P Semiconductors 8-bit microcontroller with accelerated two-clock 80C51 core P89LPC933/934/935/936 Unimplemented bits in SFRs (labeled '-') are X (unknown) at all times. Unless otherwise specified, ones should not be written to these bits since they may be used for other purposes in future derivatives. The reset values shown for these bits are logic 0s although they are unknown when read. All ports are in input only (high-impedance) state after power-up. BRGR1 and BRGR0 must only be written if BRGEN in BRGCON SFR is logic 0. If any are written while BRGEN = 1, the result is unpredictable. <sup>[4]</sup> The RSTSRC register reflects the cause of the P89LPC933/934/935/936 reset. Upon a power-up reset, all reset source flags are cleared except POF and BOF; the power-on reset value is xx11 0000. <sup>[5]</sup> After reset, the value is 1110 01x1, i.e., PRE2 to PRE0 are all logic 1, WDRUN = 1 and WDCLK = 1. WDTOF bit is logic 1 after watchdog reset and is logic 0 after power-on reset. Other resets will not affect WDTOF. <sup>[6]</sup> On power-on reset, the TRIM SFR is initialized with a factory preprogrammed value. Other resets will not cause initialization of the TRIM register. <sup>[7]</sup> The only reset source that affects these SFRs is power-on reset. ## 8.7 CCLK wake-up delay The P89LPC933/934/935/936 has an internal wake-up timer that delays the clock until it stabilizes depending on the clock source used. If the clock source is any of the three crystal selections (low, medium and high frequencies) the delay is 992 OSCCLK cycles plus 60 $\mu$ s to 100 $\mu$ s. If the clock source is either the internal RC oscillator, watchdog oscillator, or external clock, the delay is 224 OSCCLK cycles plus 60 $\mu$ s to 100 $\mu$ s. ## 8.8 CCLK modification: DIVM register The OSCCLK frequency can be divided down up to 510 times by configuring a dividing register, DIVM, to generate CCLK. This feature makes it possible to temporarily run the CPU at a lower rate, reducing power consumption. By dividing the clock, the CPU can retain the ability to respond to events that would not exit Idle mode by executing its normal program at a lower rate. This can also allow bypassing the oscillator start-up time in cases where Power-down mode would otherwise be used. The value of DIVM may be changed by the program at any time without interrupting code execution. ## 8.9 Low power select The P89LPC933/934/935/936 is designed to run at 18 MHz (CCLK) maximum. However, if CCLK is 8 MHz or slower, the CLKLP SFR bit (AUXR1.7) can be set to logic 1 to lower the power consumption further. On any reset, CLKLP is logic 0 allowing highest performance access. This bit can then be set in software if CCLK is running at 8 MHz or slower. ## 8.10 Memory organization The various P89LPC933/934/935/936 memory spaces are as follows: #### DATA 128 bytes of internal data memory space (00H:7FH) accessed via direct or indirect addressing, using instructions other than MOVX and MOVC. All or part of the Stack may be in this area. ### IDATA Indirect Data. 256 bytes of internal data memory space (00H:FFH) accessed via indirect addressing using instructions other than MOVX and MOVC. All or part of the Stack may be in this area. This area includes the DATA area and the 128 bytes immediately above it. #### • SFR Selected CPU registers and peripheral control and status registers, accessible only via direct addressing. #### XDATA (P89LPC935/936) 'External' Data or Auxiliary RAM. Duplicates the classic 80C51 64 kB memory space addressed via the MOVX instruction using the SPTR, R0, or R1. All or part of this space could be implemented on-chip. The P89LPC935/936 has 512 bytes of on-chip XDATA memory. These external interrupts can be programmed to be level-triggered or edge-triggered by setting or clearing bit IT1 or IT0 in register TCON. In edge-triggered mode, if successive samples of the INTn pin show a HIGH in one cycle and a LOW in the next cycle, the interrupt request flag IEn in TCON is set, causing an interrupt request. If an external interrupt is enabled when the P89LPC933/934/935/936 is put into Power-down or Idle mode, the interrupt will cause the processor to wake-up and resume operation. Refer to Section 8.15 "Power reduction modes" for details. ## 8.13 I/O ports The P89LPC933/934/935/936 has four I/O ports: Port 0, Port 1, Port 2, and Port 3. Ports 0, 1 and 2 are 8-bit ports, and Port 3 is a 2-bit port. The exact number of I/O pins available depends upon the clock and reset options chosen, as shown in <u>Table 8</u>. Table 8. Number of I/O pins available | Clock source | Reset option | Number of I/O pins (28-pin package) | |------------------------------------------------------------------|--------------------------------------------|-------------------------------------| | On-chip oscillator or watchdog oscillator | No external reset (except during power-up) | 26 | | | External RST pin supported | 25 | | External clock input | No external reset (except during power-up) | 25 | | | External RST pin supported[1] | 24 | | Low/medium/high speed oscillator (external crystal or resonator) | No external reset (except during power-up) | 24 | | | External RST pin supported[1] | 23 | <sup>[1]</sup> Required for operation above 12 MHz. ## 8.13.1 Port configurations All but three I/O port pins on the P89LPC933/934/935/936 may be configured by software to one of four types on a bit-by-bit basis. These are: quasi-bidirectional (standard 80C51 port outputs), push-pull, open drain, and input-only. Two configuration registers for each port select the output type for each port pin. - 1. P1.5 (RST) can only be an input and cannot be configured. - 2. P1.2 (SCL/T0) and P1.3 (SDA/INT0) may only be configured to be either input-only or open-drain. ## 8.13.1.1 Quasi-bidirectional output configuration Quasi-bidirectional output type can be used as both an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic HIGH, it is weakly driven, allowing an external device to pull the pin LOW. When the pin is driven LOW, it is driven strongly and able to sink a fairly large current. These features are somewhat similar to an open-drain output except that there are three pull-up transistors in the quasi-bidirectional output that serve different purposes. The P89LPC933/934/935/936 is a 3 V device, but the pins are 5 V-tolerant. In quasi-bidirectional mode, if a user applies 5 V on the pin, there will be a current flowing from the pin to $V_{DD}$ , causing extra power consumption. Therefore, applying 5 V in quasi-bidirectional mode is discouraged. A quasi-bidirectional port pin has a Schmitt trigger input that also has a glitch suppression circuit. #### 8.13.1.2 Open-drain output configuration The open-drain output configuration turns off all pull-ups and only drives the pull-down transistor of the port driver when the port latch contains a logic 0. To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to $V_{DD}$ . P89LPC933\_934\_935\_936 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. #### 8.15.3 Total Power-down mode This is the same as Power-down mode except that the brownout detection circuitry and the voltage comparators are also disabled to conserve additional power. The internal RC oscillator is disabled unless both the RC oscillator has been selected as the system clock and the RTC is enabled. If the internal RC oscillator is used to clock the RTC during power-down, there will be high power consumption. Please use an external low frequency clock to achieve low power with the RTC running during power-down. #### 8.16 Reset The P1.5/RST pin can function as either a LOW-active reset input or as a digital input, P1.5. The Reset Pin Enable (RPE) bit in UCFG1, when set to logic 1, enables the external reset input function on P1.5. When cleared, P1.5 may be used as an input pin. Remark: During a power-up sequence, the RPE selection is overridden and this pin will always functions as a reset input. An external circuit connected to this pin should not hold this pin LOW during a power-on sequence as this will keep the device in reset. After power-up this input will function either as an external reset input or as a digital input as defined by the RPE bit. Only a power-up reset will temporarily override the selection defined by RPE bit. Other sources of reset will not override the RPE bit. When this pin functions as a reset input, an internal pull-up resistance is connected (see <u>Table 11 "Static characteristics"</u>). Reset can be triggered from the following sources: - External reset pin (during power-up or if user configured via UCFG1). - Power-on detect. - Brownout detect. - · Watchdog timer. - · Software reset. - UART break character detect reset. For every reset source, there is a flag in the reset register, RSTSRC. The user can read this register to determine the most recent reset source. These flag bits can be cleared in software by writing a logic 0 to the corresponding bit. More than one flag bit may be set: - During a power-on reset, both POF and BOF are set but the other flag bits are cleared. - For any other reset, previously set flag bits that have not been cleared will remain set. #### 8.16.1 Reset vector Following reset, the P89LPC933/934/935/936 will fetch instructions from either address 0000H or the boot address. The boot address is formed by using the boot vector as the high byte of the address and the low byte of the address = 00H. The boot address will be used if a UART break reset occurs, or the non-volatile boot status bit (BOOTSTAT.0) = 1, or the device is forced into ISP mode during power-on (see P89LPC933/934/935/936 *User manual*). Otherwise, instructions will be fetched from address 0000H. ## 8.19.7 Alternating output mode In asymmetrical mode, the user can set up PWM channels A/B and C/D as alternating pairs for bridge drive control. In this mode the output of these PWM channels are alternately gated on every counter cycle. ## 8.19.8 PLL operation The PWM module features a PLL that can be used to generate a CCUCLK frequency between 16 MHz and 32 MHz. At this frequency the PWM module provides ultrasonic PWM frequency with 10-bit resolution provided that the crystal frequency is 1 MHz or higher. The PLL is fed an input signal from 0.5 MHz to 1 MHz and generates an output signal of 32 times the input frequency. This signal is used to clock the timer. The user will have to set a divider that scales PCLK by a factor from 1 to 16. This divider is found in the SFR register TCR21. The PLL frequency can be expressed as shown in Equation 1. $$PLL frequency = \frac{PCLK}{(N+I)}$$ (1) Where: N is the value of PLLDV.3 to PLLDV.0. Since N ranges from 0 to 15, the CCLK frequency can be in the range of PCLK to PCLK 16. ## 8.25 Watchdog timer The watchdog timer causes a system reset when it underflows as a result of a failure to feed the timer prior to the timer reaching its terminal count. It consists of a programmable 12-bit prescaler, and an 8-bit down counter. The down counter is decremented by a tap taken from the prescaler. The clock source for the prescaler is either the PCLK or the nominal 400 kHz watchdog oscillator. The watchdog timer can only be reset by a power-on reset. When the watchdog feature is disabled, it can be used as an interval timer and may generate an interrupt. Figure 22 shows the watchdog timer in Watchdog mode. Feeding the watchdog requires a two-byte sequence. If PCLK is selected as the watchdog clock and the CPU is powered-down, the watchdog is disabled. The watchdog timer has a time-out period that ranges from a few $\mu$ s to a few seconds. Please refer to the P89LPC933/934/935/936 *User manual* for more details. #### 8.26 Additional features #### 8.26.1 Software reset The SRST bit in AUXR1 gives software the opportunity to reset the processor completely, as if an external reset or watchdog reset had occurred. Care should be taken when writing to AUXR1 to avoid accidental software resets. #### 8.26.2 Dual data pointers The dual Data Pointers (DPTR) provides two different Data Pointers to specify the address used with certain instructions. The DPS bit in the AUXR1 register selects one of the two Data Pointers. Bit 2 of AUXR1 is permanently wired as a logic 0 so that the DPS bit may be toggled (thereby switching Data Pointers) simply by incrementing the AUXR1 register, without the possibility of inadvertently altering other bits in the register. P89LPC933\_934\_935\_936 ## 8.27 Data EEPROM (P89LPC935/936) The P89LPC935/936 has 512 bytes of on-chip Data EEPROM. The Data EEPROM is SFR based, byte readable, byte writable, and erasable (via row fill and sector fill). The user can read, write and fill the memory via SFRs and one interrupt. This Data EEPROM provides 100,000 minimum erase/program cycles for each byte. - Byte mode: In this mode, data can be read and written one byte at a time. - **Row fill:** In this mode, the addressed row (64 bytes) is filled with a single value. The entire row can be erased by writing 00H. - **Sector fill:** In this mode, all 512 bytes are filled with a single value. The entire sector can be erased by writing 00H. After the operation finishes, the hardware will set the EEIF bit, which if enabled will generate an interrupt. The flag is cleared by software. ## 8.28 Flash program memory ## 8.28.1 General description The P89LPC933/934/935/936 flash memory provides in-circuit electrical erasure and programming. The flash can be erased, read, and written as bytes. The Sector and Page Erase functions can erase any flash sector (1 kB or 2 kB depending on the device) or page (64 bytes). The Chip Erase operation will erase the entire program memory. ICP using standard commercial programmers is available. In addition, IAP and byte-erase allows code memory to be used for non-volatile data storage. On-chip erase and write timing generation contribute to a user-friendly programming interface. The P89LPC933/934/935/936 flash reliably stores memory contents even after 100,000 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. The P89LPC933/934/935/936 uses $\rm V_{DD}$ as the supply voltage to perform the Program/Erase algorithms. #### 8.28.2 Features - Programming and erase over the full operating voltage range. - Byte erase allows code memory to be used for data storage. - Read/Programming/Erase using ISP/IAP/ICP. - Internal fixed boot ROM, containing low-level IAP routines available to user code. - Default loader providing ISP via the serial port, located in upper end of user program memory. - Boot vector allows user-provided flash loader code to reside anywhere in the flash memory space, providing flexibility to the user. - Any flash program/erase operation in 2 ms. - Programming with industry-standard commercial programmers. - Programmable security for the code in the flash for each sector. - 100,000 typical erase/program cycles for each byte. - 10 year minimum data retention. ## 9.5.3 Edge triggered An A/D conversion is started by rising or falling edge of P1.4. Once a conversion has started, additional edge triggers are ignored until the conversion has completed. The edge triggered start mode is available in all A/D operating modes. ### 9.5.4 Dual start immediately (P89LPC935/936) Programming this mode starts a synchronized conversion of both A/D converters. This start mode is available in all A/D operating modes. Both A/D converters must be in the same operating mode. In the continuous conversion modes, both A/D converters must select an identical number of channels. Any trigger of either A/D will start a simultaneous conversion of both A/Ds. ## 9.6 Boundary limits interrupt Each of the A/D converters has both a high and low boundary limit register. After the four MSBs have been converted, these four bits are compared with the four MSBs of the boundary high and low registers. If the four MSBs of the conversion are outside the limit an interrupt will be generated, if enabled. If the conversion result is within the limits, the boundary limits will again be compared after all 8 bits have been converted. An interrupt will be generated, if enabled, if the result is outside the boundary limits. The boundary limit may be disabled by clearing the boundary limit interrupt enable. ## 9.7 DAC output to a port pin with high output impedance Each A/D converter's DAC block can be output to a port pin. In this mode, the ADxDAT3 register is used to hold the value fed to the DAC. After a value has been written to the DAC (written to ADxDAT3), the DAC output will appear on the channel 3 pin. #### 9.8 Clock divider The A/D converter requires that its internal clock source be in the range of 500 kHz to 3.3 MHz to maintain accuracy. A programmable clock divider that divides the clock from 1 to 8 is provided for this purpose. #### 9.9 Power-down and Idle mode In Idle mode the A/C converter, if enabled, will continue to function and can cause the device to exit Idle mode when the conversion is completed if the A/D interrupt is enabled. In Power-down mode or Total Power-down mode, the A/D does not function. If the A/D is enabled, it will consume power. Power can be reduced by disabling the A/D. ## 10. Limiting values Table 10. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|------------------------------------------------|--------------------------------------------------------------------|------|-----------------------|------| | T <sub>amb(bias)</sub> | bias ambient temperature | | -55 | +125 | °C | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | I <sub>OH(I/O)</sub> | HIGH-level output current per input/output pin | | - | 20 | mA | | I <sub>OL(I/O)</sub> | LOW-level output current per input/output pin | | - | 20 | mA | | I <sub>I/Otot(max)</sub> | maximum total input/output current | | - | 100 | mA | | V <sub>xtal</sub> | crystal voltage | on XTAL1, XTAL2 pin to V <sub>SS</sub> | - | V <sub>DD</sub> + 0.5 | V | | V <sub>n</sub> | voltage on any other pin | except XTAL1, XTAL2 to V <sub>SS</sub> | -0.5 | +5.5 | V | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package heat<br>transfer, not device power<br>consumption | - | 1.5 | W | <sup>[1]</sup> The following applies to <u>Table 10</u>: a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum b) Parameters are valid over ambient temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. Table 12. Dynamic characteristics (12 MHz) ...continued $V_{DD} = 2.4 \text{ V to } 3.6 \text{ V unless otherwise specified.}$ $T_{amb} = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ for industrial, $-40 \,^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ for extended, unless otherwise specified. [1][2] | Symbol | Parameter | Conditions | Variab | ole clock | f <sub>osc</sub> = 1 | 12 MHz | Unit | |---------------------------------------|--------------------------------------|--------------------------------------------|--------------------|-----------|----------------------|--------|------| | | | | Min | Max | Min | Max | | | t <sub>SPILAG</sub> | SPI enable lag time | see <u>Figure 29</u> , <u>30</u> | | | | | | | | slave | _ | 250 | - | 250 | - | ns | | t <sub>SPICLKH</sub> | SPICLK HIGH time | see <u>Figure 26, 28,</u> | | | | | | | | master | <u>29</u> , <u>30</u> | <sup>2</sup> /cclk | - | 165 | - | ns | | | slave | | <sup>3</sup> /cclk | - | 250 | - | ns | | tSPICLKL | SPICLK LOW time | see <u>Figure 26,</u> <u>28,</u> | | | | | | | | master | <u>29</u> , <u>30</u> | <sup>2</sup> /CCLK | - | 165 | - | ns | | | slave | | <sup>3</sup> /CCLK | - | 250 | - | ns | | t <sub>SPIDSU</sub> | SPI data set-up time | see <u>Figure 26, 28,</u> | | | | | | | | master or slave | <u>29</u> , <u>30</u> | 100 | - | 100 | - | ns | | t <sub>SPIDH</sub> | SPI data hold time | see <u>Figure 26, 28,</u> | | | | | | | | master or slave | <u>29</u> , <u>30</u> | 100 | - | 100 | - | ns | | t <sub>SPIA</sub> | SPI access time | see <u>Figure 29</u> , <u>30</u> | | | | | | | | slave | | 0 | 120 | 0 | 120 | ns | | t <sub>SPIDIS</sub> SPI disable slave | SPI disable time | see <u>Figure 29</u> , <u>30</u> | | | | | | | | slave | _ | 0 | 240 | - | 240 | ns | | t <sub>SPIDV</sub> | SPI enable to output data valid time | see <u>Figure 26, 28,</u><br>29, <u>30</u> | | | | | | | | slave | | - | 240 | - | 240 | ns | | | master | _ | - | 167 | - | 167 | ns | | t <sub>SPIOH</sub> | SPI output data hold time | see <u>Figure 26, 28,</u><br>29, <u>30</u> | 0 | - | 0 | - | ns | | t <sub>SPIR</sub> | SPI rise time | see <u>Figure 26, 28,</u> | | | | | | | | SPI outputs<br>(SPICLK, MOSI, MISO) | <u>29, 30</u> | - | 100 | - | 100 | ns | | | SPI inputs (SPICLK, MOSI, MISO, SS) | | - | 2000 | - | 2000 | ns | | SPIF | SPI fall time | see <u>Figure 26, 28,</u> | | | | | | | | SPI outputs<br>(SPICLK, MOSI, MISO) | <u>29,</u> <u>30</u> | - | 100 | - | 100 | ns | | | SPI inputs (SPICLK, MOSI, MISO, SS) | | - | 2000 | - | 2000 | ns | <sup>[1]</sup> Parameters are valid over ambient temperature range unless otherwise specified. <sup>[2]</sup> Parts are tested to 2 MHz, but are guaranteed to operate down to 0 Hz. ## 13.2 ADC electrical characteristics ## Table 16. ADC electrical characteristics $V_{DD}$ = 2.4 V to 3.6 V, unless otherwise specified. $T_{amb} = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ for industrial, -40 $^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ for extended, unless otherwise specified. All limits valid for an external source impedance of less than 10 k $\Omega$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|-------------------------------|------------------|----------------------|-----|------------------------|------| | $V_{IA}$ | analog input voltage | | V <sub>SS</sub> -0.2 | - | V <sub>DD</sub> +0.2 | V | | C <sub>iss</sub> | input capacitance | | - | - | 15 | pF | | E <sub>D</sub> | differential linearity error | | - | - | ±1 | LSB | | E <sub>L(adj)</sub> | integral non-linearity | | - | - | ±1 | LSB | | E <sub>O</sub> | offset error | | - | - | ±2 | LSB | | E <sub>G</sub> | gain error | | - | - | ±1 | % | | E <sub>u(tot)</sub> | total unadjusted error | | - | - | ±2 | LSB | | M <sub>CTC</sub> | channel-to-channel matching | | - | - | ±1 | LSB | | $\alpha_{\text{ct(port)}}$ | crosstalk between port inputs | 0 kHz to 100 kHz | - | - | -60 | dB | | SR <sub>in</sub> | input slew rate | | - | - | 100 | V/ms | | T <sub>cy(ADC)</sub> | ADC clock cycle time | | 111 | - | 2000 | ns | | t <sub>ADC</sub> | ADC conversion time | A/D enabled | - | - | 13T <sub>cy(ADC)</sub> | ns | ## 14. Package outline ## PLCC28: plastic leaded chip carrier; 28 leads SOT261-2 #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | | REFER | ENCES | | EUROPEAN | ISSUE DATE | |----------|--------|--------|----------|--|------------|---------------------------------| | VERSION | IEC | JEDEC | EC JEITA | | PROJECTION | ISSUE DATE | | SOT261-2 | 112E08 | MS-018 | EDR-7319 | | | <del>99-12-27</del><br>01-11-15 | Fig 32. Package outline SOT261-2 (PLCC28) P89LPC933\_934\_935\_936 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. ## 15. Abbreviations Table 17. Acronym list | Acronym | Description | |---------|-----------------------------------------------------| | A/D | Analog to Digital | | CPU | Central Processing Unit | | DAC | Digital to Analog Converter | | EPROM | Erasable Programmable Read-Only Memory | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | EMI | Electro-Magnetic Interference | | LED | Light Emitting Diode | | PWM | Pulse Width Modulator | | RAM | Random Access Memory | | RC | Resistance-Capacitance | | RTC | Real-Time Clock | | SAR | Successive Approximation Register | | SFR | Special Function Register | | SPI | Serial Peripheral Interface | | UART | Universal Asynchronous Receiver/Transmitter | # 16. Revision history Table 18. Revision history | Document ID | Release<br>date | Data sheet status | Change notice | Supersedes | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------|----------------------------| | P89LPC933_934_ 935_936 v.8 | 20110112 | Product data sheet | - | P89LPC933_934_ 935_936 v.7 | | Modifications: | | "Limiting values": Char "Static characteristics": | • | 5 V. | | | <ul> <li>Table 16 "ADC electrical characteristics": Corrected V<sub>IA</sub> max.</li> <li>Section 8.16 "Reset": Added sentence "When this pin functions as a reset input"</li> </ul> | | | | | P89LPC933_934_ 935_936 v.7 | 20081126 | Product data sheet | - | P89LPC933_934_ 935_936 v.6 | | P89LPC933_934_ 935_936 v.6 | 20050620 | Product data sheet | - | P89LPC933_934_ 935_936 v.5 | | P89LPC933_934_ 935_936 v.5 | 20041103 | Product data sheet | - | P89LPC933_934_ 935 v.4 | | P89LPC933_934_ 935 v.4 | 20040209 | Objective data | - | P89LPC933_934_ 935 v.3 | Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 17.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ## 18. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com