



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 64MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 17                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 12x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 20-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f14k22-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### FIGURE 3-9: COMPARING ADDRESSING OPTIONS FOR BIT-ORIENTED AND BYTE-ORIENTED INSTRUCTIONS (EXTENDED INSTRUCTION SET ENABLED)

**EXAMPLE INSTRUCTION:** ADDWF, f, d, a (Opcode: 0010 01da ffff ffff)

#### When 'a' = 0 and $f \ge 60h$ :

The instruction executes in Direct Forced mode. 'f' is interpreted as a location in the Access RAM between 060h and 0FFh. This is the same as locations F60h to FFFh (Bank 15) of data memory.

Locations below 60h are not available in this addressing mode.



Note that in this mode, the correct syntax is now: ADDWF [k], d where 'k' is the same as 'f'.

#### When 'a' = 1 (all values of f):

The instruction executes in Direct mode (also known as Direct Long mode). 'f' is interpreted as a location in one of the 16 banks of the data memory space. The bank is designated by the Bank Select Register (BSR). The address can be in any implemented bank in the data memory space.



Note: Do not use the MOVFF instruction to modify any of the interrupt control registers while **any** interrupt is enabled. Doing so may cause erratic microcontroller behavior.





### 7.5 PIR Registers

The PIR registers contain the individual flag bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are two Peripheral Interrupt Request Flag registers (PIR1 and PIR2).

- Note 1: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE of the INTCON register.
  - 2: User software might ensure the appropriate interrupt flag bits are cleared prior to enabling an interrupt and after servicing that interrupt.

#### REGISTER 7-4: PIR1: PERIPHERAL INTERRUPT REQUEST (FLAG) REGISTER 1

| U-0   | R/W-0 | R-0  | R-0  | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|-------|-------|------|------|-------|--------|--------|--------|
| —     | ADIF  | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF |
| bit 7 |       |      |      |       |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7 | Unimplemented: Read as '0'                                                                                                                                |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6 | ADIF: A/D Converter Interrupt Flag bit                                                                                                                    |
|       | <ul> <li>1 = An A/D conversion completed (must be cleared by software)</li> <li>0 = The A/D conversion is not complete or has not been started</li> </ul> |
| bit 5 | RCIF: EUSART Receive Interrupt Flag bit                                                                                                                   |
|       | <ul> <li>1 = The EUSART receive buffer, RCREG, is full (cleared when RCREG is read)</li> <li>0 = The EUSART receive buffer is empty</li> </ul>            |
| bit 4 | TXIF: EUSART Transmit Interrupt Flag bit                                                                                                                  |
|       | <ul> <li>1 = The EUSART transmit buffer, TXREG, is empty (cleared when TXREG is written)</li> <li>0 = The EUSART transmit buffer is full</li> </ul>       |
| bit 3 | SSPIF: Master Synchronous Serial Port Interrupt Flag bit                                                                                                  |
|       | <ul><li>1 = The transmission/reception is complete (must be cleared by software)</li><li>0 = Waiting to transmit/receive</li></ul>                        |
| bit 2 | CCP1IF: CCP1 Interrupt Flag bit                                                                                                                           |
|       | <u>Capture mode:</u><br>1 = A TMR1 register capture occurred (must be cleared by software)<br>0 = No TMR1 register capture occurred                       |
|       | Compare mode:                                                                                                                                             |
|       | <ul> <li>1 = A TMR1 register compare match occurred (must be cleared by software)</li> <li>0 = No TMR1 register compare match occurred</li> </ul>         |
|       | Unused in this mode                                                                                                                                       |
| bit 1 | TMR2IF: TMR2 to PR2 Match Interrupt Flag bit                                                                                                              |
|       | <ul> <li>1 = TMR2 to PR2 match occurred (must be cleared by software)</li> <li>0 = No TMR2 to PR2 match occurred</li> </ul>                               |
| bit 0 | TMR1IF: TMR1 Overflow Interrupt Flag bit                                                                                                                  |
|       | <ul><li>1 = TMR1 register overflowed (must be cleared by software)</li><li>0 = TMR1 register did not overflow</li></ul>                                   |
|       |                                                                                                                                                           |

Note 1: The PSPIF bit is unimplemented on 28-pin devices and will read as '0'.

#### 14.3.2 OPERATION

The MSSP module functions are enabled by setting SSPEN bit of the SSPCON1 register.

The SSPCON1 register allows control of the  $I^2C$  operation. Four mode selection bits of the SSPCON1 register allow one of the following  $I^2C$  modes to be selected:

- I<sup>2</sup>C Master mode, clock = (Fosc/(4\*(SSPADD + 1))
- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address) with Start and Stop bit interrupts enabled
- I<sup>2</sup>C Slave mode (10-bit address) with Start and Stop bit interrupts enabled
- I<sup>2</sup>C Firmware Controlled Master mode, slave is Idle

Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed to inputs by setting the appropriate TRIS bits

Note: To ensure proper operation of the module, pull-up resistors must be provided externally to the SCL and SDA pins.

#### 14.3.3 SLAVE MODE

In Slave mode, the SCL and SDA pins must be configured as inputs. The MSSP module will override the input state with the output data when required (slave-transmitter).

The I<sup>2</sup>C Slave mode hardware will always generate an interrupt on an address match. Through the mode select bits, the user can also choose to interrupt on Start and Stop bits

When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge  $(\overline{ACK})$ pulse and load the SSPBUF register with the received value currently in the SSPSR register.

Any combination of the following conditions will cause the MSSP module not to give this  $\overline{ACK}$  pulse:

- The Buffer Full bit, BF bit of the SSPSTAT register, is set before the transfer is received.
- The overflow bit, SSPOV bit of the SSPCON1 register, is set before the transfer is received.

In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF of the PIR1 register is set. The BF bit is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low for proper operation. The high and low times of the  $I^2C$  specification, as well as the requirement of the MSSP module, are shown in **Section 26.0 "Electrical Specifications"**.

#### 14.3.3.1 Addressing

Once the MSSP module has been enabled, it waits for a Start condition to occur. Following the Start condition, the eight bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match and the BF and SSPOV bits are clear, the following events occur:

- 1. The SSPSR register value is loaded into the SSPBUF register.
- 2. The Buffer Full bit, BF, is set.
- 3. An ACK pulse is generated.
- 4. MSSP Interrupt Flag bit, SSPIF of the PIR1 register, is set (interrupt is generated, if enabled) on the falling edge of the ninth SCL pulse.

In 10-bit Address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W of the SSPSTAT register must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '11110 A9 A8 0', where 'A9' and 'A8' are the two MSbs of the address. The sequence of events for 10-bit address is as follows, with steps 7 through 9 for the slave-transmitter:

- 1. Receive first (high) byte of address (bits SSPIF, BF and UA of the SSPSTAT register are set).
- 2. Read the SSPBUF register (clears bit BF) and clear flag bit, SSPIF.
- 3. Update the SSPADD register with second (low) byte of address (clears bit UA and releases the SCL line).
- Receive second (low) byte of address (bits SSPIF, BF and UA are set). If the address matches then the SCL is held until the next step. Otherwise the SCL line is not held.
- 5. Read the SSPBUF register (clears bit BF) and clear flag bit, SSPIF.
- 6. Update the SSPADD register with the first (high) byte of address. (This will clear bit UA and release a held SCL line.)
- 7. Receive Repeated Start condition.
- 8. Receive first (high) byte of address with R/W bit set (bits SSPIF, BF, R/W are set).
- 9. Read the SSPBUF register (clears bit BF) and clear flag bit, SSPIF.
- 10. Load SSPBUF with byte the slave is to transmit, sets the BF bit.
- 11. Set the CKP bit to release SCL.

#### 15.1.2.9 Asynchronous Reception Set-up

- Initialize the SPBRGH:SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 15.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the serial port by setting the SPEN bit and the RX/DT pin TRIS bit. The SYNC bit must be clear for asynchronous operation.
- 3. If interrupts are desired, set the RCIE interrupt enable bit and set the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the DTRXP if inverted receive polarity is desired.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 8. Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 9. Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

#### 15.1.2.10 9-bit Address Detection Mode Set-up

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 15.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 3. If interrupts are desired, set the RCIE interrupt enable bit and set the GIE and PEIE bits of the INTCON register.
- 4. Enable 9-bit reception by setting the RX9 bit.
- 5. Enable address detection by setting the ADDEN bit.
- 6. Set the DTRXP if inverted receive polarity is desired.
- 7. Enable reception by setting the CREN bit.
- 8. The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 9. Read the RCSTA register to get the error flags. The ninth data bit will always be set.
- 10. Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address.
- 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.

| RX/DT pin                          | Start<br>bit / bit 0 / bit 1 / 5 / bit 7/8 / Stop bit / bit 0 / 5 / bit 7/8 / Stop bit / 5 / bit 7/8 / Stop bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rcv Shift<br>Reg<br>Rcv Buffer Reg | Word 1 Word 2 Scheme Sc |
| RCIDL<br>Read Roy                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Buffer Reg<br>RCREG                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RCIF<br>(Interrupt Flag)           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OERR bit                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Note: This cause                   | timing diagram shows three words appearing on the RX input. The RCREG (receive buffer) is read after the third word, sing the OERR (overrun) bit to be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### FIGURE 15-5: ASYNCHRONOUS RECEPTION

#### 15.3.1 AUTO-BAUD DETECT

The EUSART module supports automatic detection and calibration of the baud rate.

In the Auto-Baud Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. The Baud Rate Generator is used to time the period of a received 55h (ASCII "U"), which is the Sync character for the LIN bus. The unique feature of this character is that it has five rising edges including the Stop bit edge.

Setting the ABDEN bit of the BAUDCON register starts the auto-baud calibration sequence (Figure 15-6). While the ABD sequence takes place, the EUSART state machine is held in Idle. On the first rising edge of the receive line, after the Start bit, the SPBRG begins counting up using the BRG counter clock as shown in Table 15-6. The fifth rising edge will occur on the RX pin at the end of the eighth bit period. At that time, an accumulated value totaling the proper BRG period is left in the SPBRGH:SPBRG register pair, the ABDEN bit is automatically cleared, and the RCIF interrupt flag is set. A read operation on the RCREG needs to be performed to clear the RCIF interrupt. RCREG content should be discarded. When calibrating for modes that do not use the SPBRGH register the user can verify that the SPBRG register did not overflow by checking for 00h in the SPBRGH register.

The BRG auto-baud clock is determined by the BRG16 and BRGH bits as shown in Table 15-6. During ABD, both the SPBRGH and SPBRG registers are used as a 16-bit counter, independent of the BRG16 bit setting. While calibrating the baud rate period, the SPBRGH and SPBRG registers are clocked at 1/8th the BRG base clock rate. The resulting byte measurement is the average bit time when clocked at full speed.

- Note 1: If the WUE bit is set with the ABDEN bit, auto-baud detection will occur on the byte following the Break character (see Section 15.3.3 "Auto-Wake-up on Break").
  - It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible.
  - 3: During the auto-baud process, the auto-baud counter starts counting at 1. Upon completion of the auto-baud sequence, to achieve maximum accuracy, subtract 1 from the SPBRGH:SPBRG register pair.

|--|

| BRG16 | BRGH | BRG Base<br>Clock | BRG ABD<br>Clock |
|-------|------|-------------------|------------------|
| 0     | 0    | Fosc/64           | Fosc/512         |
| 0     | 1    | Fosc/16           | Fosc/128         |
| 1     | 0    | Fosc/16           | Fosc/128         |
| 1     | 1    | Fosc/4            | Fosc/32          |

**Note:** During the ABD sequence, SPBRG and SPBRGH registers are both used as a 16-bit counter, independent of BRG16 setting.

#### FIGURE 15-6: AUTOMATIC BAUD RATE CALIBRATION

| BRG Value               | XXXXh             | X 0000h | *****                                                                    | 001Ch                      |
|-------------------------|-------------------|---------|--------------------------------------------------------------------------|----------------------------|
| RX pin                  |                   | Start   | Edge #1Edge #2Edge #3Edge #4<br>bit 0bit 1bit 2bit 3bit 4bit 5bit 6bit 7 | Edge #5<br>Stop bit        |
| BRG Clock               | המתתתתתתתתתתתחתות | www.    |                                                                          | ;<br>Lýnannan Lonlannannan |
|                         | Set by User —     | 1       |                                                                          | - Auto Cleared             |
| ABDEN bit               |                   |         |                                                                          |                            |
| RCIDL                   |                   |         |                                                                          | ı<br>+                     |
| RCIF bit<br>(Interrupt) |                   |         |                                                                          |                            |
| Read<br>RCREG           |                   |         |                                                                          | Ļh                         |
| SPBRG                   |                   |         | XXh                                                                      | 1Ch                        |
| SPBRGH                  | . <u></u>         | •       | ·<br>xxh χ                                                               | 00h                        |

| Name    | Bit 7    | Bit 6       | Bit 5       | Bit 4         | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|----------|-------------|-------------|---------------|--------|--------|--------|--------|----------------------------|
| BAUDCON | ABDOVF   | RCIDL       | DTRXP       | CKTXP         | BRG16  | _      | WUE    | ABDEN  | 247                        |
| INTCON  | GIE/GIEH | PEIE/GIEL   | TMR0IE      | INT0IE        | RABIE  | TMR0IF | INT0IF | RABIF  | 245                        |
| IPR1    | —        | ADIP        | RCIP        | TXIP          | SSPIP  | CCP1IP | TMR2IP | TMR1IP | 248                        |
| PIE1    | —        | ADIE        | RCIE        | TXIE          | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 248                        |
| PIR1    | —        | ADIF        | RCIF        | TXIF          | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 248                        |
| RCSTA   | SPEN     | RX9         | SREN        | CREN          | ADDEN  | FERR   | OERR   | RX9D   | 247                        |
| SPBRG   | EUSART E | aud Rate G  | enerator Re | gister, Low   | Byte   |        |        |        | 247                        |
| SPBRGH  | EUSART E | aud Rate G  | enerator Re | egister, High | Byte   |        |        |        | 247                        |
| TRISC   | TRISC7   | TRISC6      | TRISC5      | TRISC4        | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 248                        |
| TXREG   | EUSART T | ransmit Reg | ister       |               |        |        |        |        | 247                        |
| TXSTA   | CSRC     | TX9         | TXEN        | SYNC          | SENDB  | BRGH   | TRMT   | TX9D   | 247                        |

TABLE 15-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous master transmission.

#### 15.4.1.6 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver must be disabled by setting the corresponding TRIS bits when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO.

#### 15.4.1.7 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/CK pin output driver must be disabled by setting the associated TRIS bit when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

#### 15.4.1.8 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

#### 15.4.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 15.4.1.6 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never Idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 15.4.2.4 Synchronous Slave Reception Set-up
- Set the SYNC and SPEN bits and clear the CSRC bit. Set the TRIS bits corresponding to the RX/DT and TX/CK I/O pins.
- If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the RCIE bit.
- 3. If 9-bit reception is desired, set the RX9 bit.
- 4. Set the CREN bit to enable reception.
- The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set.
- 6. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 7. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 8. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

| Name    | Bit 7                                         | Bit 6        | Bit 5       | Bit 4        | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |  |
|---------|-----------------------------------------------|--------------|-------------|--------------|-------|--------|--------|--------|----------------------------|--|
| BAUDCON | ABDOVF                                        | RCIDL        | DTRXP       | CKTXP        | BRG16 |        | WUE    | ABDEN  | 247                        |  |
| INTCON  | GIE/GIEH                                      | PEIE/GIEL    | TMR0IE      | INT0IE       | RABIE | TMR0IF | INT0IF | RABIF  | 245                        |  |
| IPR1    | —                                             | ADIP         | RCIP        | TXIP         | SSPIP | CCP1IP | TMR2IP | TMR1IP | 248                        |  |
| PIE1    | —                                             | ADIE         | RCIE        | TXIE         | SSPIE | CCP1IE | TMR2IE | TMR1IE | 248                        |  |
| PIR1    | —                                             | ADIF         | RCIF        | TXIF         | SSPIF | CCP1IF | TMR2IF | TMR1IF | 248                        |  |
| RCREG   | EUSART F                                      | Receive Regi | ster        |              |       |        |        |        | 247                        |  |
| RCSTA   | SPEN                                          | RX9          | SREN        | CREN         | ADDEN | FERR   | OERR   | RX9D   | 247                        |  |
| SPBRG   | EUSART Baud Rate Generator Register, Low Byte |              |             |              |       |        |        |        |                            |  |
| SPBRGH  | EUSART E                                      | aud Rate Ge  | enerator Re | gister, High | Byte  |        |        |        | 247                        |  |
| TXSTA   | CSRC                                          | TX9          | TXEN        | SYNC         | SENDB | BRGH   | TRMT   | TX9D   | 247                        |  |

#### TABLE 15-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

Legend: — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception.

#### 16.2 ADC Operation

#### 16.2.1 STARTING A CONVERSION

To enable the ADC module, the ADON bit of the ADCON0 register must be set to a '1'. Setting the GO/ DONE bit of the ADCON0 register to a '1' will, depending on the ACQT bits of the ADCON2 register, either immediately start the Analog-to-Digital conversion or start an acquisition delay followed by the Analog-to-Digital conversion. Figure 16-3 shows the operation of the A/D converter after the GO bit has been set and the ACQT<2:0> bits are cleared. A conversion is started after the following instruction to allow entry into SLEEP mode before the conversion begins.

Figure 16-4 shows the operation of the A/D converter after the GO bit has been set and the ACQT<2:0> bits are set to '010' which selects a 4 TAD acquisition time before the conversion starts.

Note: The GO/DONE bit should not be set in the same instruction that turns on the ADC. Refer to Section 16.2.9 "A/D Conversion Procedure".

#### FIGURE 16-3: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0)

| To | CY - TAI                                                                    | <u>p</u> Tad1 | TAD2     | TAD3 | TAD4 | TAD5   | TAD6 | TAD7            | TAD8             | TAD9             | TAD10                | TAD11 | 2 TAD                           |
|----|-----------------------------------------------------------------------------|---------------|----------|------|------|--------|------|-----------------|------------------|------------------|----------------------|-------|---------------------------------|
| Ì  | 1                                                                           | <b>†</b>      | b9       | b8   | b7   | b6     | b5   | b4              | b3               | b2               | b1                   | b0    | ↑ '                             |
|    |                                                                             | Conver        | sion sta | arts |      |        |      |                 |                  |                  |                      |       | Discharge                       |
|    | l<br>Holding capacitor is disconnected from analog input (typically 100 ns) |               |          |      |      |        |      |                 |                  |                  |                      |       |                                 |
| S  | Set GO                                                                      | bit           |          |      |      |        |      | $\mathbf{I}$    |                  |                  |                      |       | l                               |
|    | On the following cycle:                                                     |               |          |      |      |        |      |                 |                  |                  |                      |       |                                 |
|    |                                                                             |               |          |      |      | A<br>A | DRES | ∷ADR<br>is set, | ESL IS<br>holdin | loadeo<br>g capa | d, GO i<br>icitor is | conne | eared,<br>cted to analog input. |

#### FIGURE 16-4: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD)



|                       |                |                    |             | -                  |                   |                    |        |  |
|-----------------------|----------------|--------------------|-------------|--------------------|-------------------|--------------------|--------|--|
| R/W-x                 | R/W-x          | R/W-x              | R/W-x       | R/W-x              | R/W-x             | R/W-x              | R/W-x  |  |
| ADRES9                | ADRES8         | ADRES7             | ADRES6      | ADRES5             | ADRES4            | ADRES3             | ADRES2 |  |
| bit 7                 |                |                    |             |                    |                   |                    | bit 0  |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| Legend:               |                |                    |             |                    |                   |                    |        |  |
| R = Readable I        | pit            | W = Writable b     | it          | U = Unimpleme      | ented bit, read a | is '0'             |        |  |
| -n = Value at P       | OR             | '1' = Bit is set   |             | '0' = Bit is clear | red               | x = Bit is unkno   | own    |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| bit 7-0               | ADRES<9:2>     | ADC Result Reg     | pister bits |                    |                   |                    |        |  |
|                       | Opper 8 bits 0 |                    | intesuit    |                    |                   |                    |        |  |
| REGISTER <sup>·</sup> | 16-5: ADRI     | ESL: ADC RE        | SULT REGI   | STER LOW (A        | ADRESL) AD        | <b>DFM =</b> 0     |        |  |
| R/W-x                 | R/W-x          | R/W-x              | R/W-x       | R/W-x              | R/W-x             | R/W-x              | R/W-x  |  |
| ADRES1                | ADRES0         |                    | —           | —                  | —                 | —                  | —      |  |
| bit 7                 |                |                    |             |                    |                   |                    | bit 0  |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| Legend:               |                |                    |             |                    |                   |                    |        |  |
| R = Readable I        | oit            | W = Writable b     | it          | U = Unimpleme      | ented bit, read a | as '0'             |        |  |
| -n = Value at P       | OR             | '1' = Bit is set   |             | '0' = Bit is clear | red               | x = Bit is unkno   | own    |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| bit 7-6               | ADRES<1:0>     | ADC Result Reg     | jister bits |                    |                   |                    |        |  |
| 1.11.F.O.             | Lower 2 bits o | r 10-bit conversio | n result    |                    |                   |                    |        |  |
| DIT 5-0               | Reserved: Do   | not use.           |             |                    |                   |                    |        |  |
| REGISTER '            | 16-6' ADRE     |                    | SULT REGI   | STER HIGH (        | ADRESH) A         | <b>DFM</b> = 1     |        |  |
| R/W-x                 | R/W-x          | R/W-x              | R/W-x       | R/W-x              | R/W-x             | R/W-x              | R/W-x  |  |
|                       |                |                    |             |                    |                   | ADRES9             | ADRES8 |  |
| bit 7                 |                |                    |             |                    |                   | , IBITEOU          | bit 0  |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| Legend:               |                |                    |             |                    |                   |                    |        |  |
| R = Readable I        | oit            | W = Writable b     | it          | U = Unimpleme      | ented bit, read a | is '0'             |        |  |
| -n = Value at P       | OR             | '1' = Bit is set   |             | '0' = Bit is clea  | red               | x = Bit is unknown |        |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| bit 7-2               | Reserved: Do   | not use.           |             |                    |                   |                    |        |  |
| bit 1-0               | ADRES<9:8>     | ADC Result Rec     | uister bits |                    |                   |                    |        |  |
|                       | Upper 2 bits o | f 10-bit conversio | n result    |                    |                   |                    |        |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| REGISTER <sup>·</sup> | 16-7: ADRI     | ESL: ADC RE        | SULT REGI   | STER LOW (A        | ADRESL) AD        | <b>DFM =</b> 1     |        |  |
| R/W-x                 | R/W-x          | R/W-x              | R/W-x       | R/W-x              | R/W-x             | R/W-x              | R/W-x  |  |
| ADRES7                | ADRES6         | ADRES5             | ADRES4      | ADRES3             | ADRES2            | ADRES1             | ADRES0 |  |
| bit 7                 |                |                    |             |                    |                   |                    | bit 0  |  |
|                       |                |                    |             |                    |                   |                    |        |  |
| Legend:               |                |                    |             |                    |                   |                    |        |  |
| R = Readable I        | oit            | W = Writable b     | it          | U = Unimpleme      | ented bit, read a | is '0'             |        |  |

#### **REGISTER 16-4:** ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 ADRES<7:0>: ADC Result Register bits Lower 8 bits of 10-bit conversion result









## 18.1.3 MULTIPLE FUNCTIONS OF THE SLEEP COMMAND

The power-managed mode that is invoked with the SLEEP instruction is determined by the setting of the IDLEN bit of the OSCCON register at the time the instruction is executed. All clocks stop and minimum power is consumed when SLEEP is executed with the IDLEN bit cleared. The system clock continues to supply a clock to the peripherals but is disconnected from the CPU when SLEEP is executed with the IDLEN bit set.

### 18.2 Run Modes

In the Run modes, clocks to both the core and peripherals are active. The difference between these modes is the clock source.

#### 18.2.1 PRI\_RUN MODE

The PRI\_RUN mode is the normal, full power execution mode of the microcontroller. This is also the default mode upon a device Reset, unless Two-Speed Start-up is enabled (see **Section 2.11 "Two-Speed Start-up Mode"** for details). In this mode, the device operated off the oscillator defined by the FOSC bits of the CONFIGH Configuration register.

#### 18.2.2 SEC\_RUN MODE

In SEC\_RUN mode, the CPU and peripherals are clocked from the secondary external oscillator. This gives users the option of lower power consumption while still using a high accuracy clock source.

SEC\_RUN mode is entered by setting the SCS<1:0> bits of the OSCCON register to '01'. When SEC\_RUN mode is active all of the following are true:

- The main clock source is switched to the secondary external oscillator
- · Primary external oscillator is shut down
- T1RUN bit of the T1CON register is set
- · OSTS bit is cleared.
  - Note: The secondary external oscillator should already be running prior to entering SEC\_RUN mode. If the T1OSCEN bit is not set when the SCS<1:0> bits are set to '01', entry to SEC\_RUN mode will not occur until T1OSCEN bit is set and secondary external oscillator is ready.

### 18.2.3 RC\_RUN MODE

In RC\_RUN mode, the CPU and peripherals are clocked from the internal oscillator. In this mode, the primary external oscillator is shut down. RC\_RUN mode provides the best power conservation of all the Run modes when the LFINTOSC is the system clock.

RC\_RUN mode is entered by setting the SCS1 bit. When the clock source is switched from the primary oscillator to the internal oscillator, the primary oscillator is shut down and the OSTS bit is cleared. The IRCF bits may be modified at any time to immediately change the clock speed.



### FIGURE 22-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1



### FIGURE 22-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2



### 23.1 Configuration Bits

The Configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped starting at program memory location 300000h.

The user will note that address 300000h is beyond the user program memory space. In fact, it belongs to the configuration memory space (300000h-3FFFFFh), which can only be accessed using table reads and table writes.

Programming the Configuration registers is done in a manner similar to programming the Flash memory. The WR bit in the EECON1 register starts a self-timed write to the Configuration register. In normal operation mode, a TBLWT instruction with the TBLPTR pointing to the Configuration register sets up the address and the data for the Configuration register write. Setting the WR bit starts a long write to the Configuration registers are written a byte at a time. To write or erase a configuration cell, a TBLWT instruction can write a '1' or a '0' into the cell. For additional details on Flash program Memory".

| File Name |                       | Bit 7 | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Default/<br>Unprogrammed<br>Value |
|-----------|-----------------------|-------|--------|--------|--------|--------|--------|--------|--------|-----------------------------------|
| 300001h   | CONFIG1H              | IESO  | FCMEN  | PCLKEN | PLL_EN | FOSC3  | FOSC2  | FOSC1  | FOSC0  | 0010 0111                         |
| 300002h   | CONFIG2L              |       | _      | _      | BORV1  | BORV0  | BOREN1 | BOREN0 | PWRTEN | 1 1111                            |
| 300003h   | CONFIG2H              | _     | _      | _      | WDTPS3 | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN  | 1 1111                            |
| 300005h   | CONFIG3H              | MCLRE | —      | _      | —      | HFOFST | _      |        |        | 1 1                               |
| 300006h   | CONFIG4L              | BKBUG | ENHCPU | _      | _      | BBSIZ  | LVP    |        | STVREN | -0 01-1                           |
| 300008h   | CONFIG5L              | _     | _      | _      | _      |        |        | CP1    | CP0    | 11                                |
| 300009h   | CONFIG5H              | CPD   | CPB    | _      |        | _      | —      |        |        | 11                                |
| 30000Ah   | CONFIG6L              |       | _      |        |        |        | _      | WRT1   | WRT0   | 11                                |
| 30000Bh   | CONFIG6H              | WRTD  | WRTB   | WRTC   | _      | _      | —      | _      | _      | 111                               |
| 30000Ch   | CONFIG7L              | _     | —      | —      | _      | _      | —      | EBTR1  | EBTR0  | 11                                |
| 30000Dh   | CONFIG7H              |       | EBTRB  |        |        |        | _      |        |        | -1                                |
| 3FFFFEh   | DEVID1 <sup>(1)</sup> | DEV2  | DEV1   | DEV0   | REV4   | REV3   | REV2   | REV1   | REV0   | qqqq qqqq <b>(1)</b>              |
| 3FFFFFh   | DEVID2 <sup>(1)</sup> | DEV10 | DEV9   | DEV8   | DEV7   | DEV6   | DEV5   | DEV4   | DEV3   | 0000 1100                         |

TABLE 23-1: CONFIGURATION BITS AND DEVICE IDs

 $\label{eq:legend: second condition} \mbox{Legend: } x \mbox{ = unknown, } u \mbox{ = unchanged, } - \mbox{ = unimplemented, } q \mbox{ = value depends on condition.}$ 

Shaded cells are unimplemented, read as '0'

Note 1: See Register 23-12 for DEVID1 values. DEVID registers are read-only and cannot be programmed by the user.

| ADD      | OWFC                                                                              | ADD W a                                                                                                                                                                                                  | ADD W and CARRY bit to f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |                        |  |  |  |  |  |
|----------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------|--|--|--|--|--|
| Synta    | ax:                                                                               | ADDWFC                                                                                                                                                                                                   | ADDWFC f {,d {,a}}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |                        |  |  |  |  |  |
| Oper     | ands:                                                                             | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                      | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |                        |  |  |  |  |  |
| Oper     | ation:                                                                            | (W) + (f) +                                                                                                                                                                                              | $(C) \rightarrow de$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | est           |                        |  |  |  |  |  |
| Statu    | is Affected:                                                                      | N,OV, C, I                                                                                                                                                                                               | N,OV, C, DC, Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               |                        |  |  |  |  |  |
| Enco     | oding:                                                                            | 0010                                                                                                                                                                                                     | 00da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ffff          | ffff                   |  |  |  |  |  |
| Desc     | nption:                                                                           | Add W, th<br>ory location<br>placed in p<br>laced in o<br>lf 'a' is '0',<br>If 'a' is '1',<br>GPR bank<br>If 'a' is '0'<br>set is enal<br>in Indexed<br>mode whe<br>Section 2<br>Bit-Orien<br>Literal Of | Add W, the CARRY flag and data mem-<br>ory location 'f'. If 'd' is '0', the result is<br>placed in W. If 'd' is '1', the result is<br>placed in data memory location 'f'.<br>If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default).<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh). See<br>Section 24.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Mode" for dotails |               |                        |  |  |  |  |  |
| Word     | ls:                                                                               | 1                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |                        |  |  |  |  |  |
| Cycle    | es:                                                                               | 1                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |                        |  |  |  |  |  |
| QC       | ycle Activity:                                                                    |                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |                        |  |  |  |  |  |
|          | Q1                                                                                | Q2                                                                                                                                                                                                       | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -             | Q4                     |  |  |  |  |  |
|          | Decode                                                                            | Read<br>register 'f'                                                                                                                                                                                     | Proce<br>Dat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ess V<br>a de | Vrite to<br>estination |  |  |  |  |  |
| Example: |                                                                                   | ADDWFC                                                                                                                                                                                                   | REG,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0, 1          |                        |  |  |  |  |  |
|          | Before Instruct<br>CARRY I<br>REG<br>W<br>After Instructio<br>CARRY I<br>REG<br>W | tion<br>bit = 1<br>= 02h<br>= 4Dh<br>on<br>bit = 0<br>= 02h<br>= 50h                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |                        |  |  |  |  |  |

| ANDLW             | Α        | AND literal with W       |                          |                   |                |                       |  |  |  |
|-------------------|----------|--------------------------|--------------------------|-------------------|----------------|-----------------------|--|--|--|
| Syntax:           | A        | ANDLW k                  |                          |                   |                |                       |  |  |  |
| Operands:         | 0        | $0 \le k \le 255$        |                          |                   |                |                       |  |  |  |
| Operation:        | (V       | /) .AND.                 | $k\toW$                  |                   |                |                       |  |  |  |
| Status Affected:  | N,       | N, Z                     |                          |                   |                |                       |  |  |  |
| Encoding:         |          | 0000                     | 1011                     | kkk               | k              | kkkk                  |  |  |  |
| Description:      | Tł<br>8- | ne conter<br>bit literal | nts of W a<br>'k'. The r | are AN<br>esult i | ID'eo<br>s pla | d with the aced in W. |  |  |  |
| Words:            | 1        |                          |                          |                   |                |                       |  |  |  |
| Cycles:           | 1        |                          |                          |                   |                |                       |  |  |  |
| Q Cycle Activity: |          |                          |                          |                   |                |                       |  |  |  |
| Q1                |          | Q2                       | Q3                       | 5                 |                | Q4                    |  |  |  |
| Decode            | Rea      | ad literal<br>'k'        | Proce<br>Dat             | ess<br>a          | W              | rite to W             |  |  |  |
| Example:          | AI       | IDLW                     | 05Fh                     |                   |                |                       |  |  |  |
| Before Instruc    | tion     |                          |                          |                   |                |                       |  |  |  |
| W                 | =        | A3h                      |                          |                   |                |                       |  |  |  |
| After Instruction | on       |                          |                          |                   |                |                       |  |  |  |
| W                 | =        | 03h                      |                          |                   |                |                       |  |  |  |

| MO\      | /LW               | Move lite           | Move literal to W                       |            |   |           |  |  |  |  |
|----------|-------------------|---------------------|-----------------------------------------|------------|---|-----------|--|--|--|--|
| Synta    | ax:               | MOVLW               | MOVLW k                                 |            |   |           |  |  |  |  |
| Oper     | ands:             | $0 \le k \le 25$    | $0 \le k \le 255$                       |            |   |           |  |  |  |  |
| Oper     | ation:            | $k\toW$             | $k \rightarrow W$                       |            |   |           |  |  |  |  |
| Statu    | is Affected:      | None                | None                                    |            |   |           |  |  |  |  |
| Enco     | oding:            | 0000                | 1110                                    | kkk        | k | kkkk      |  |  |  |  |
| Desc     | ription:          | The 8-bit I         | The 8-bit literal 'k' is loaded into W. |            |   |           |  |  |  |  |
| Word     | ls:               | 1                   | 1                                       |            |   |           |  |  |  |  |
| Cycle    | es:               | 1                   | 1                                       |            |   |           |  |  |  |  |
| QC       | ycle Activity:    |                     |                                         |            |   |           |  |  |  |  |
|          | Q1                | Q2                  | Q3                                      | Q3         |   | Q4        |  |  |  |  |
|          | Decode            | Read<br>literal 'k' | Proce<br>Dat                            | ss Wi<br>a |   | rite to W |  |  |  |  |
|          |                   |                     |                                         |            |   |           |  |  |  |  |
| Example: |                   | MOVLW               | MOVLW 5Ah                               |            |   |           |  |  |  |  |
|          | After Instruction | on                  |                                         |            |   |           |  |  |  |  |
|          | W                 | = 5Ah               |                                         |            |   |           |  |  |  |  |

| MOVWF                   | Move W                                                                                                                                                                                     | Move W to f                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |      |  |  |  |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--|--|--|--|--|
| Syntax:                 | MOVWF                                                                                                                                                                                      | MOVWF f {,a}                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      |  |  |  |  |  |
| Operands:               | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                                                                                                   | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |  |  |  |  |  |
| Operation:              | $(W) \to f$                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |      |  |  |  |  |  |
| Status Affected:        | None                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |      |  |  |  |  |  |
| Encoding:               | 0110                                                                                                                                                                                       | 111a                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ffff | ffff |  |  |  |  |  |
| Description:            | Move data<br>Location 'f<br>256-byte b<br>If 'a' is '0',<br>If 'a' is '1',<br>GPR bank<br>If 'a' is '0'<br>set is enab<br>in Indexed<br>mode whe<br>Section 2<br>Bit-Orient<br>Literal Off | Move data from W to register 'f'.<br>Location 'f' can be anywhere in the<br>256-byte bank.<br>If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default).<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh). See<br>Section 24.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed |      |      |  |  |  |  |  |
| Words:                  | 1                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |      |  |  |  |  |  |
| Cycles:                 | 1                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |      |  |  |  |  |  |
| Q Cycle Activity:       |                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |      |  |  |  |  |  |
| Q1                      | Q2                                                                                                                                                                                         | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      | Q4   |  |  |  |  |  |
| Decode                  | Read<br>register 'f'                                                                                                                                                                       | Read Process<br>register 'f' Data                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |      |  |  |  |  |  |
| Example:                | MOVWF                                                                                                                                                                                      | MOVWF REG, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      |  |  |  |  |  |
| Before Instruc          | tion                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |      |  |  |  |  |  |
| W                       | = 4Fh                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |      |  |  |  |  |  |
| REG<br>After Instructio | = FFh                                                                                                                                                                                      | = ⊢⊢n<br>n                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |      |  |  |  |  |  |
| W<br>REG                | = 4Fh<br>= 4Fh                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |      |  |  |  |  |  |

## 24.2.5 SPECIAL CONSIDERATIONS WITH MICROCHIP MPLAB® IDE TOOLS

The latest versions of Microchip's software tools have been designed to fully support the extended instruction set of the PIC18(L)F1XK22 family of devices. This includes the MPLAB<sup>®</sup> C18 C compiler, MPASM assembly language and MPLAB Integrated Development Environment (IDE).

When selecting a target device for software development, MPLAB IDE will automatically set default Configuration bits for that device. The default setting for the XINST Configuration bit is '0', disabling the extended instruction set and Indexed Literal Offset Addressing mode. For proper execution of applications developed to take advantage of the extended instruction set, XINST must be set during programming.

To develop software for the extended instruction set, the user must enable support for the instructions and the Indexed Addressing mode in their language tool(s). Depending on the environment being used, this may be done in several ways:

- A menu option, or dialog box within the environment, that allows the user to configure the language tool and its settings for the project
- · A command line option
- · A directive in the source code

These options vary between different compilers, assemblers and development environments. Users are encouraged to review the documentation accompanying their development systems for the appropriate information.

#### TABLE 26-11: THERMAL CHARACTERISTICS

| Standar       | Standard Operating Conditions (unless otherwise stated) |                |      |       |  |  |  |  |
|---------------|---------------------------------------------------------|----------------|------|-------|--|--|--|--|
| Param.<br>No. | Sym.                                                    | Characteristic | Тур. | Units |  |  |  |  |
|               |                                                         |                |      |       |  |  |  |  |

| Param.<br>No. | Sym.      | Characteristic                         | Тур. | Units | Conditions                                               |
|---------------|-----------|----------------------------------------|------|-------|----------------------------------------------------------|
| TH01          | θJA       | Thermal Resistance Junction to Ambient | 62.2 | °C/W  | 20-pin PDIP package                                      |
|               |           |                                        | 75.0 | °C/W  | 20-pin SOIC package                                      |
|               |           |                                        | 89.3 | °C/W  | 20-pin SSOP package                                      |
|               |           |                                        | 43.0 | °C/W  | 20-pin QFN 4x4mm package                                 |
| TH02          | θJC       | Thermal Resistance Junction to Case    | 27.5 | °C/W  | 20-pin PDIP package                                      |
|               |           |                                        | 23.1 | °C/W  | 20-pin SOIC package                                      |
|               |           |                                        | 31.1 | °C/W  | 20-pin SSOP package                                      |
|               |           |                                        | 5.3  | °C/W  | 20-pin QFN 4x4mm package                                 |
| TH03          | TJMAX     | Maximum Junction Temperature           | 150  | °C    |                                                          |
| TH04          | PD        | Power Dissipation                      | _    | W     | PD = PINTERNAL + PI/O                                    |
| TH05          | PINTERNAL | Internal Power Dissipation             | _    | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |
| TH06          | Pi/o      | I/O Power Dissipation                  | _    | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |
| TH07          | Pder      | Derated Power                          | _    | W     | Pder = PDmax (Tj - Ta)/θja <sup>(2)</sup>                |

Note 1: IDD is current to run the chip alone without driving any load on the output pins.

**2:** TA = Ambient Temperature.

**3:** T<sub>J</sub> = Junction Temperature.

#### FIGURE 26-13: CAPTURE/COMPARE/PWM TIMINGS (CCP)



#### TABLE 26-18: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP)

| Standard Operating Conditions (unless otherwise stated) |      |                      |                |                  |       |      |       |                                 |
|---------------------------------------------------------|------|----------------------|----------------|------------------|-------|------|-------|---------------------------------|
| Param.<br>No.                                           | Sym. | Characteristic       |                | Min.             | Тур.† | Max. | Units | Conditions                      |
| CC01*                                                   | TccL | CCPx Input Low Time  | No Prescaler   | 0.5Tcy + 20      | —     |      | ns    |                                 |
|                                                         |      |                      | With Prescaler | 20               | _     |      | ns    |                                 |
| CC02*                                                   | TccH | CCPx Input High Time | No Prescaler   | 0.5Tcy + 20      | —     |      | ns    |                                 |
|                                                         |      |                      | With Prescaler | 20               | _     | _    | ns    |                                 |
| CC03*                                                   | TccP | CCPx Input Period    |                | <u>3Tcy + 40</u> | _     |      | ns    | N = prescale value (1, 4 or 16) |
|                                                         |      |                      |                | N                |       |      |       |                                 |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### TABLE 26-19: PIC18(L)F1XK22 A/D CONVERTER (ADC) CHARACTERISTICS

| Standard Operating Conditions (unless otherwise stated)         Operating temperature:       Tested at 25°C |      |                                                                    |      |       |      |       |                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------|------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| Param.<br>No.                                                                                               | Sym. | Characteristic                                                     | Min. | Тур.† | Max. | Units | Conditions                                                                                                                         |
| AD01                                                                                                        | NR   | Resolution                                                         | —    | _     | 10   | bit   |                                                                                                                                    |
| AD02                                                                                                        | EIL  | Integral Error                                                     | _    | _     | ±2   | LSb   | VREF = 3.0V                                                                                                                        |
| AD03                                                                                                        | Edl  | Differential Error                                                 |      | _     | ±1.5 | LSb   | No missing codes<br>VREF = 3.0V                                                                                                    |
| AD04                                                                                                        | EOFF | Offset Error                                                       | _    | _     | ±3   | LSb   | VREF = 3.0V                                                                                                                        |
| AD05                                                                                                        | Egn  | Gain Error                                                         | —    | _     | ±3   | LSb   | VREF = 3.0V                                                                                                                        |
| AD06                                                                                                        | VREF | Change in Reference Voltage =<br>VREF+ - VREF- <sup>(2), (3)</sup> | 1.8  |       | Vdd  | V     | $1.8 \leq \text{VREF+} \leq \text{VDD}$ + $0.3\text{V}$<br>VSS - $0.3\text{V} \leq \text{VREF-} \leq \text{VREF+}$ - $1.8\text{V}$ |
| AD07                                                                                                        | VAIN | Full-Scale Range                                                   | Vss  | _     | VREF | V     |                                                                                                                                    |
| AD08                                                                                                        | ZAIN | Recommended Impedance of<br>Analog Voltage Source                  |      | _     | 10   | kΩ    | Can go higher if external 0.01 $\mu\text{F}$ capacitor is present on input pin.                                                    |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Total Absolute Error includes integral, differential, offset and gain errors.

2: ADC VREF is from external VREF, VDD pin or FVR, whichever is selected as reference input.

3: FVR voltage selected must be 2.048V or 4.096V.





