



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 45MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, Microwire, SPI, SSI, SSP, UART/USART               |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, WDT                                      |
| Number of I/O              | 39                                                                         |
| Program Memory Size        | 64KB (64K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 8K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                  |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 48-LQFP                                                                    |
| Supplier Device Package    | 48-LQFP (7x7)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1225fbd48-301-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Crystal oscillator with an operating range of 1 MHz to 25 MHz.
- 12 MHz Internal RC (IRC) oscillator trimmed to 1 % accuracy that can optionally be used as a system clock.
- PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
- Clock output function with divider that can reflect the system oscillator clock, IRC clock, main clock, and Watchdog clock.
- Real-Time Clock (RTC).
- Digital peripherals
  - Micro DMA controller with 21 channels.
  - ◆ CRC engine.
  - Two UARTs with fractional baud rate generation and internal FIFO. One UART with RS-485 and modem support and one standard UART with IrDA.
  - ◆ SSP/SPI controller with FIFO and multi-protocol capabilities.
  - I<sup>2</sup>C-bus interface supporting full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode. I<sup>2</sup>C-bus pins have programmable glitch filter.
  - Up to 55 General Purpose I/O (GPIO) pins with programmable pull-up resistor, open-drain mode, programmable digital input glitch filter, and programmable input inverter.
  - Programmable output drive on all GPIO pins. Four pins support high-current output drivers.
  - ◆ All GPIO pins can be used as edge and level sensitive interrupt sources.
  - Four general purpose counter/timers with four capture inputs and four match outputs (32-bit timers) or two capture inputs and two match outputs (16-bit timers).
  - ♦ Windowed WatchDog Timer (WWDT); IEC-60335 Class B certified.
- Analog peripherals
  - ♦ One 8-channel, 10-bit ADC.
  - Two highly flexible analog comparators. Comparator outputs can be programmed to trigger a timer match signal or can be used to emulate 555 timer behavior.
- Power
  - ◆ Three reduced power modes: Sleep, Deep-sleep, and Deep power-down.
  - Processor wake-up from Deep-sleep mode via start logic using 12 port pins.
  - ◆ Processor wake-up from Deep-power down and Deep-sleep modes via the RTC.
  - Brownout detect with three separate thresholds each for interrupt and forced reset.
  - Power-On Reset (POR).
  - ◆ Integrated PMU (Power Management Unit).
- Unique device serial number for identification.
- 3.3 V power supply.
- Available as 64-pin and 48-pin LQFP package.

### 3. Applications

- eMetering
- Lighting
- Industrial networking
- Alarm systems
- White goods

### 4. Ordering information

#### Table 1.Ordering information

| Type number      | Package | Package                                                                                      |          |  |  |  |  |  |  |  |
|------------------|---------|----------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|
|                  | Name    | Description                                                                                  | Version  |  |  |  |  |  |  |  |
| LPC1227FBD64/301 | LQFP64  | LQFP64: plastic low profile quad flat package; 64 leads; body 10 $\times$ 10 $\times$ 1.4 mm | SOT314-2 |  |  |  |  |  |  |  |
| LPC1226FBD64/301 | LQFP64  | LQFP64: plastic low profile quad flat package; 64 leads; body 10 $\times$ 10 $\times$ 1.4 mm | SOT314-2 |  |  |  |  |  |  |  |
| LPC1225FBD64/321 | LQFP64  | LQFP64: plastic low profile quad flat package; 64 leads; body 10 $\times$ 10 $\times$ 1.4 mm | SOT314-2 |  |  |  |  |  |  |  |
| LPC1225FBD64/301 | LQFP64  | LQFP64: plastic low profile quad flat package; 64 leads; body 10 $\times$ 10 $\times$ 1.4 mm | SOT314-2 |  |  |  |  |  |  |  |
| LPC1224FBD64/121 | LQFP64  | LQFP64: plastic low profile quad flat package; 64 leads; body 10 $\times$ 10 $\times$ 1.4 mm | SOT314-2 |  |  |  |  |  |  |  |
| LPC1224FBD64/101 | LQFP64  | LQFP64: plastic low profile quad flat package; 64 leads; body 10 $\times$ 10 $\times$ 1.4 mm | SOT314-2 |  |  |  |  |  |  |  |
| LPC1227FBD48/301 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm     | SOT313-2 |  |  |  |  |  |  |  |
| LPC1226FBD48/301 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm     | SOT313-2 |  |  |  |  |  |  |  |
| LPC1225FBD48/321 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm     | SOT313-2 |  |  |  |  |  |  |  |
| LPC1225FBD48/301 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm     | SOT313-2 |  |  |  |  |  |  |  |
| LPC1224FBD48/121 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm     | SOT313-2 |  |  |  |  |  |  |  |
| LPC1224FBD48/101 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm     | SOT313-2 |  |  |  |  |  |  |  |

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                                         | Pin LQFP48 | Pin LQFP64 |                   | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                 |
|------------------------------------------------|------------|------------|-------------------|-------------------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_7/CTS0/                                   | 22         | 26         | [2]               | yes                     | I/O  | I; PU                 | <b>PIO0_7</b> — General purpose digital input/output pin.                                                                                                                                   |
| CT32B1_CAP1/<br>CT32B1_MAT1                    |            |            | []                |                         | I    | -                     | <b>CTS0</b> — Clear To Send input for UART0.                                                                                                                                                |
| •••• <u>•</u>                                  |            |            |                   |                         | I    | -                     | <b>CT32B1_CAP1</b> — Capture input, channel 1 for 32-bit timer 1.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT32B1_MAT1 — Match output, channel 1 for 32-bit timer 1.                                                                                                                                   |
| PIO0_8/RXD1/                                   | 23         | 27         | [2]               | yes                     | I/O  | I; PU                 | PIO0_8 — General purpose digital input/output pin.                                                                                                                                          |
| CT32B1_CAP2/<br>CT32B1_MAT2                    |            |            | []                |                         | 1    | -                     | <b>RXD1</b> — Receiver input for UART1.                                                                                                                                                     |
| 010201_00012                                   |            |            |                   |                         | I    | -                     | <b>CT32B1_CAP2</b> — Capture input, channel 2 for 32-bit timer 1.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT32B1_MAT2 — Match output, channel 2 for 32-bit timer 1.                                                                                                                                   |
| PIO0_9/TXD1/                                   | 24         | 28         | [2]               | yes                     | I/O  | I; PU                 | PIO0_9 — General purpose digital input/output pin.                                                                                                                                          |
| CT32B1_CAP3/<br>CT32B1_MAT3                    |            |            | []                |                         | 0    | -                     | <b>TXD1</b> — Transmitter output for UART1.                                                                                                                                                 |
|                                                |            |            |                   |                         | I    | -                     | <b>CT32B1_CAP3</b> — Capture input, channel 3 for 32-bit timer 1.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT32B1_MAT3 — Match output, channel 3 for 32-bit timer 1.                                                                                                                                   |
| PIO0_10/SCL                                    | 25         | 37         | [4]               | yes                     | I/O  | I; IA                 | <b>PIO0_10</b> — General purpose digital input/output pin.                                                                                                                                  |
|                                                |            |            |                   |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus clock input/output.                                                                                                                                       |
| PIO0_11/SDA/                                   | 26         | 38         | [4]               | yes                     | I/O  | I; IA                 | <b>PIO0_11</b> — General purpose digital input/output pin.                                                                                                                                  |
| CT16B0_CAP0/<br>CT16B0_MAT0                    |            |            |                   |                         | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus data input/output.                                                                                                                                        |
|                                                |            |            |                   |                         | 1    | -                     | <b>CT16B0_CAP0</b> — Capture input, channel 0 for 16-bit timer 0.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT16B0_MAT0 — Match output, channel 0 for 16-bit timer 0.                                                                                                                                   |
| PIO0_12/CLKOUT/<br>CT16B0_CAP1/<br>CT16B0_MAT1 | 27         | 39         | <u>[9]</u>        | no                      | I/O  | I; PU                 | <b>PIO0_12</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler. High-current output driver.                                 |
|                                                |            |            |                   |                         | 0    | -                     | CLKOUT — Clock out pin.                                                                                                                                                                     |
|                                                |            |            |                   |                         | I    | -                     | <b>CT16B0_CAP1</b> — Capture input, channel 1 for 16-bit timer 0.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT16B0_MAT1 — Match output, channel 1 for 16-bit timer 0.                                                                                                                                   |
| RESET/PIO0_13                                  | 28         | 40         | <u>[5]</u><br>[3] | no                      | I    | I; PU                 | <b>RESET</b> — External reset input: A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |
|                                                |            |            |                   |                         | I/O  | -                     | PIO0_13 — General purpose digital input/output pin.                                                                                                                                         |
| PIO0_14/SCK                                    | 29         | 41         | [2]               | no                      | I/O  | I; PU                 | PIO0_14 — General purpose digital input/output pin.                                                                                                                                         |
|                                                |            |            | [3]               |                         | I/O  | -                     | SCK — Serial clock for SSP/SPI.                                                                                                                                                             |
| PIO0_15/SSEL/                                  | 30         | 42         | [2]               | no                      | I/O  | I; PU                 | <b>PIO0_15</b> — General purpose digital input/output pin.                                                                                                                                  |
| CT16B1_CAP0/<br>CT16B1_MAT0                    |            |            | [3]               |                         | I/O  | -                     | <b>SSEL</b> — Slave select for SSP/SPI.                                                                                                                                                     |
|                                                |            |            |                   |                         | I    | -                     | <b>CT16B1_CAP0</b> — Capture input, channel 0 for 16-bit timer 1.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT16B1_MAT0 — Match output, channel 0 for 16-bit timer 1.                                                                                                                                   |
| PIO0_16/MISO/                                  | 31         | 43         | [2]               | no                      | I/O  | I; PU                 | PIO0_16 — General purpose digital input/output pin.                                                                                                                                         |
| CT16B1_CAP1/<br>CT16B1_MAT1                    |            |            | [3]               |                         | I/O  | -                     | MISO — Master In Slave Out for SSP/SPI.                                                                                                                                                     |
|                                                |            |            |                   |                         | 1    | -                     | <b>CT16B1_CAP1</b> — Capture input, channel 1 for 16-bit timer 1.                                                                                                                           |
|                                                |            |            |                   |                         | 0    | -                     | CT16B1_MAT1 — Match output, channel 1 for 16-bit timer 1.                                                                                                                                   |

#### Table 3. LPC122x pin description ...continued

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                           | Pin LQFP48 | Pin LQFP64 |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                   |  |  |  |  |  |  |
|----------------------------------|------------|------------|------------|-------------------------|------|-----------------------|-------------------------------------------------------------------------------|--|--|--|--|--|--|
| PIO2_6/                          | -          | 35         | [2]        | no                      | I/O  | I; PU                 | PIO2_6 — General purpose digital input/output pin.                            |  |  |  |  |  |  |
|                                  |            |            | [3]        |                         | I    | -                     | <b>CT32B0_CAP2</b> — Capture input, channel 2 for 32-bit timer 0.             |  |  |  |  |  |  |
| C132D0_IMA12/DCD0                |            |            |            |                         | 0    | -                     | CT32B0_MAT2 — Match output, channel 2 for 32-bit timer 0.                     |  |  |  |  |  |  |
|                                  |            |            |            |                         | I    | -                     | <b>DCD0</b> — Data Carrier Detect input for UART0.                            |  |  |  |  |  |  |
| PIO2_7/                          | -          | 36         | [2]        | no                      | I/O  | I; PU                 | PIO2_7 — General purpose digital input/output pin.                            |  |  |  |  |  |  |
| CT32B0_CAP3/                     |            |            | [3]        |                         | I    | -                     | <b>CT32B0_CAP3</b> — Capture input, channel 3 for 32-bit timer 0.             |  |  |  |  |  |  |
| C132B0_IMA13/D3R0                |            |            |            |                         | 0    | -                     | CT32B0_MAT3 — Match output, channel 3 for 32-bit timer 0.                     |  |  |  |  |  |  |
|                                  |            |            |            |                         | Ι    | -                     | <b>DSR0</b> — Data Set Ready input for UART0.                                 |  |  |  |  |  |  |
| PIO2_8/                          | -          | 59         | [2]        | no                      | I/O  | I; PU                 | PIO2_8 — General purpose digital input/output pin.                            |  |  |  |  |  |  |
| CT32B1_CAP0/<br>CT32B1_MAT0      |            |            | [3]        |                         | I    | -                     | <b>CT32B1_CAP0</b> — Capture input, channel 0 for 32-bit timer 1.             |  |  |  |  |  |  |
|                                  |            |            |            |                         | 0    | -                     | CT32B1_MAT0 — Match output, channel 0 for 32-bit timer 1.                     |  |  |  |  |  |  |
| PIO2_9/                          | -          | 60         | [2]        | no                      | I/O  | I; PU                 | PIO2_9 — General purpose digital input/output pin.                            |  |  |  |  |  |  |
| CT32B1_CAP1/<br>CT32B1_MAT1      |            |            | [3]        |                         | I    | -                     | <b>CT32B1_CAP1</b> — Capture input, channel 1 for 32-bit timer 1.             |  |  |  |  |  |  |
|                                  |            |            |            |                         | 0    | -                     | CT32B1_MAT1 — Match output, channel 1 for 32-bit timer 1.                     |  |  |  |  |  |  |
| PIO2_10/                         | -          | 61         | [2]        | no                      | I/O  | I; PU                 | PIO2_10 — General purpose digital input/output pin.                           |  |  |  |  |  |  |
| CT32B1_CAP2/<br>CT32B1_MAT2/TXD1 |            |            | <u>[J]</u> |                         | I    | -                     | <b>CT32B1_CAP2</b> — Capture input, channel 2 for 32-bit timer 1.             |  |  |  |  |  |  |
|                                  |            |            |            |                         | 0    | -                     | CT32B1_MAT2 — Match output, channel 2 for 32-bit timer 1.                     |  |  |  |  |  |  |
|                                  |            |            |            |                         | 0    | -                     | <b>TXD1</b> — Transmitter output for UART1.                                   |  |  |  |  |  |  |
| PIO2_11/                         | -          | 62         | [2]        | no                      | I/O  | I; PU                 | <b>PIO2_11</b> — General purpose digital input/output pin.                    |  |  |  |  |  |  |
| CT32B1_CAP3/<br>CT32B1_MAT3/RXD1 |            |            | <u>[J]</u> |                         | I    | -                     | <b>CT32B1_CAP3</b> — Capture input, channel 3 for 32-bit timer 1.             |  |  |  |  |  |  |
|                                  |            |            |            |                         | 0    | -                     | CT32B1_MAT3 — Match output, channel 3 for 32-bit timer 1.                     |  |  |  |  |  |  |
|                                  |            |            |            |                         | I    | -                     | <b>RXD1</b> — Receiver input for UART1.                                       |  |  |  |  |  |  |
| PIO2_12/RXD1                     | -          | 13         | [2]        | no                      | I/O  | I; PU                 | PIO2_12 — General purpose digital input/output pin.                           |  |  |  |  |  |  |
|                                  |            |            | [3]        |                         | I    | -                     | <b>RXD1</b> — Receiver input for UART1.                                       |  |  |  |  |  |  |
| PIO2_13/TXD1                     | -          | 14         | [2]        | no                      | I/O  | I; PU                 | PIO2_13 — General purpose digital input/output pin.                           |  |  |  |  |  |  |
|                                  |            |            | [3]        |                         | 0    | -                     | <b>TXD1</b> — Transmitter output for UART1.                                   |  |  |  |  |  |  |
| PIO2_14                          | -          | 15         | [2]<br>[3] | no                      | I/O  | I; PU                 | <b>PIO2_14</b> — General purpose digital input/output pin.                    |  |  |  |  |  |  |
| PIO2_15                          | -          | 16         | [2]<br>[3] | no                      | I/O  | I; PU                 | PIO2_15 — General purpose digital input/output pin.                           |  |  |  |  |  |  |
| RTCXIN                           | 46         | 58         | [10]       | -                       | I    | -                     | Input to the 32 kHz oscillator circuit.                                       |  |  |  |  |  |  |
| RTCXOUT                          | 45         | 57         | [10]       | -                       | 0    | -                     | Output from the 32 kHz oscillator amplifier.                                  |  |  |  |  |  |  |
| XTALIN                           | 1          | 1          |            | -                       | l    | -                     | Input to the system oscillator circuit and internal clock generator circuits. |  |  |  |  |  |  |
| XTALOUT                          | 2          | 2          |            | -                       | 0    | -                     | Output from the system oscillator amplifier.                                  |  |  |  |  |  |  |
| VREF_CMP                         | 3          | 3          |            | -                       | I    | -                     | Reference voltage for comparator.                                             |  |  |  |  |  |  |

#### Table 3. LPC122x pin description ...continued

#### **NXP Semiconductors**

# LPC122x

#### 32-bit ARM Cortex-M0 microcontroller



Fig 4. LPC122x memory map

### 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.5.1 Features

• Controls system exceptions and peripheral interrupts.

- In the LPC122x, the NVIC supports 32 vectored interrupts. In addition, up to 12 of the individual GPIO inputs are NVIC-vector capable.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.
- Non-maskable Interrupt (NMI) can be programmed to use any of the peripheral interrupts. The NMI is not available on an external pin.

#### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 55 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, a rising edge or falling edge, or both.

#### 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

#### 7.6.1 Features

- Programmable pull-up resistor.
- Programmable digital glitch filter.
- Programmable input inverter.
- Programmable drive current.
- Programmable open-drain mode.

#### 7.7 Micro DMA controller

The micro DMA controller enables memory-to-memory, memory-to-peripheral, and peripheral-to-memory data transfers. The supported peripherals are: UART0 (transmit and receive), UART1 (transmit and receive), SSP/SPI (transmit and receive), ADC, RTC, 32-bit counter/timer 0 (match output channels 0 and 1), 32-bit counter/timer 1 (match output channels 0 and 1), 16-bit counter/timer 0 (match output channel 0), 16-bit counter/timer 1 (match output channel 0), comparator 0, comparator 1, GPIO0 to GPIO2.

#### 7.7.1 Features

- Single AHB-Lite master for transferring data using a 32-bit address bus and 32-bit data bus.
- 21 DMA channels.
- Handshake signals and priority level programmable for each channel.
- Each priority level arbitrates using a fixed priority that is determined by the DMA channel number.

#### 7.10.1 Features

- 16-byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Auto-baud capabilities and FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode (UART0).
- Support for modem control (UART0).

#### 7.11 SSP/SPI serial I/O controller

The LPC122x contain one SSP/SPI controller. The SSP/SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### 7.11.1 Features

- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

#### 7.12 I<sup>2</sup>C-bus serial I/O controller

The LPC122x contain one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

#### 7.12.1 Features

- The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-compliant bus interface with open-drain pins and supports I<sup>2</sup>C Fast-mode Plus with bit rates of up to 1 Mbit/s.
- Programmable digital glitch filter providing a 60 ns to 1 μs input filter.
- Easy to configure as master, slave, or master/slave.
- Programmable clocks allow versatile rate control.

- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode.

#### 7.13 10-bit ADC

The LPC122x contains one ADC. It is a single 10-bit successive approximation ADC with eight channels.

#### 7.13.1 Features

- 10-bit successive approximation ADC.
- Input multiplexing among 8 pins.
- Power-down mode.
- Measurement range 0 V to V<sub>DD(3V3)</sub>.
- 10-bit conversion time of 257 kHz.
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition of input pin or counter/timer match signal.
- Individual result registers for each ADC channel to reduce interrupt overhead.

#### 7.14 Comparator block

The comparator block consists of two analog comparators.

#### 7.14.1 Features

- Up to six selectable external sources per comparator; fully configurable on either positive or negative comparator input channels.
- BOD 0.9 V internal reference voltage selectable on both comparators; configurable on either positive or negative comparator input channels.
- 32-stage voltage ladder internal reference voltage selectable on both comparators; configurable on either positive or negative comparator input channels.
- Voltage ladder source voltage is selectable from an external pin or an internal 3.3 V voltage rail if external power source is not available.
- Voltage ladder can be separately powered down for applications only requiring the comparator function.
- Relaxation oscillator circuitry output for a feedback 555-style timer application.
- Common interrupt connected to NVIC.
- Comparator outputs selectable as synchronous or asynchronous.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. The ARM processor clock frequency is referred to as CCLK elsewhere in this document.

#### 7.18.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 7.8 kHz and 1.7 MHz. The frequency spread over processing and temperature is  $\pm 40$  %.

#### 7.18.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.18.3 Clock output

The LPC122x features a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

#### 7.18.4 Wake-up process

The LPC122x begin operation at power-up and when awakened from Deep power-down mode by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the main oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

#### 7.18.5 Power control

The LPC122x support a variety of power control features. There are three special modes of processor power reduction: Sleep mode, Deep-sleep mode, and Deep power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.18.5.1 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

#### 7.20 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug is supported.

#### 7.21 Integer division routines

The LPC122x contain performance-optimized integer division routines with support for up to 32-bit width in the numerator and denominator. Routines for signed and unsigned division and division with remainder are available. The integer division routines are ROM-based to reduce code-size.

### 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                             | Conditions                                                            | Min              | Max   | Unit |
|------------------------|---------------------------------------|-----------------------------------------------------------------------|------------------|-------|------|
| V <sub>DD(3V3)</sub>   | supply voltage (3.3 V)                |                                                                       | 3.0              | 3.6   | V    |
| V <sub>DD(IO)</sub>    | input/output supply voltage           |                                                                       | 3.0              | 3.6   | V    |
| VI                     | input voltage                         | on all digital pins                                                   | [2] -0.5         | +3.6  | V    |
|                        |                                       | on pins PIO0_10<br>and PIO0_11<br>(I <sup>2</sup> C-bus pins)         | 0                | 5.5   | V    |
| I <sub>DD</sub>        | supply current                        | per supply pin                                                        | [3]              | 100   | mA   |
| I <sub>SS</sub>        | ground current                        | per ground pin                                                        | [3] _            | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                  | –(0.5V <sub>DD</sub> ) < V <sub>I</sub> <<br>(1.5V <sub>DD</sub> );   | -                | 100   | mA   |
|                        |                                       | T <sub>j</sub> < 125 ℃                                                |                  |       |      |
| T <sub>stg</sub>       | storage temperature                   |                                                                       | <u>[4]</u> –65   | +150  | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package<br>heat transfer, not<br>device power<br>consumption | -                | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage       | human body<br>model; all pins                                         | <u>[5]</u> –8000 | +8000 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

 b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

[2] Including voltage on outputs in 3-state mode.

[3] The peak current is limited to 25 times the corresponding maximum current.

[4] Dependent on package type.

[5] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                   | Parameter                                    | Conditions                             |     | Min             | Typ <u>[1]</u>          | Max                                   | Unit |
|--------------------------|----------------------------------------------|----------------------------------------|-----|-----------------|-------------------------|---------------------------------------|------|
| I <sub>OH</sub>          | HIGH-level output<br>current                 | low mode; $V_{OH} = V_{DD(IO)} - 0.7$  |     | 20              | -                       | -                                     | mA   |
|                          |                                              | high mode; $V_{OH} = V_{DD(IO)} - 0.7$ |     | 28              | -                       | -                                     | mA   |
| l <sub>OL</sub>          | LOW-level output                             | V <sub>OL</sub> = 0.4 V                |     | 12              | -                       | -                                     | mA   |
|                          | current                                      | low mode                               |     |                 |                         |                                       |      |
|                          |                                              | high mode                              |     | 18              | -                       | -                                     | mA   |
| I <sub>OLS</sub>         | LOW-level<br>short-circuit output<br>current | $V_{OL} = V_{DD}$                      | [5] | -               | -                       |                                       | mA   |
| I <sub>pu</sub>          | pull-up current                              | $V_{I} = 0 V$                          |     | -50             | -80                     | -100                                  | μA   |
| I <sup>2</sup> C-bus pin | s (PIO0_10 and PIO0_11)                      |                                        |     |                 |                         |                                       |      |
| V <sub>IH</sub>          | HIGH-level input voltage                     |                                        |     | $0.7V_{DD(IO)}$ | -                       | -                                     | V    |
| V <sub>IL</sub>          | LOW-level input voltage                      |                                        |     | -               | -                       | 0.3V <sub>DD(I</sub><br><sub>O)</sub> | V    |
| V <sub>hys</sub>         | hysteresis voltage                           |                                        |     | -               | 0.05V <sub>DD(IO)</sub> | -                                     | V    |
| V <sub>OL</sub>          | LOW-level output voltage                     | I <sub>OLS</sub> = 20 mA               |     | -               | -                       | 0.4                                   | V    |
| ILI                      | input leakage current                        | $V_{I} = V_{DD(IO)}$                   | [6] | -               | 2                       | 4                                     | μA   |
|                          |                                              | V <sub>I</sub> = 5 V                   |     | -               | 10                      | 22                                    | μA   |
| Ci                       | capacitance for each<br>I/O pin              | on pins PIO0_10 and PIO0_11            |     | -               | -                       | 8                                     | рF   |
| Oscillator p             | bins                                         |                                        |     |                 |                         |                                       |      |
| V <sub>i(xtal)</sub>     | crystal input voltage                        | see Section 12.1                       |     | 0               | 1.8                     | 1.95                                  | V    |
| V <sub>o(xtal)</sub>     | crystal output voltage                       |                                        |     | 0               | 1.8                     | 1.95                                  | V    |

#### Static characteristics ... continued Table 7. · · · ·

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] Including voltage on outputs in 3-state mode.

 $V_{DD(3V3)}$  and  $V_{DD(IO)}$  supply voltages must be present. [3]

3-state outputs go into 3-state mode when  $V_{\text{DD(IO)}}$  is grounded. [4]

Allowed as long as the current limit does not exceed the maximum current allowed by the device. [5]

[6] To V<sub>SS</sub>.

#### 32-bit ARM Cortex-M0 microcontroller





#### 32-bit ARM Cortex-M0 microcontroller



### 10.3 Electrical pin characteristics



#### 32-bit ARM Cortex-M0 microcontroller





#### **10.4 ADC characteristics**

#### Table 9. ADC static characteristics

 $T_{amb} = -40$  °C to +85 °C unless otherwise specified; ADC frequency 9 MHz,  $V_{DD(3V3)} = 3.0$  V to 3.6 V.

| Symbol              | Parameter                    | Conditions |           | Min | Typ <u>[1]</u> | Max                  | Unit |
|---------------------|------------------------------|------------|-----------|-----|----------------|----------------------|------|
| VIA                 | analog input voltage         |            |           | 0   | -              | V <sub>DD(3V3)</sub> | V    |
| C <sub>ia</sub>     | analog input capacitance     |            |           | -   | -              | 1                    | pF   |
| E <sub>D</sub>      | differential linearity error |            | [2][3][4] | -   | -              | ± 1                  | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity       |            | [2][5]    | -   | -              | $\pm 2.5$            | LSB  |
| Eo                  | offset error                 |            | [2][6]    | -   | -              | ± 1                  | LSB  |
| E <sub>G</sub>      | gain error                   |            | [2][7]    | -   | -              | ± 3                  | LSB  |
| ET                  | absolute error               |            | [2][8]    | -   | -              | ± 3                  | LSB  |
| f <sub>c(ADC)</sub> | ADC conversion frequency     |            |           | -   | -              | 257                  | kHz  |
| R <sub>i</sub>      | input resistance             |            | [9][10]   | -   | -              | 3.9                  | MΩ   |

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

- [2] Conditions:  $V_{SS} = 0$  V,  $V_{DD(3V3)} = 3.3$  V.
- [3] The ADC is monotonic, there are no missing codes.
- [4] The differential linearity error ( $E_D$ ) is the difference between the actual step width and the ideal step width. See Figure 19.
- [5] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See <u>Figure 19</u>.
- [6] The offset error ( $E_0$ ) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See <u>Figure 19</u>.
- [7] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 19</u>.
- [8] The absolute error  $(E_T)$  is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 19.
- [9]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 257 \text{ kHz}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .
- [10] Input resistance R<sub>i</sub> depends on the sampling frequency fs: R<sub>i</sub> = 1 / (f<sub>s</sub> × C<sub>ia</sub>).

#### 32-bit ARM Cortex-M0 microcontroller



#### 11.2 Flash memory

#### Table 12. Dynamic characteristic: flash memory

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD(3V3)}$  over specified ranges.

| Symbol            | Parameter      | Conditions                      | Min          | Max | Unit   |
|-------------------|----------------|---------------------------------|--------------|-----|--------|
| t <sub>er</sub>   | erase time     | for one page (512 byte)         | <u>[1]</u> - | 20  | ms     |
|                   |                | for one sector (4 kB)           | <u>[1]</u>   | 162 | ms     |
|                   |                | for all sectors; mass<br>erase  | <u>[1]</u> - | 20  | ms     |
| t <sub>prog</sub> | programming    | one word (4 bytes)              | <u>[1]</u> - | 49  | μS     |
|                   | time           | four sequential words           | <u>[1]</u> - | 194 | μS     |
|                   |                | 128 bytes (one row of 32 words) | <u>[1]</u> - | 765 | μS     |
| N <sub>endu</sub> | endurance      |                                 | [2] 20000    | -   | cycles |
| t <sub>ret</sub>  | retention time |                                 | 10           | -   | years  |

[1] Erase and programming times are valid over the lifetime of the device (minimum 20000 cycles).

[2] Number of program/erase cycles.

#### 11.3 External clock

#### Table 13. Dynamic characteristic: external clock

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD(3V3)}$  over specified ranges.<sup>[1]</sup>

| Symbol               | Parameter            | Conditions | Min                             | Typ <u>[2]</u> | Max  | Unit |
|----------------------|----------------------|------------|---------------------------------|----------------|------|------|
| f <sub>osc</sub>     | oscillator frequency |            | 1                               | -              | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                              | -              | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $T_{\text{cy(clk)}} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $T_{\text{cy(clk)}} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                               | -              | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                               | -              | 5    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



#### 11.5 I<sup>2</sup>C-bus

#### Table 16. Dynamic characteristic: I<sup>2</sup>C-bus pins

| $T_{amb} = -40 \ ^{\circ}C$ | to +85 | °C.[1 |
|-----------------------------|--------|-------|
|-----------------------------|--------|-------|

| Symbol              | Parameter                    |              | Conditions                  | Min                   | Max | Unit |
|---------------------|------------------------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock frequency          |              | Standard-mode               | 0                     | 100 | kHz  |
|                     |                              |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                              |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time                    | [3][4][5][6] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                              |              | Standard-mode               |                       |     |      |
|                     |                              |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                              |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of the SCL clock  |              | Standard-mode               | 4.7                   | -   | μS   |
|                     |                              |              | Fast-mode                   | 1.3                   | -   | μS   |
|                     |                              |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock |              | Standard-mode               | 4.0                   | -   | μS   |
|                     |                              |              | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                              |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time               | [2][3][7]    | Standard-mode               | 0                     | -   | μS   |
|                     |                              |              | Fast-mode                   | 0                     | -   | μS   |
|                     |                              |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up time             | [8][9]       | Standard-mode               | 250                   | -   | ns   |
|                     |                              |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                              |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.

- [3] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [4] C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall times are allowed.
- [5] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [6] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [7] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time. This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [8] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [9] A Fast-mode l<sup>2</sup>C-bus device can be used in a Standard-mode l<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode l<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.

### **12.** Application information

#### 12.1 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.



### 12.2 XTAL Printed Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.