# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 45MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, Microwire, SPI, SSI, SSP, UART/USART               |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, WDT                                      |
| Number of I/O              | 55                                                                         |
| Program Memory Size        | 64KB (64K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 8K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                  |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-LQFP                                                                    |
| Supplier Device Package    | 64-LQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1225fbd64-301-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M0 microcontroller

## 5. Block diagram

![](_page_1_Figure_4.jpeg)

#### 32-bit ARM Cortex-M0 microcontroller

![](_page_2_Figure_3.jpeg)

### 6.2 Pin description

All pins except the supply pins can have more than one function as shown in <u>Table 3</u>. The pin function is selected through the pin's IOCON register in the IOCONFIG block. The multiplexed functions (see <u>Table 4</u>) include the counter/timer inputs and outputs, the UART receive, transmit, and control functions, and the serial wire debug functions.

For each pin, the default function is listed first together with the pin's reset state.

| Symbol                      | Pin LQFP48 | Pin LQFP64 |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                  |
|-----------------------------|------------|------------|------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_0 to PIO0_31           |            |            |            |                         | I/O  |                       | <b>Port 0</b> — Port 0 is a 32-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block. |
| PIO0_0/RTS0                 | 15         | 19         | [2]        | yes                     | I/O  | I; PU                 | PIO0_0 — General purpose digital input/output pin.                                                                                                                                                           |
|                             |            |            | <u>[J]</u> |                         | 0    | -                     | <b>RTS0</b> — Request To Send output for UART0.                                                                                                                                                              |
| PIO0_1/RXD0/                | 16         | 20         | [2]        | yes                     | I/O  | I; PU                 | PIO0_1 — General purpose digital input/output pin.                                                                                                                                                           |
| C132B0_CAP0/<br>CT32B0_MAT0 |            |            | [3]        |                         | I    | -                     | <b>RXD0</b> — Receiver input for UART0.                                                                                                                                                                      |
| 010200_100100               |            |            |            |                         | I    | -                     | <b>CT32B0_CAP0</b> — Capture input, channel 0 for 32-bit timer 0.                                                                                                                                            |
|                             |            |            |            |                         | 0    | -                     | CT32B0_MAT0 — Match output, channel 0 for 32-bit timer 0.                                                                                                                                                    |
| PIO0_2/TXD0/                | 17         | 21         | [2]        | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                           |
| CT32B0_CAP1/<br>CT32B0_MAT1 |            |            | [3]        |                         | 0    | -                     | <b>TXD0</b> — Transmitter output for UART0.                                                                                                                                                                  |
| 010200_10/11                |            |            |            |                         | I    | -                     | CT32B0_CAP1 — Capture input, channel 1 for 32-bit timer 0.                                                                                                                                                   |
|                             |            |            |            |                         | 0    | -                     | CT32B0_MAT1 — Match output, channel 1 for 32-bit timer 0.                                                                                                                                                    |
| PIO0_3/DTR0/                | 18         | 22         | [2]        | yes                     | I/O  | I; PU                 | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                           |
| C132B0_CAP2/<br>CT32B0_MAT2 |            |            | [3]        |                         | 0    | -                     | <b>DTR0</b> — Data Terminal Ready output for UART0.                                                                                                                                                          |
| 010200_10/112               |            |            |            |                         | I    | -                     | CT32B0_CAP2 — Capture input, channel 2 for 32-bit timer 0.                                                                                                                                                   |
|                             |            |            |            |                         | 0    | -                     | CT32B0_MAT2 — Match output, channel 2 for 32-bit timer 0.                                                                                                                                                    |
| PIO0_4/DSR0/                | 19         | 23         | [2]        | yes                     | I/O  | I; PU                 | PIO0_4 — General purpose digital input/output pin.                                                                                                                                                           |
| CT32B0_CAP3/<br>CT32B0_MAT3 |            |            | [3]        |                         | I    | -                     | <b>DSR0</b> — Data Set Ready input for UART0.                                                                                                                                                                |
| 010200_10/110               |            |            |            |                         | I    | -                     | CT32B0_CAP3 — Capture input, channel 3 for 32-bit timer 0.                                                                                                                                                   |
|                             |            |            |            |                         | 0    | -                     | CT32B0_MAT3 — Match output, channel 3 for 32-bit timer 0.                                                                                                                                                    |
| PIO0_5/DCD0                 | 20         | 24         | [2]        | yes                     | I/O  | I; PU                 | PIO0_5 — General purpose digital input/output pin.                                                                                                                                                           |
|                             |            |            | [3]        |                         | I    | -                     | <b>DCD0</b> — Data Carrier Detect input for UART0.                                                                                                                                                           |
| PIO0_6/RI0/                 | 21         | 25         | [2]        | yes                     | I/O  | I; PU                 | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                           |
| CT32B1_CAP0/                |            |            | [3]        |                         | I    | -                     | RIO — Ring Indicator input for UARTO.                                                                                                                                                                        |
| UT32DT_IVIATU               |            |            |            |                         | I    | -                     | CT32B1_CAP0 — Capture input, channel 0 for 32-bit timer 1.                                                                                                                                                   |
|                             |            |            |            |                         | 0    | -                     | CT32B1_MAT0 — Match output, channel 0 for 32-bit timer 1.                                                                                                                                                    |

Table 3.LPC122x pin description

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                           | Pin LQFP48 | Pin LQFP64 |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                  |
|----------------------------------|------------|------------|------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_5/AD7/                      | 41         | 53         | [6]        | no                      | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| CT16B1_CAP0/                     |            |            | [3]        |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                                                                |
|                                  |            |            |            |                         | I    | -                     | <b>CT16B1_CAP0</b> — Capture input, channel 0 for 16-bit timer 1.                                                                                                                                                                                            |
|                                  |            |            |            |                         | 0    | -                     | CT16B1_MAT0 — Match output, channel 0 for 16-bit timer 1.                                                                                                                                                                                                    |
| PIO1_6/                          | 42         | 54         | [2]        | no                      | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| CT16B1_CAP1/<br>CT16B1_MAT1      |            |            | [3]        |                         | I    | -                     | <b>CT16B1_CAP1</b> — Capture input, channel 1 for 16-bit timer 1.                                                                                                                                                                                            |
|                                  |            |            |            |                         | 0    | -                     | CT16B1_MAT1 — Match output, channel 1 for 16-bit timer 1.                                                                                                                                                                                                    |
| PIO2_0 to PIO2_15                |            |            |            |                         | I/O  |                       | <b>Port 2</b> — Port 2 is a 32-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_16 through PIO2_31 are not available. |
| PIO2_0/                          | -          | 29         | [2]<br>[2] | no                      | I/O  | I; PU                 | <b>PIO2_0</b> — General purpose digital input/output pin.                                                                                                                                                                                                    |
| CT16B0_CAP0/<br>CT16B0_MAT0/     |            |            | <u>[J]</u> |                         |      | -                     | <b>CT16B0_CAP0</b> — Capture input, channel 0 for 16-bit timer 0.                                                                                                                                                                                            |
| RTS0                             |            |            |            |                         | 0    | -                     | CT16B0_MAT0 — Match output, channel 0 for 16-bit timer 0.                                                                                                                                                                                                    |
|                                  |            |            |            |                         | 0    | -                     | <b>RTS0</b> — Request To Send output for UART0.                                                                                                                                                                                                              |
| PIO2_1/                          | -          | 30         | [2]        | no                      | I/O  | I; PU                 | PIO2_1 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| CT16B0_CAP1/<br>CT16B0_MAT1/RXD0 |            |            | [3]        |                         | I    | -                     | <b>CT16B0_CAP1</b> — Capture input, channel 1 for 16-bit timer 0.                                                                                                                                                                                            |
|                                  |            |            |            |                         | 0    | -                     | CT16B0_MAT1 — Match output, channel 1 for 16-bit timer 0.                                                                                                                                                                                                    |
|                                  |            |            |            |                         | I    | -                     | <b>RXD0</b> — Receiver input for UART0.                                                                                                                                                                                                                      |
| PIO2_2/                          | -          | 31         | [2]<br>[3] | no                      | I/O  | I; PU                 | <b>PIO2_2</b> — General purpose digital input/output pin.                                                                                                                                                                                                    |
| CT16B1_CAP0/<br>CT16B1_MAT0/TXD0 |            |            | []         |                         | I    | -                     | <b>CT16B1_CAP0</b> — Capture input, channel 0 for 16-bit timer 1.                                                                                                                                                                                            |
|                                  |            |            |            |                         | 0    | -                     | CT16B1_MAT0 — Match output, channel 0 for 16-bit timer 1.                                                                                                                                                                                                    |
|                                  |            |            |            |                         | 0    | -                     | <b>TXD0</b> — Transmitter output for UART0.                                                                                                                                                                                                                  |
| PIO2_3/                          | -          | 32         | [2]        | no                      | I/O  | I; PU                 | PIO2_3 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| CT16B1_CAP1/<br>CT16B1_MAT1/DTR0 |            |            | [3]        |                         | I    | -                     | <b>CT16B1_CAP1</b> — Capture input, channel 1 for 16-bit timer 1.                                                                                                                                                                                            |
|                                  |            |            |            |                         | 0    | -                     | CT16B1_MAT1 — Match output, channel 1 for 16-bit timer 1.                                                                                                                                                                                                    |
|                                  |            |            |            |                         | 0    | -                     | <b>DTR0</b> — Data Terminal Ready output for UART0.                                                                                                                                                                                                          |
| PIO2_4/                          | -          | 33         | [2]        | no                      | I/O  | I; PU                 | PIO2_4 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| C132B0_CAP0/<br>CT32B0_MAT0/CTS0 |            |            | [3]        |                         | I    | -                     | <b>CT32B0_CAP0</b> — Capture input, channel 0 for 32-bit timer 0.                                                                                                                                                                                            |
|                                  |            |            |            |                         | 0    | -                     | CT32B0_MAT0 — Match output, channel 0 for 32-bit timer 0.                                                                                                                                                                                                    |
|                                  |            |            |            |                         | I    | -                     | <b>CTS0</b> — Clear To Send input for UART0.                                                                                                                                                                                                                 |
| PIO2_5/                          | -          | 34         | [2]        | no                      | I/O  | I; PU                 | PIO2_5 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| CT32BU_CAP1/<br>CT32B0_MAT1/RI0  |            |            | []]        |                         | I    | -                     | <b>CT32B0_CAP1</b> — Capture input, channel 1 for 32-bit timer 0.                                                                                                                                                                                            |
| · · ·                            |            |            |            |                         | 0    | -                     | <b>CT32B0_MAT1</b> — Match output, channel 1 for 32-bit timer 0.                                                                                                                                                                                             |
|                                  |            |            |            |                         | I    | -                     | <b>RI0</b> — Ring Indicator input for UART0.                                                                                                                                                                                                                 |

#### Table 3. LPC122x pin description ...continued

#### **NXP Semiconductors**

## LPC122x

#### 32-bit ARM Cortex-M0 microcontroller

![](_page_5_Figure_3.jpeg)

Fig 4. LPC122x memory map

## 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.5.1 Features

• Controls system exceptions and peripheral interrupts.

- In the LPC122x, the NVIC supports 32 vectored interrupts. In addition, up to 12 of the individual GPIO inputs are NVIC-vector capable.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.
- Non-maskable Interrupt (NMI) can be programmed to use any of the peripheral interrupts. The NMI is not available on an external pin.

#### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 55 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, a rising edge or falling edge, or both.

#### 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

#### 7.6.1 Features

- Programmable pull-up resistor.
- Programmable digital glitch filter.
- Programmable input inverter.
- Programmable drive current.
- Programmable open-drain mode.

#### 7.7 Micro DMA controller

The micro DMA controller enables memory-to-memory, memory-to-peripheral, and peripheral-to-memory data transfers. The supported peripherals are: UART0 (transmit and receive), UART1 (transmit and receive), SSP/SPI (transmit and receive), ADC, RTC, 32-bit counter/timer 0 (match output channels 0 and 1), 32-bit counter/timer 1 (match output channels 0 and 1), 16-bit counter/timer 0 (match output channel 0), 16-bit counter/timer 1 (match output channel 0), comparator 0, comparator 1, GPIO0 to GPIO2.

#### 7.7.1 Features

- Single AHB-Lite master for transferring data using a 32-bit address bus and 32-bit data bus.
- 21 DMA channels.
- Handshake signals and priority level programmable for each channel.
- Each priority level arbitrates using a fixed priority that is determined by the DMA channel number.

#### 7.10.1 Features

- 16-byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Auto-baud capabilities and FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode (UART0).
- Support for modem control (UART0).

#### 7.11 SSP/SPI serial I/O controller

The LPC122x contain one SSP/SPI controller. The SSP/SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### 7.11.1 Features

- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

#### 7.12 I<sup>2</sup>C-bus serial I/O controller

The LPC122x contain one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

#### 7.12.1 Features

- The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-compliant bus interface with open-drain pins and supports I<sup>2</sup>C Fast-mode Plus with bit rates of up to 1 Mbit/s.
- Programmable digital glitch filter providing a 60 ns to 1 μs input filter.
- Easy to configure as master, slave, or master/slave.
- Programmable clocks allow versatile rate control.

- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the Internal RC oscillator (IRC) or the Watchdog oscillator. This gives a wide range of potential timing choices of Watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring for increased reliability.

### 7.17 Real-time clock (RTC)

The RTC provides a basic alarm function or can be used as a long time base counter. The RTC generates an interrupt after counting for a programmed number of cycles of the RTC clock input.

#### 7.17.1 Features

- Uses dedicated 32 kHz ultra low-power oscillator.
- Selectable clock inputs: RTC oscillator (1 Hz, delayed 1 Hz, or 1 kHz clock) or main clock with programmable clock divider.
- 32-bit counter.
- Programmable 32-bit match/compare register.
- Software maskable interrupt when counter and compare registers are identical.
- Generates wake-up from Deep-sleep and Deep power-down modes.

#### 7.18 Clocking and power control

#### 7.18.1 Crystal oscillators

The LPC122x include four independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), the RTC 32 kHz oscillator (for the RTC only), and the Watchdog oscillator. Except for the RTC oscillator, each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC122x will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 5 for an overview of the LPC122x clock generation.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. The ARM processor clock frequency is referred to as CCLK elsewhere in this document.

#### 7.18.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 7.8 kHz and 1.7 MHz. The frequency spread over processing and temperature is  $\pm 40$  %.

#### 7.18.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.18.3 Clock output

The LPC122x features a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

#### 7.18.4 Wake-up process

The LPC122x begin operation at power-up and when awakened from Deep power-down mode by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the main oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

#### 7.18.5 Power control

The LPC122x support a variety of power control features. There are three special modes of processor power reduction: Sleep mode, Deep-sleep mode, and Deep power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.18.5.1 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

An external pull-up resistor is required on the RESET pin if Deep power-down mode is used.

#### 7.19.3 Brownout detection

The LPC122x includes four levels for monitoring the voltage on the  $V_{DD(3V3)}$  pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. An additional threshold level can be selected to cause a forced reset of the chip.

#### 7.19.4 Code security (Code Read Protection - CRP)

This feature of the LPC122x allows user to enable different levels of security in the system so that access to the on-chip flash and use of the SWD and ISP can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased.
- CRP2 disables access to chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected fully disables any access to chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_12 pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via UART0.

#### CAUTION

![](_page_10_Picture_13.jpeg)

If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin PIO0\_12 for valid user code can be disabled.

#### 7.19.5 APB interface

The APB peripherals are located on one APB bus.

#### 7.19.6 AHB-Lite

The AHB-Lite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM.

#### 7.19.7 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs.

#### 7.20 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug is supported.

#### 7.21 Integer division routines

The LPC122x contain performance-optimized integer division routines with support for up to 32-bit width in the numerator and denominator. Routines for signed and unsigned division and division with remainder are available. The integer division routines are ROM-based to reduce code-size.

## 10.5 BOD static characteristics

## Table 10. BOD static characteristics<sup>[1]</sup>

| $I_{amb} = 25 \ ^{\circ}C.$ |  |
|-----------------------------|--|
|-----------------------------|--|

| Symbol          | Parameter         | Conditions        | Min | Тур  | Max | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| V <sub>th</sub> | threshold voltage | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.25 | -   | V    |
|                 |                   | de-assertion      | -   | 2.39 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.54 | -   | V    |
|                 |                   | de-assertion      | -   | 2.67 | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.83 | -   | V    |
|                 |                   | de-assertion      | -   | 2.93 | -   | V    |
|                 |                   | reset level 1     |     |      |     |      |
|                 |                   | assertion         | -   | 2.04 | -   | V    |
|                 |                   | de-assertion      | -   | 2.18 | -   | V    |
|                 |                   | reset level 2     |     |      |     |      |
|                 |                   | assertion         | -   | 2.34 | -   | V    |
|                 |                   | de-assertion      | -   | 2.47 | -   | V    |
|                 |                   | reset level 3     |     |      |     |      |
|                 |                   | assertion         | -   | 2.62 | -   | V    |
|                 |                   | de-assertion      | -   | 2.76 | -   | V    |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *LPC122x* user manual.

## **11. Dynamic characteristics**

#### 11.1 Power-up ramp conditions

#### Table 11. Power-up characteristics

| $T_{amb} = -40$ | °C to | +85 | °C. |
|-----------------|-------|-----|-----|
|-----------------|-------|-----|-----|

| Symbol            | Parameter     | Conditions                                               |        | Min | Тур | Max | Unit |
|-------------------|---------------|----------------------------------------------------------|--------|-----|-----|-----|------|
| tr                | rise time     | at t = t <sub>1</sub> : 0 < V <sub>I</sub> $\leq$ 400 mV | [1]    | 0   | -   | 500 | ms   |
| t <sub>wait</sub> | wait time     |                                                          | [1][2] | 12  | -   | -   | μS   |
| VI                | input voltage | at $t = t_1$ on pin $V_{DD}$                             |        | 0   | -   | 400 | mV   |

[1] See Figure 20.

[2] The wait time specifies the time the power supply must be at levels below 400 mV before ramping up.

![](_page_13_Figure_10.jpeg)

#### 11.2 Flash memory

#### Table 12. Dynamic characteristic: flash memory

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD(3V3)}$  over specified ranges.

| Symbol            | Parameter      | Conditions                      | Min          | Max | Unit   |
|-------------------|----------------|---------------------------------|--------------|-----|--------|
| t <sub>er</sub>   | erase time     | for one page (512 byte)         | <u>[1]</u> - | 20  | ms     |
|                   |                | for one sector (4 kB)           | <u>[1]</u>   | 162 | ms     |
|                   |                | for all sectors; mass<br>erase  | <u>[1]</u> - | 20  | ms     |
| t <sub>prog</sub> | programming    | one word (4 bytes)              | <u>[1]</u> - | 49  | μS     |
|                   | time           | four sequential words           | <u>[1]</u> - | 194 | μS     |
|                   |                | 128 bytes (one row of 32 words) | <u>[1]</u> - | 765 | μS     |
| N <sub>endu</sub> | endurance      |                                 | [2] 20000    | -   | cycles |
| t <sub>ret</sub>  | retention time |                                 | 10           | -   | years  |

[1] Erase and programming times are valid over the lifetime of the device (minimum 20000 cycles).

[2] Number of program/erase cycles.

### 11.3 External clock

#### Table 13. Dynamic characteristic: external clock

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD(3V3)}$  over specified ranges.<sup>[1]</sup>

| Symbol               | Parameter            | Conditions | Min                             | Typ <u>[2]</u> | Max  | Unit |
|----------------------|----------------------|------------|---------------------------------|----------------|------|------|
| f <sub>osc</sub>     | oscillator frequency |            | 1                               | -              | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                              | -              | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $T_{\text{cy(clk)}} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $T_{\text{cy(clk)}} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                               | -              | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                               | -              | 5    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

![](_page_14_Figure_15.jpeg)

#### 11.4 Internal oscillators

## Table 14. Dynamic characteristic: internal oscillators

| $I_{amb} = -40$      | $C_{10} + 65 C, v_{DD(3V3)} $ over specif | ieu ranges. <u>m</u> |       |                |       |      |
|----------------------|-------------------------------------------|----------------------|-------|----------------|-------|------|
| Symbol               | Parameter                                 | Conditions           | Min   | Typ <u>[2]</u> | Мах   | Unit |
| f <sub>osc(RC)</sub> | internal RC oscillator frequency          | -                    | 11.88 | 12             | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

![](_page_15_Figure_8.jpeg)

#### Table 15. Dynamic characteristics: Watchdog oscillator

| Symbol                | Parameter                        | Conditions                                                  |        | Min | Typ <u>[1]</u> | Max | Unit |
|-----------------------|----------------------------------|-------------------------------------------------------------|--------|-----|----------------|-----|------|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 7.8            | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 1700           | -   | kHz  |

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] The typical frequency spread over processing and temperature (T<sub>amb</sub> =  $-40 \degree C$  to +85  $\degree C$ ) is ±40 %.

[3] See the LPC122x user manual.

#### 11.5 I<sup>2</sup>C-bus

#### Table 16. Dynamic characteristic: I<sup>2</sup>C-bus pins

| $T_{amb} = -40 \ ^{\circ}C t$ | to +85 | °C.[1 |
|-------------------------------|--------|-------|
|-------------------------------|--------|-------|

| Symbol              | Parameter                    |              | Conditions                  | Min                   | Max | Unit |
|---------------------|------------------------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock frequency          |              | Standard-mode               | 0                     | 100 | kHz  |
|                     |                              |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                              |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time                    | [3][4][5][6] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                              |              | Standard-mode               |                       |     |      |
|                     |                              |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                              |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of the SCL clock  |              | Standard-mode               | 4.7                   | -   | μS   |
|                     |                              |              | Fast-mode                   | 1.3                   | -   | μS   |
|                     |                              |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock |              | Standard-mode               | 4.0                   | -   | μS   |
|                     |                              |              | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                              |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time               | [2][3][7]    | Standard-mode               | 0                     | -   | μS   |
|                     |                              |              | Fast-mode                   | 0                     | -   | μS   |
|                     |                              |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up time             | [8][9]       | Standard-mode               | 250                   | -   | ns   |
|                     |                              |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                              |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.

- [3] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [4] C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall times are allowed.
- [5] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [6] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [7] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time. This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [8] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [9] A Fast-mode l<sup>2</sup>C-bus device can be used in a Standard-mode l<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode l<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.

![](_page_17_Figure_3.jpeg)

Fig 26. Package outline SOT313-2 (LQFP48)

32-bit ARM Cortex-M0 microcontroller

## 14. Soldering

![](_page_18_Figure_4.jpeg)

Fig 27. Reflow soldering of the LQFP48 package

## 17. Legal information

### 17.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

#### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

LPC122X

58 of 61

#### 32-bit ARM Cortex-M0 microcontroller

## **19. Contents**

| 1        | General description                         | . 1        |
|----------|---------------------------------------------|------------|
| 2        | Features and benefits                       | 1          |
| 3        | Applications                                | . 3        |
| 4        | Ordering information                        | . 3        |
| 4.1      | Ordering options                            | 4          |
| 5        | Block diagram                               | 5          |
| 6        | Pinning information                         | . 6        |
| 6.1      | Pinning                                     | 6          |
| 6.2      | Pin description                             | 8          |
| 7        | Functional description                      | . 16       |
| 7.1      | ARM Cortex-M0 processor                     | . 16       |
| 7.1.1    | System tick timer                           | . 16       |
| 7.2      | On-chip flash program memory                | . 16       |
| 7.3      | On-chip SRAM                                | . 16       |
| 7.4      | Memory map                                  | . 16       |
| 7.5      | Nested Vectored Interrupt Controller (NVIC) | . 17       |
| 7.5.1    | Features                                    | . 17       |
| 7.5.2    | Interrupt sources                           | . 18       |
| 7.6      | IOCONFIG block                              | . 18       |
| 7.6.1    | Features                                    | . 18       |
| 7.7      | Micro DMA controller                        | . 18       |
| 7.7.1    |                                             | . 18       |
| 7.8      |                                             | . 19       |
| 7.8.1    |                                             | . 19       |
| 7.9      |                                             | 10         |
| 7.9.1    |                                             | . 19<br>10 |
| 7.10     | Features                                    | 20         |
| 7.10.1   | SSP/SPI serial I/O controller               | 20         |
| 7.11.1   | Features                                    | . 20       |
| 7.12     | I <sup>2</sup> C-bus serial I/O controller  | . 20       |
| 7.12.1   | Features                                    | . 20       |
| 7.13     | 10-bit ADC                                  | . 21       |
| 7.13.1   | Features                                    | . 21       |
| 7.14     | Comparator block                            | . 21       |
| 7.14.1   | Features                                    | . 21       |
| 7.15     | General purpose external event              |            |
|          | counter/timers                              | . 22       |
| 7.15.1   | Features                                    | . 22       |
| 7.16     | Windowed WatchDog timer (WWDT)              | . 22       |
| 7.16.1   | Features                                    | . 22       |
| 7.17     | Real-time clock (RTC)                       | . 23       |
| 7.17.1   |                                             | . 23       |
| 7.18     |                                             | . 23       |
| 7.10.1   | Liptornal DC appillator                     | . 23       |
| 7.10.1.1 |                                             | . 24<br>24 |
| 1.18.1.2 | System oscillator                           | . 24       |

| 7.18.1.3 | Watchdog oscillator                        | 25 |
|----------|--------------------------------------------|----|
| 7.18.2   | System PLL                                 | 25 |
| 7.18.3   | Clock output                               | 25 |
| 7.18.4   | Wake-up process                            | 25 |
| 7.18.5   | Power control                              | 25 |
| 7.18.5.1 | Sleep mode                                 | 25 |
| 7.18.5.2 | Deep-sleep mode                            | 26 |
| 7.18.5.3 | Deep power-down mode                       | 26 |
| 7.19     | System control                             | 26 |
| 7.19.1   | Start logic                                | 26 |
| 7.19.2   | Reset                                      | 26 |
| 7.19.3   | Brownout detection                         | 27 |
| 7.19.4   | Code security (Code Read Protection - CRP) | 27 |
| 7.19.5   | APB interface                              | 27 |
| 7.19.6   | AHB-Lite                                   | 27 |
| 7.19.7   |                                            | 27 |
| 7.20     | Emulation and debugging                    | 28 |
| 7.21     |                                            | 28 |
| 8        | Limiting values                            | 29 |
| 9        | Thermal characteristics                    | 30 |
| 9.1      | Thermal characteristics                    | 30 |
| 10       | Static characteristics                     | 31 |
| 10.1     | Peripheral power consumption               | 34 |
| 10.2     | Power consumption                          | 34 |
| 10.3     | Electrical pin characteristics             | 38 |
| 10.4     | ADC characteristics                        | 42 |
| 10.5     | BOD static characteristics                 | 44 |
| 11       | Dynamic characteristics                    | 45 |
| 11.1     | Power-up ramp conditions                   | 45 |
| 11.2     | Flash memory                               | 45 |
| 11.3     | External clock                             | 46 |
| 11.4     | Internal oscillators                       | 47 |
| 11.5     | I <sup>2</sup> C-bus                       | 47 |
| 12       | Application information                    | 50 |
| 12.1     | XTAL input                                 | 50 |
| 12.2     | XTAL Printed Circuit Board (PCB) layout    |    |
|          | guidelines                                 | 50 |
| 12.3     | ElectroMagnetic Compatibility (EMC)        | 51 |
| 13       | Package outline                            | 52 |
| 14       | Soldering                                  | 54 |
| 15       | Abbraviations                              | 59 |
| 15       |                                            | 50 |
| 16       | Revision history                           | 57 |
| 17       | Legal information                          | 58 |
| 17.1     | Data sheet status                          | 58 |
| 17.2     | Definitions                                | 58 |
| 17.3     | Disclaimers                                | 58 |
|          |                                            |    |

#### continued >>