# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ST7                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 8MHz                                                                   |
| Connectivity               | CANbus, LINbusSCI, SPI                                                 |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 48                                                                     |
| Program Memory Size        | 48KB (48K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 2K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                            |
| Data Converters            | A/D 16x10b                                                             |
| Oscillator Type            | External                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | -                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f561ar7tae |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| F    | Pin n | 0    |                           |     | Le             | evel |       |     | Ρ   | ort |     |                 | Main                    |                                  |                       |
|------|-------|------|---------------------------|-----|----------------|------|-------|-----|-----|-----|-----|-----------------|-------------------------|----------------------------------|-----------------------|
| 64   | 44    | 32   | Pin Name                  | vpe | Ħ              | ut   |       | Inp | out |     | Out | tput            | function                | Alternate                        | function              |
| LQFP | LQFP  | LQFP |                           | É.  | lnpu           | Outp | float | ndw | int | ana | ОD  | д               | reset)                  |                                  |                       |
| 23   | 14    | 11   | PB6 / AIN2 /<br>T16_OCMP1 | I/O | CT             |      | x     | х   |     | RB  | х   | х               | Port B6                 | TIM16 Out-<br>put Com-<br>pare 1 | ADC Analog<br>Input 2 |
| 24   | 15    | -    | V <sub>SS_2</sub>         | S   |                |      |       |     |     |     |     |                 | Digital G               | round Voltage                    |                       |
| 25   | 16    | -    | V <sub>DD_2</sub>         | S   |                |      |       |     |     |     |     |                 | Digital M               | ain Supply Vol                   | tage                  |
| 26   | 17    | 12   | PB7 /AIN3 /<br>T16_OCMP2  | I/O | CT             |      | x     | х   |     | RB  | х   | х               | Port B7                 | TIM16 Out-<br>put Com-<br>pare 2 | ADC Analog<br>Input 3 |
| 27   | 18    | 13   | PC0 / AIN4 /<br>T16_ICAP1 | I/O | CT             |      | x     | х   |     | RB  | х   | х               | Port C0                 | TIM16 Input<br>Capture 1         | ADC Analog<br>Input 4 |
| 28   | 19    | 14   | PC1 (HS) / T16_ICAP2      | I/O | $C_T$          | HS   | Χ     | е   | i2  |     | Х   | Х               | Port C1                 | TIM16 Input 0                    | Capture 2             |
| 29   | 20    | 15   | PC2 (HS) /<br>T16_EXTCLK  | I/O | CT             | HS   | x     |     | ei2 |     | х   | х               | Port C2                 | TIM16 Extern                     | al Clock input        |
| 30   | 21    | -    | PE4                       | I/O | $T_T$          |      | Χ     | Х   |     |     | Х   | X               | Port E4                 |                                  |                       |
| 31   | -     | -    | NC                        |     |                |      |       |     |     |     | Not | Con             | nected                  |                                  |                       |
| 32   | 22    | 16   | V <sub>PP</sub>           | Ι   |                |      |       |     |     | 3   | ),  |                 | Flash pro<br>tied low i | ogramming volt<br>n user mode.   | age. Must be          |
| 33   | 23    | 17   | PC3 / CANRX               | I/O | $C_T$          |      | X     | Х   | 2   |     | Х   | Х               | Port C3                 | CAN Receive Data Input           |                       |
| 34   | 24    | 18   | PC4 / CANTX               | I/O | $C_T$          |      | Χ     |     |     |     |     | X <sup>2)</sup> | Port C4                 | CAN Transmit Data Output         |                       |
| 35   | -     | -    | PE5                       | I/O | TT             | /    | X     | Х   |     |     | Х   | Х               | Port E5                 |                                  |                       |
| 36   | 25    | -    | PE6 / AIN5                | I/O | TT             | 21   | Χ     | Х   |     | Х   | Х   | Х               | Port E6                 | ADC Analog Input 5               |                       |
| 37   | 26    | 19   | PC5 /MISO                 | I/O | CT             |      | Х     | Х   |     |     | Х   | Х               | Port C5                 | SPI Master Ir                    | n/Slave Out           |
| 38   | 27    | 20   | PC6 / MOSI                | 1/0 | $C_T$          |      | X     | Х   |     |     | Х   | Х               | Port C6                 | SPI Master C                     | out/Slave In          |
| 39   | 28    | 21   | PC7 /SCK                  | I/O | $C_T$          |      | X     | Х   |     |     | Х   | Х               | Port C7                 | SPI Serial Clo                   | ock                   |
| 40   | -     | -    | V <sub>SS_1</sub>         | S   |                |      |       |     |     |     |     |                 | Digital G               | round Voltage                    |                       |
| 41   | -     | -    | V <sub>DD_1</sub>         | S   |                |      |       |     |     |     |     |                 | Digital M               | ain Supply Vol                   | tage                  |
| 42   | 29    | 22   | PD0 / <u>SS</u> / AIN6    | I/O | CT             |      | x     | е   | i3  | х   | х   | х               | Port D0                 | SPI Slave<br>Select              | ADC Analog<br>Input 6 |
| 43   | 2     | ).   | PE7                       | I/O | Τ <sub>T</sub> |      | Χ     | Х   |     |     | Х   | Х               | Port E7                 |                                  |                       |
| 44   | 2     | -    | PF0                       | I/O | $T_{T}$        |      | X     | Х   |     |     | Х   | Х               | Port F0                 |                                  |                       |
| 45   | 30    | -    | PF1 / AIN7                | I/O | Τ <sub>T</sub> |      | Х     | Х   |     | Х   | Х   | Х               | Port F1                 | ADC Analog                       | Input 7               |
| 46   | 31    | -    | PF2 / AIN8                | I/O | Τ <sub>T</sub> |      | Χ     | Х   |     | Х   | Х   | Х               | Port F2                 | ADC Analog                       | Input 8               |
| 47   | 32    | 23   | PD1 / SCI1_RDI            | I/O | CT             |      | x     |     | ei3 |     | х   | х               | Port D1                 | LINSCI1 Rec<br>put               | eive Data in-         |
| 48   | 33    | 24   | PD2 / SCI1_TDO            | I/O | CT             |      | x     | х   |     |     | х   | х               | Port D2                 | LINSCI1 Trar<br>output           | nsmit Data            |
| 49   | -     | -    | PF3 / AIN9                | I/O | Τ <sub>Τ</sub> |      | Χ     | Х   |     | Х   | Х   | Х               | Port F3                 | ADC Analog                       | Input 9               |
| 50   | -     | -    | PF4                       | I/O | $T_T$          |      | Χ     | Х   |     |     | Х   | Х               | Port F4                 |                                  |                       |
| 51   | -     | -    | TLI                       | Ι   | $C_T$          |      | Χ     |     | Х   |     |     |                 | Top level               | interrupt input                  | pin                   |
| 52   | 34    | -    | PF5                       | I/O | $T_{T}$        |      | Χ     | Х   |     |     | Х   | Х               | Port F5                 |                                  |                       |
| 53   | 35    | 25   | PD3 (HS) / SCI2_SCK       | I/O | C <sub>T</sub> | HS   | x     | Х   |     |     | х   | х               | Port D3                 | LINSCI2 Seri<br>put              | al Clock Out-         |

#### CENTRAL PROCESSING UNIT (Cont'd)

#### Condition Code Register (CC)

Read/Write

Reset Value: 111x1xxx

| 7 |   |    |   |    |   |   | 0 |
|---|---|----|---|----|---|---|---|
| 1 | 1 | 11 | Н | 10 | Ν | Z | С |

The 8-bit Condition Code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions.

These bits can be individually tested and/or controlled by specific instructions.

#### **Arithmetic Management Bits**

Bit  $4 = \mathbf{H}$  Half carry.

This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions.

0: No half carry has occurred. 1: A half carry has occurred.

This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines.

#### Bit 2 = N Negative.

This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It's a copy of the result  $7^{th}$  bit.

0: The result of the last operation is positive or null.

1: The result of the last operation is negative (that is, the most significant bit is a logic 1).

This bit is accessed by the JRMI and JRPL instructions.

#### Bit 1 = **Z** Zero.

This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero.

- 0: The result of the last operation is different from zero.
- 1: The result of the last operation is zero.

This bit is accessed by the JREQ and JRNE test instructions.

#### Bit 0 = C Carry/borrow.

This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation.

0: No overflow or underflow has occurred.

1: An overflow or underflow has occurred.

This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions.

#### Interrupt Management Bits

#### Bit 5,3 = 11, 10 Interrupt

The combination of the I1 and I0 bits gives the current interrupt software priority.

| Interrupt Software Priority   | 11 | 10 |
|-------------------------------|----|----|
| Level 0 (main)                | 1  | 0  |
| Level 1                       | 0  | 1  |
| Level 2                       | 0  | 0  |
| Level 3 (= interrupt disable) | 1  | 1  |

These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (IxSPR). They can be also set/ cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions.

See the interrupt management chapter for more details.

#### INTERRUPTS (Cont'd)

#### 7.3 INTERRUPTS AND LOW POWER MODES

All interrupts allow the processor to exit the WAIT low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the HALT modes (see column "Exit from HALT" in "Interrupt Mapping" table). When several pending interrupts are present while exiting HALT mode, the first one serviced can only be an interrupt with exit from HALT mode capability and it is selected through the same decision process shown in Figure 18.

**Note:** If an interrupt, that is not able to Exit from HALT mode, is pending with the highest priority when exiting HALT mode, this interrupt is serviced after the first one serviced.



#### 7.4 CONCURRENT & NESTED MANAGEMENT

The following Figure 19 and Figure 20 show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in Figure 20. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt.

**Warning**: A stack overflow may occur without notifying the software of the failure.



Figure 20. Nested Interrupt Management

<u>ل</u>رک



### I/O PORTS (Cont'd)

#### Figure 32. I/O Port General Block Diagram



### Table 12. I/O Port Mode Options

|        | Configuration Mode              | Pull-Up | P-Buffor | Diodes             |                    |  |
|--------|---------------------------------|---------|----------|--------------------|--------------------|--|
|        | comgutation mode                | Full-Op | F-Duilei | to V <sub>DD</sub> | to V <sub>SS</sub> |  |
| Input  | Floating with/without Interrupt | Off     | Off      |                    | On                 |  |
| Input  | Pull-up with/without Interrupt  | On      |          | On                 |                    |  |
|        | Push-pull                       | Off     | On       | 011                |                    |  |
| Output | Open Drain (logic level)        | Oli     | Off      |                    |                    |  |
|        | True Open Drain                 | NI      | NI       | NI (see note)      |                    |  |

Legend: NI - not implemented

Off - implemented not activated On - implemented and activated **Note**: The diode to  $V_{DD}$  is not implemented in the true open drain pads. A local protection between the pad and  $V_{SS}$  is implemented to protect the device against positive stress.

## I/O PORTS (Cont'd)

### Table 14. Port Configuration

| Port   | Din nomo | In             | put                      | Out                      | put        |  |
|--------|----------|----------------|--------------------------|--------------------------|------------|--|
| FUIL   | Fininame | OR = 0         | OR = 1                   | OR = 0                   | OR = 1     |  |
|        | PA0      |                | pull-up interrupt (ei0)  |                          |            |  |
|        | PA1      |                | floating interrupt (ei0) |                          |            |  |
|        | PA2      |                | pull-up interrupt (ei0)  |                          |            |  |
| Port A | PA3      | floating       | floating interrupt (ei0) | opon drain               | puch pull  |  |
| FUILA  | PA4      | noating        | pull-up interrupt (ei0)  | openulain                | pusii-puli |  |
|        | PA5      |                | floating interrupt (ei0) |                          |            |  |
|        | PA6      |                | pull-up interrupt (ei0)  |                          |            |  |
|        | PA7      |                | floating interrupt (ei0) |                          | .(5)       |  |
|        | PB0      |                | pull-up interrupt (ei1)  |                          |            |  |
|        | PB1      |                | floating interrupt (ei1) |                          |            |  |
| Port B | PB2      | flooting       | pull-up interrupt (ei1)  | anon drain               |            |  |
|        | PB3      | noating        | floating interrupt (ei1) | openulain                | pusn-puii  |  |
|        | PB4      |                | pull-up interrupt (ei1)  |                          |            |  |
|        | PB5      |                | floating interrupt (ei1) | 0                        |            |  |
|        | PC0      |                | pull-up                  | $\langle \Theta \rangle$ |            |  |
|        | PC1      | floating       | pull-up interrupt (ei2)  | opon drain               | puch pull  |  |
| Port C | PC2      | noating        | floating interrupt (ei2) | openulain                | pusii-puli |  |
| 10110  | PC3      |                | pull-up                  |                          |            |  |
|        | PC4      | pu             | ll-up                    | controlled by CANTX *    |            |  |
|        | PC7:5    | floating       | pull-up                  | open drain               | push-pull  |  |
|        | PD0      |                | pull-up interrupt (ei3)  |                          |            |  |
|        | PD1      | 151            | floating interrupt (ei3) |                          |            |  |
|        | PD3:2    |                | pull-up                  |                          |            |  |
| Port D | PD4      | floating       | floating interrupt (ei3) | open drain               | push-pull  |  |
|        | PD5      |                | pull-up                  |                          |            |  |
|        | PD6      |                | pull-up interrupt (ei3)  |                          |            |  |
|        | PD7      |                | floating interrupt (ei3) |                          |            |  |
| Port E | PE7:0    | floating (TTL) | pull-up (TTL)            | open drain               | push-pull  |  |
| Port F | PF7:0    | floating (TTL) | pull-up (TTL)            | open drain               | push-pull  |  |
| 16.    |          |                |                          |                          |            |  |

\* Note: When the CANTX alternate function is selected, the I/O port operates in output push-pull mode.

#### **External Interrupt Capability**

This mode allows the Input capture capabilities to be used as external interrupt sources. The interrupts are generated on the edge of the ARTICx signal.

The edge sensitivity of the external interrupts is programmable (CSx bit of ARTICCSR register) and they are independently enabled through CIEx bits of the ARTICCSR register. After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source.

this case, the interrupt synchronization is done directly on the ARTICx pin edge (Figure 47).

#### Figure 47. ART External Interrupt in Halt Mode



1 C

## 16-BIT TIMER (Cont'd) CONTROL REGISTER 2 (CR2)

#### Read/Write

Reset Value: 0000 0000 (00h)

| 1    |      |     |     |     |     |       | 0     |
|------|------|-----|-----|-----|-----|-------|-------|
| OC1E | OC2E | OPM | PWM | CC1 | CC0 | IEDG2 | EXEDG |

#### Bit 7 = **OC1E** *Output Compare 1 Pin Enable.*

This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the Output Compare 1 function of the timer remains active.

- 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O).
- 1: OCMP1 pin alternate function enabled.

#### Bit 6 = **OC2E** Output Compare 2 Pin Enable.

This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the Output Compare 2 function of the timer remains active.

- 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O).
- 1: OCMP2 pin alternate function enabled.

## Bit 5 = **OPM** One Pulse Mode.

0: One Pulse mode is not active.

1: One Pulse mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register.



#### Bit 4 = **PWM** *Pulse Width Modulation.*

- 0: PWM mode is not active.
- 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register.

#### Bit 3, 2 = **CC[1:0]** *Clock Control.*

The timer clock mode depends on these bits:

#### Table 18. Clock Control Bits

| Timer Clock                      | CC1 | CC0 |
|----------------------------------|-----|-----|
| f <sub>CPU</sub> / 4             | 0   | 0   |
| f <sub>CPU</sub> / 2             |     | 1   |
| f <sub>CPU</sub> / 8             | 1   | 0   |
| External Clock (where available) | I   | 1   |

**Note**: If the external clock pin is not available, programming the external clock configuration stops the counter.

#### Bit 1 = IEDG2 Input Edge 2.

This bit determines which type of level transition on the ICAP2 pin will trigger the capture. 0: A falling edge triggers the capture. 1: A rising edge triggers the capture.

#### Bit 0 = **EXEDG** External Clock Edge.

This bit determines which type of level transition on the external clock pin EXTCLK will trigger the counter register.

0: A falling edge triggers the counter register. 1: A rising edge triggers the counter register.

#### 16-BIT TIMER (Cont'd)

## OUTPUT COMPARE 2 HIGH REGISTER (OC2HR)

#### Read/Write

Reset Value: 1000 0000 (80h)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.

| 7   |  |  |  | 0   |  |
|-----|--|--|--|-----|--|
| MSB |  |  |  | LSB |  |

## OUTPUT COMPARE 2 LOW REGISTER (OC2LR)

#### Read/Write

Reset Value: 0000 0000 (00h)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.

| 7   |  |  |  | 0   |  |
|-----|--|--|--|-----|--|
| MSB |  |  |  | LSB |  |

#### **COUNTER HIGH REGISTER (CHR)**

Read Only

Reset Value: 1111 1111 (FFh)

This is an 8-bit register that contains the high part of the counter value.

| 7   | 000 | 0   |
|-----|-----|-----|
| MSB |     | LSB |
|     |     |     |

#### **COUNTER LOW REGISTER (CLR)**

#### Read Only

Reset Value: 1111 1100 (FCh)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the CSR register clears the TOF bit.

| 7   |  |  |  | 0   |
|-----|--|--|--|-----|
| MSB |  |  |  | LSB |

## ALTERNATE COUNTER HIGH REGISTER (ACHR)

#### Read Only

Reset Value: 1111 1111 (FFh)

This is an 8-bit register that contains the high part of the counter value.

| 7   |  |  |  | 0   |
|-----|--|--|--|-----|
| MSB |  |  |  | LSB |

## ALTERNATE COUNTER LOW REGISTER (ACLR)

Read Only

Reset Value: 1111 1100 (FCh)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register.

| 7   | ~ |  |  | 0   |
|-----|---|--|--|-----|
| MSB |   |  |  | LSB |

## INPUT CAPTURE 2 HIGH REGISTER (IC2HR)

Read Only

Reset Value: Undefined

This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event).

| 7   |  |  |  | 0   |
|-----|--|--|--|-----|
| MSB |  |  |  | LSB |

#### **INPUT CAPTURE 2 LOW REGISTER (IC2LR)**

Read Only

Reset Value: Undefined

This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event).

| 1   |  |  |  | 0   |
|-----|--|--|--|-----|
| MSB |  |  |  | LSB |



#### 8-BIT TIMER (Cont'd)

#### 10.5.3.4 One Pulse Mode

One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register.

The one pulse mode uses the Input Capture1 function and the Output Compare1 function.

#### Procedure:

To use one pulse mode:

- Load the OC1R register with the value corresponding to the length of the pulse (see the formula in the opposite column).
- 2. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse.
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse.
  - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input).
- 3. Select the following in the CR2 register:
  - Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function.
  - Set the OPM bit.
  - Select the timer clock CC[1:0] (see Table 19 Clock Control Bits).



Then, on a valid event on the ICAP1 pin, the counter is initialized to FCh and OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register.

Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set.

Clearing the Input Capture interrupt request (that is, clearing the ICF*i* bit) is done in two steps:

- 1. Reading the SR register while the ICF*i* bit is set.
- 2. An access (read or write) to the ICiLR register.

The OC1R register value required for a specific timing application can be calculated using the following formula:

$$OC/R Value = \frac{t \cdot f_{CPU}}{PRESC} - 5$$

Where:

t = Pulse period (in seconds)

f<sub>CPU</sub> = PLL output x2 clock frequency in hertz (or f<sub>OSC</sub>/2 if PLL is not enabled)

PRESC = Timer prescaler factor (2, 4, 8 or 8000 depending on the CC[1:0] bits, see Table 19 Clock Control Bits)

When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin, (See Figure 68).

#### Notes:

- 1. The OCF1 bit cannot be set by hardware in one pulse mode but the OCF2 bit can generate an Output Compare interrupt.
- 2. When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one.
- 3. If OLVL1=OLVL2 a continuous signal will be seen on the OCMP1 pin.
- 4. The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set.
- 5. When one pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate a period of time has been elapsed but cannot generate an output waveform because the level OLVL2 is dedicated to the one pulse mode.

## 8-BIT TIMER (Cont'd) CONTROL/STATUS REGISTER (CSR)

Read Only (except bit 2 R/W)

Reset Value: 0000 0000 (00h)

| 7    |      |     |      |      |      |   | 0 |
|------|------|-----|------|------|------|---|---|
| ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | 0 | 0 |

#### Bit 7 = ICF1 Input Capture Flag 1.

0: No input capture (reset value).

1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the the IC1R register.

## Bit 6 = **OCF1** *Output Compare Flag 1.*

0: No match (reset value).

1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the OC1R register.

Bit 5 = **TOF** *Timer Overflow Flag.* 

0: No timer overflow (reset value).

1: The free running counter rolled over from FFh to 00h. To clear this bit, first read the SR register, then read or write the CTR register. **Note:** Reading or writing the ACTR register does not clear TOF.

#### Bit 4 = ICF2 Input Capture Flag 2.

- 0: No input capture (reset value).
- 1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the IC2R register.

Bit 3 = OCF2 Output Compare Flag 2.

- 0: No match (reset value).
- 1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the OC2R register.

#### Bit 2 = TIMD Timer disable.

This bit is set and cleared by software. When set, it freezes the timer prescaler and counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce power consumption. Access to the timer registers is still available, allowing the timer configuration to be changed, or the counter reset, while it is disabled.

0: Timer enabled

1: Timer prescaler, counter and outputs disabled

Bits 1:0 = Reserved, must be kept cleared.

#### LINSCI™ SERIAL COMMUNICATION INTERFACE (LIN Mode) (cont'd)

If LHE bit is set due to this error during Fields other than LIN Synch Field or if LASE bit is reset then the current received Header is discarded and the SCI searches for a new Break Field.

#### Note on LIN Header Time-out Limit

According to the LIN specification, the maximum length of a LIN Header which does not cause a timeout is equal to 1.4 \* (34 + 1) = 49 T<sub>BIT MASTER</sub>.

 $T_{BIT\_MASTER}$  refers to the master baud rate.

When checking this timeout, the slave node is desynchronized for the reception of the LIN Break and Synch fields. Consequently, a margin must be allowed, taking into account the worst case: This occurs when the LIN identifier lasts exactly 10  $T_{BIT\_MASTER}$  periods. In this case, the LIN Break and Synch fields last 49 - 10 =  $39T_{BIT\_MASTER}$  periods.

Assuming the slave measures these first 39 bits with a desynchronized clock of 15.5%. This leads to a maximum allowed Header Length of:

39 x (1/0.845)  $T_{BIT\_MASTER}$  + 10 $T_{BIT\_MASTER}$ 

## = 56.15 T<sub>BIT\_SLAVE</sub>

A margin is provided so that the time-out occurs when the header length is greater than 57  $T_{BIT\_SLAVE}$  periods. If it is less than or equal to 57  $T_{BIT\_SLAVE}$  periods, then no timeout occurs.

## LIN Header Length

Even if no timeout occurs on the LIN Header, it is possible to have access to the effective LIN header Length ( $T_{HEADER}$ ) through the LHL register. This allows monitoring at software level the  $T_{FRAME\_MAX}$  condition given by the LIN protocol.

This feature is only available when LHDM bit = 1 or when LASE bit = 1.

#### Mute Mode and Errors

In mute mode when LHDM bit = 1, if an LHE error occurs during the analysis of the LIN Synch Field or if a LIN Header Time-out occurs then the LHE bit is set but it does not wake up from mute mode. In this case, the current header analysis is discarded. If needed, the software has to reset LSF bit. Then the SCI searches for a new LIN header.

In mute mode, if a framing error occurs on a data (which is not a break), it is discarded and the FE bit is not set.

When LHDM bit = 1, any LIN header which respects the following conditions causes a wake-up from mute mode:

- A valid LIN Break Field (at least 11 dominant bits followed by a recessive bit)

- A valid LIN Synch Field (without deviation error)

- A LIN Identifier Field without framing error. Note that a LIN parity error on the LIN Identifier Field does not prevent wake-up from mute mode.

- No LIN Header Time-out should occur during Header reception.

**47/** 



## Figure 83. LIN Synch Field Measurement

#### 10.8 LINSCI SERIAL COMMUNICATION INTERFACE (LIN Master Only)

#### 10.8.1 Introduction

The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems.

#### 10.8.2 Main Features

- Full duplex, asynchronous communications
- NRZ standard format (Mark/Space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500K baud.
- Programmable data word length (8 or 9 bits)
- Receive buffer full, Transmit buffer empty and End of Transmission flags
- 2 receiver wake-up modes:
  - Address bit (MSB)
  - Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for Transmitter and Receiver
- 4 error detection flags:
  - Overrun error
  - Noise error
  - Frame error
  - Parity error
- 5 interrupt sources with flags:
  - Transmit data register empty
  - Transmission complete
  - Receive data register full
  - Idle line received
  - Overrun error detected
- Transmitter clock output
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Reduced power consumption mode
- LIN Synch Break send capability

#### **10.8.3 General Description**

The interface is externally connected to another device by three pins (see Figure 88 on page 153). Any SCI bidirectional communication requires a minimum of two pins: Receive Data In (RDI) and Transmit Data Out (TDO):

- SCLK: Transmitter clock output. This pin outputs the transmitter data clock for synchronous transmission (no clock pulses on start bit and stop bit, and a software option to send a clock pulse on the last data bit). This can be used to control peripherals that have shift registers (e.g. LCD drivers). The clock phase and polarity are software programmable.
- TDO: Transmit Data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.

Through these pins, serial data is transmitted and received as frames comprising:

- An Idle Line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A Stop bit indicating that the frame is complete.
- This interface uses two types of baud rate generator:
- A conventional type for commonly-used baud rates,
- An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies.

67/

#### LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

#### 10.8.7 SCI Synchronous Transmission

The SCI transmitter allows the user to control a one way synchronous serial transmission. The SCLK pin is the output of the SCI transmitter clock. No clock pulses are sent to the SCLK pin during start bit and stop bit. Depending on the state of the LBCL bit in the SCICR3 register, clock pulses are or are not be generated during the last valid data bit (address mark). The CPOL bit in the SCICR3 register allows the user to select the clock polarity, and the CPHA bit in the SCICR3 register allows the user to select the phase of the external clock (see Figure 91, Figure 92 and Figure 93).

During idle, preamble and send break, the external SCLK clock is not activated.

<u>ل</u>رک

These options allow the user to serially control peripherals which consist of shift registers, without losing any functions of the SCI transmitter which can still talk to other SCI receivers. These options do not affect the SCI receiver which is independent from the transmitter.

**Note:** The SCLK pin works in conjunction with the TDO pin. When the SCI transmitter is disabled (TE and RE = 0), the SCLK and TDO pins go into high impedance state.

**Note:** The LBCL, CPOL and CPHA bits have to be selected before enabling the transmitter to ensure that the clock pulses function correctly. These bits should not be changed while the transmitter is enabled.



#### Figure 91. SCI Example of Synchronous and Asynchronous Transmission

### LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

#### EXTENDED RECEIVE PRESCALER DIVISION **REGISTER (SCIERPR)**

Read/Write

Reset Value: 0000 0000 (00h)

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ERPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

#### Bits 7:0 = ERPR[7:0] 8-bit Extended Receive Prescaler Register.

The extended Baud Rate Generator is activated when a value other than 00h is stored in this register. The clock frequency from the 16 divider (see Figure 90) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255).

The extended baud rate generator is not active after a reset.

## **EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (SCIETPR)**

Read/Write

Reset Value:0000 0000 (00h)

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ETPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

#### Bits 7:0 = ETPR[7:0] 8-bit Extended Transmit Prescaler Register.

The extended Baud Rate Generator is activated when a value other than 00h is stored in this register. The clock frequency from the 16 divider (see Figure 90) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255).

The extended baud rate generator is not active after a reset.

| Tuble 27. Bada Hate Geleotion | Table 2 | 27. | Baud | Rate | Selection |
|-------------------------------|---------|-----|------|------|-----------|
|-------------------------------|---------|-----|------|------|-----------|

|                                    |                            |                          | Co        | nditions                                                                                                                                                                                                                                      |                                                                | Boud                                                                                           |   |
|------------------------------------|----------------------------|--------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|---|
| Symbol Parameter                   | f <sub>CPU</sub>           | Accuracy vs.<br>Standard | Prescaler | Standard                                                                                                                                                                                                                                      | Rate                                                           | Un                                                                                             |   |
| f <sub>Tx</sub><br>f <sub>Rx</sub> | Communication<br>frequency | 8 MHz                    | ~0.16%    | Conventional Mode<br>TR (or RR) = 128, PR = 13<br>TR (or RR) = 32, PR = 13<br>TR (or RR) = 16, PR = 13<br>TR (or RR) = 8, PR = 13<br>TR (or RR) = 4, PR = 13<br>TR (or RR) = 16, PR = 3<br>TR (or RR) = 2, PR = 13<br>TR (or RR) = 1, PR = 13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77<br>~38461.54 | H |
| <u> </u>                           | 6.                         |                          | ~0.79%    | Extended Mode<br>ETPR (or ERPR) = 35,<br>TR (or RR) = 1, PR = 1                                                                                                                                                                               | 14400                                                          | ~14285.71                                                                                      |   |

#### beCAN CONTROLLER (Cont'd)

#### CAN 2.0B Active Core

The beCAN module handles the transmission and the reception of CAN messages fully autonomously. Standard identifiers (11-bit) and extended identifiers (29-bit) are fully supported by hardware.

#### **Control, Status and Configuration Registers**

The application uses these registers to:

- Configure CAN parameters, e.g.baud rate
- Request transmissions
- Handle receptions
- Manage interrupts

<u>ل</u>رک

- Get diagnostic information

#### **Tx Mailboxes**

Two transmit mailboxes are provided to the software for setting up messages. The Transmission Scheduler decides which mailbox has to be transmitted first.

#### **Acceptance Filters**

The beCAN provides six scalable/configurable identifier filter banks for selecting the incoming messages the software needs and discarding the others.

#### **Receive FIFO**

The receive FIFO is used by the CAN controller to store the incoming messages. Three complete messages can be stored in the FIFO. The software always accesses the next available message at the same address. The FIFO is managed completely by hardware.



## Figure 95. CAN Block Diagram

#### beCAN CONTROLLER (Cont'd)

Bit 4 = **TXOK0** *Transmission OK for mailbox 0* - Read

This bit is set by hardware when the transmission request on mailbox 0 has been completed successfully. Please refer to Figure 7.

This bit is cleared by hardware when mailbox 0 is requested for transmission or when the software clears the RQCP0 bit.

Bits 3:2 = Reserved. Forced to 0 by hardware.

Bit 1 = **RQCP1** *Request Completed for Mailbox 1* - Read/Clear

This bit is set by hardware to signal that the last request for mailbox 1 has been completed. The request could be a transmit or an abort request.

This bit is cleared by software.

#### Bit 0 = **RQCP0** Request Completed for Mailbox 0 - Read/Clear

This bit is set by hardware to signal that the last request for mailbox 0 has been completed. The request could be a transmit or an abort request.

This bit is cleared by software.

## CAN TRANSMIT PRIORITY REGISTER (CTPR)

All bits of this register are read only.

Reset Value: 0000 1100 (0Ch)

| 7 |      |      | 20 | <b>U</b> |      |   | 0    |
|---|------|------|----|----------|------|---|------|
| 0 | LOW1 | LOW0 | 0  | TME1     | TME0 | 0 | CODE |

Bit 7 = Reserved. Forced to 0 by hardware.

Bit 6 = **LOW1** *Lowest Priority Flag for Mailbox 1* - Read

This bit is set by hardware when more than one

mailbox are pending for transmission and mailbox 1 has the lowest priority.

Bit 5 = **LOW0** *Lowest Priority Flag for Mailbox 0* - Read

This bit is set by hardware when more than one mailbox are pending for transmission and mailbox 0 has the lowest priority.

**Note**: These bits are set to zero when only one mailbox is pending.

Bit 4 = Reserved. Forced to 0 by hardware.

#### Bit 3 = TME1 Transmit Mailbox 1 Empty

- Read This bit is set by hardware when no transmit request is pending for mailbox 1.

## Bit 2 = **TME0** *Transmit Mailbox 0 Empty* - Read

This bit is set by hardware when no transmit request is pending for mailbox 0.

#### Bit 1:0 = CODE Mailbox Code

- Read

In case at least one transmit mailbox is free, the code value is equal to the number of the next transmit mailbox free.

In case all transmit mailboxes are pending, the code value is equal to the number of the transmit mailbox with the lowest priority.



#### beCAN CONTROLLER (Cont'd)

#### CAN ERROR STATUS REGISTER (CESR)

Read / Write

Reset Value: 0000 0000 (00h)

| 7 |      |      |      |   |      |      | 0    |
|---|------|------|------|---|------|------|------|
| 0 | LEC2 | LEC1 | LEC0 | 0 | BOFF | EPVF | EWGF |

Bit 7 = Reserved. Forced to 0 by hardware.

#### Bits 6:4 = LEC[2:0] Last Error Code

- Read/Set/Clear

This field holds a code which indicates the type of the last error detected on the CAN bus. If a message has been transferred (reception or transmission) without error, this field will be cleared to '0'. The code 7 is unused and may be written by the CPU to check for update

#### Table 30. LEC Error Types

| Error Type           |                                                                                                                                  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------|
| No Error             |                                                                                                                                  |
| Stuff Error          |                                                                                                                                  |
| Form Error           |                                                                                                                                  |
| Acknowledgment Error |                                                                                                                                  |
| Bit recessive Error  |                                                                                                                                  |
| Bit dominant Error   |                                                                                                                                  |
| CRC Error            |                                                                                                                                  |
| Set by software      |                                                                                                                                  |
|                      | Error Type No Error Stuff Error Form Error Acknowledgment Error Bit recessive Error Bit dominant Error CRC Error Set by software |

Bit 3 = Reserved. Forced to 0 by hardware.

#### Bit 2 = **BOFF** *Bus-Off Flag* - Read

This bit is set by hardware when it enters the busoff state. The bus-off state is entered on TECR overrun, TEC greater than 255, refer to section 0.1.4.5 on page 14.

## Bit 1 = **EPVF** *Error Passive Flag* - Read

This bit is set by hardware when the Error Passive limit has been reached (Receive Error Counter or Transmit Error Counter greater than 127).

## Bit 1 = **EWGF** Error Warning Flag

- Read

This bit is set by hardware when the warning limit has been reached. Receive Error Counter or Transmit Error Counter greater than 96.

## CAN ERROR INTERRUPT ENABLE REGISTER (CEIER)

All bits of this register are set and clear by software. Read/Write

Reset Value: 0000 0000 (00h)

| 7     |   |   |       | . , | . رC  |       | 0     |
|-------|---|---|-------|-----|-------|-------|-------|
| ERRIE | 0 | 0 | LECIE | 0   | BOFIE | EPVIE | EWGIE |

Bit 7 = ERRIE Error Interrupt Enable

- 0: No interrupt will be generated when an error condition is pending in the CESR.
- 1: An interrupt will be generation when an error condition is pending in the CESR.

Bits 6:5 = Reserved. Forced to 0 by hardware.

Bit 4 = **LECIE** Last Error Code Interrupt Enable

- 0: ERRI bit will not be set when the error code in LEC[2:0] is set by hardware on error detection.
- 1: ERRI bit will be set when the error code in LEC[2:0] is set by hardware on error detection.

Bit 3 = Reserved. Forced to 0 by hardware.

#### Bit 2 = **BOFIE** Bus-Off Interrupt Enable

- 0: ERRI bit will not be set when BOFF is set.
- 1: ERRI bit will be set when BOFF is set.

Bit 1 = EPVIE Error Passive Interrupt Enable

- 0: ERRI bit will not be set when EPVF is set.
- 1: ERRI bit will be set when EPVF is set.

Bit 0 = EWGIE Error Warning Interrupt Enable

- 0: ERRI bit will not be set when EWGF is set.
- 1: ERRI bit will be set when EWGF is set.



#### **12.4 SUPPLY CURRENT CHARACTERISTICS**

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped).

| Cumhal          | Deveneter                                          | Conditions                                                                                                                                                                                                                                                  | Flash                      | Flash Devices          |                              | ROM Devices              |      |
|-----------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------|------------------------------|--------------------------|------|
| Symbol          | Parameter                                          | Conditions                                                                                                                                                                                                                                                  | Typ <sup>1)</sup>          | Max <sup>2)</sup>      | Typ <sup>1</sup>             | Max <sup>2)</sup>        | Unit |
| I <sub>DD</sub> | Supply current in RUN mode <sup>3)</sup>           | $ \begin{array}{l} f_{OSC} = 2 \text{ MHz}, \ f_{CPU} = 1 \text{ MHz} \\ f_{OSC} = 4 \text{ MHz}, \ f_{CPU} = 2 \text{ MHz} \\ f_{OSC} = 8 \text{ MHz}, \ f_{CPU} = 4 \text{ MHz} \\ f_{OSC} = 16 \text{ MHz}, \ f_{CPU} = 8 \text{ MHz} \end{array} $      | 1.8<br>3.2<br>6<br>10      | 3<br>5<br>8<br>15      | 1.1<br>2.2<br>4.4<br>8.9     | 2<br>3.5<br>6<br>12      | mA   |
|                 | Supply current in SLOW mode <sup>3)</sup>          | $ \begin{array}{l} f_{OSC} = 2 \mbox{ MHz},  f_{CPU} = 62.5 \mbox{kHz} \\ f_{OSC} = 4 \mbox{ MHz},  f_{CPU} = 125 \mbox{ kHz} \\ f_{OSC} = 8 \mbox{ MHz},  f_{CPU} = 250 \mbox{ kHz} \\ f_{OSC} = 16 \mbox{ MHz},  f_{CPU} = 500 \mbox{ kHz} \end{array} $  | 0.5<br>0.6<br>0.85<br>1.25 | 2.7<br>3<br>3.6<br>4   | 0.1<br>0.2<br>0.4<br>0.8     | 0.2<br>0.4<br>0.8<br>1.5 |      |
|                 | Supply current in WAIT mode <sup>3)</sup>          | $ \begin{array}{l} f_{OSC} = 2 \text{ MHz}, \ f_{CPU} = 1 \text{ MHz} \\ f_{OSC} = 4 \text{ MHz}, \ f_{CPU} = 2 \text{ MHz} \\ f_{OSC} = 8 \text{ MHz}, \ f_{CPU} = 4 \text{ MHz} \\ f_{OSC} = 16 \text{ MHz}, \ f_{CPU} = 8 \text{ MHz} \end{array} $      | 1<br>1.8<br>3.4<br>6.4     | 3<br>4<br>5<br>7       | 0.7<br>1.4<br>2.9<br>5.7     | 3<br>4<br>5<br>7         |      |
|                 | Supply current in SLOW WAIT mode <sup>2)</sup>     | $ \begin{array}{l} f_{OSC} = 2 \mbox{ MHz},  f_{CPU} = 62.5 \mbox{ kHz} \\ f_{OSC} = 4 \mbox{ MHz},  f_{CPU} = 125 \mbox{ kHz} \\ f_{OSC} = 8 \mbox{ MHz},  f_{CPU} = 250 \mbox{ kHz} \\ f_{OSC} = 16 \mbox{ MHz},  f_{CPU} = 500 \mbox{ kHz} \end{array} $ | 0.4<br>0.5<br>0.6<br>0.8   | 1.2<br>1.3<br>1.8<br>2 | 0.07<br>0.14<br>0.28<br>0.56 | 0.12<br>0.25<br>0.5<br>1 |      |
|                 | Supply current in HALT mode <sup>4)</sup>          | $V_{DD} = 5.5V \frac{-40^{\circ}C \le T_{A} \le +85^{\circ}C}{-40^{\circ}C \le T_{A} \le +125^{\circ}}$                                                                                                                                                     | C <1                       | 10<br>50               | <1                           | 10<br>50                 | μA   |
|                 | Supply current in ACTIVE HALT mode <sup>4)5)</sup> |                                                                                                                                                                                                                                                             | 0.5                        | 1.2                    | 0.18                         | 0.25                     | mA   |
|                 | Supply current in AWUFH                            | $V_{DD} = 5.5V$ $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                                                                                                                                                                     | 25                         | 30                     | 25                           | 30                       | μA   |
|                 | mode                                               | $-40^{\circ}C \le T_{A} \le +125^{\circ}$                                                                                                                                                                                                                   | C                          | 70                     |                              | 70                       | Ŀ.   |

Notes:

1. Typical data are based on  $T_A$  = 25°C,  $V_{DD}$  = 5V (4.5V  $\leq V_{DD} \leq$  5.5V range).

2. Data based on characterization results, tested in production at  $V_{DD}$  max.,  $f_{CPU}$  max. and  $T_A$  max.

3. Measurements are done in the following conditions:

- Program executed from Flash, CPU running with Flash (for flash devices).
- All I/O pins in input mode with a static value at  $V_{DD} \, \text{or} \, V_{SS}$  (no load)

- All peripherals in reset state.

- Clock input (OSC1) driven by external square wave.

- In SLOW and SLOW WAIT mode, f<sub>CPU</sub> is based on f<sub>OSC</sub> divided by 32.

To obtain the total current consumption of the device, add the clock source (Section 12.5.3) and the peripheral power consumption (Section 12.4.2).

4. All I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load). Data based on characterization results, tested in production at  $V_{DD}$  max.,  $f_{CPU}$  max. and  $T_A$  max.

5. This consumption refers to the Halt period only and not the associated run period which is software dependent.

<u>/</u>ک

### COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)



### Figure 139. SPI Slave Timing Diagram with CPHA = 1<sup>1)</sup>

#### Notes:

MISO INPUT

MOSI OUTPUT

1. Measurement points are done at CMOS levels: 0.3 x  $V_{\text{DD}}$  and 0.7 x  $V_{\text{DD}}.$ 

1 

L 1 Í

I.

MSB OUT

t<sub>h(MI)</sub>

MSB IN

t<sub>h(MO)</sub>

t<sub>su(MI)</sub>

t<sub>v(MO)</sub>

See note 2

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

BIT6 IN

BIT6 OUT

ХΧ

See note 2

LSB IN

LSB OUT

## **16 IMPORTANT NOTES**

#### **16.1 ALL DEVICES**

#### 16.1.1 RESET Pin Protection with LVD Enabled

As mentioned in note 2 below Figure 134 on page 240, when the LVD is enabled, it is recommended not to connect a pull-up resistor or capacitor. A 10nF pull-down capacitor is required to filter noise on the reset line.

## 16.1.2 Clearing Active Interrupts Outside Interrupt Routine

When an active interrupt request occurs at the same time as the related flag or interrupt mask is being cleared, the CC register may be corrupted.

#### Concurrent interrupt context

The symptom does not occur when the interrupts are handled normally, that is, when:

- The interrupt request is cleared (flag reset or interrupt mask) within its own interrupt routine
- The interrupt request is cleared (flag reset or interrupt mask) within any interrupt routine
- The interrupt request is cleared (flag reset or interrupt mask) in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

Perform SIM and RIM operation before and after resetting an active interrupt request

Example:

SIM

reset flag or interrupt mask

#### Nested interrupt context

The symptom does not occur when the interrupts are handled normally, that is, when:

- The interrupt request is cleared (flag reset or interrupt mask) within its own interrupt routine
- The interrupt request is cleared (flag reset or interrupt mask) within any interrupt routine with higher or identical priority level
- The interrupt request is cleared (flag reset or interrupt mask) in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

PUSH CC

SIM

reset flag or interrupt mask POP CC

#### 16.1.3 External Interrupt Missed

To avoid any risk of generating a parasitic interrupt, the edge detector is automatically disabled for one clock cycle during an access to either DDR and OR. Any input signal edge during this period will not be detected and will not generate an interrupt.

This case can typically occur if the application refreshes the port configuration registers at intervals during runtime.

#### Workaround

The workaround is based on software checking the level on the interrupt pin before and after writing to the PxOR or PxDDR registers. If there is a level change (depending on the sensitivity programmed for this pin) the interrupt routine is invoked using the call instruction with three extra PUSH instructions before executing the interrupt routine (this is to make the call compatible with the IRET instruction at the end of the interrupt service routine).

But detection of the level change does ensure that edge occurs during the critical 1 cycle duration and the interrupt has been missed. This may lead to occurrence of same interrupt twice (one hardware and another with software call).

To avoid this, a semaphore is set to '1' before checking the level change. The semaphore is changed to level '0' inside the interrupt routine. When a level change is detected, the semaphore status is checked and if it is '1' this means that the last interrupt has been missed. In this case, the interrupt routine is invoked with the call instruction.

There is another possible case, that is, if writing to PxOR or PxDDR is done with global interrupts disabled (interrupt mask bit set). In this case, the semaphore is changed to '1' when the level change is detected. Detecting a missed interrupt is done after the global interrupts are enabled (interrupt mask bit reset) and by checking the status of the semaphore. If it is '1' this means that the last interrupt was missed and the interrupt routine is invoked with the call instruction.

To implement the workaround, the following software sequence is to be followed for writing into the PxOR/PxDDR registers. The example is for Port PF1 with falling edge interrupt sensitivity. The

