



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ST7                                                                  |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | CANbus, LINbusSCI, SPI                                               |
| Peripherals                | LVD, POR, PWM, WDT                                                   |
| Number of I/O              | 24                                                                   |
| Program Memory Size        | 16KB (16K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 1K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                          |
| Data Converters            | A/D 6x10b                                                            |
| Oscillator Type            | External                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 32-LQFP                                                              |
| Supplier Device Package    | -                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f561k4t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## PIN DESCRIPTION (Cont'd)

For external pin connection guidelines, refer to "ELECTRICAL CHARACTERISTICS" on page 219.

## Legend / Abbreviations for Table 2:

Type: I = input, O = output, S = supply

In/Output level:  $C_T = CMOS \ 0.3V_{DD}/0.7V_{DD}$  with Schmitt trigger

T<sub>T</sub>= TTL 0.8V / 2V with Schmitt trigger

Output level: HS = 20mA high sink (on N-buffer only)

Port and control configuration:

- Input: float = floating, wpu = weak pull-up, int = interrupt<sup>1)</sup>, ana = analog, RB = robust
- Output: OD = open drain, PP = push-pull

Refer to "I/O PORTS" on page 46 for more details on the software configuration of the I/O ports.

The RESET configuration of each pin is shown in bold which is valid as long as the device is in reset state.

## Table 2. Device Pin Description

| I          | Pin n | 0    |                      |     | Le             | evel   | Port  |        | Main     |           |          |    |                      |                                  |                         |
|------------|-------|------|----------------------|-----|----------------|--------|-------|--------|----------|-----------|----------|----|----------------------|----------------------------------|-------------------------|
| <b>964</b> | o44   | °32  | Pin Name             |     | out            | i Outj |       | tput   | function | Alternate | function |    |                      |                                  |                         |
| LQFF       | LQFF  | LQFF |                      | н   | Inpi           | Outp   | float | ndw    | int      | ana       | 8        | đđ | reset)               |                                  |                         |
| 1          | 1     | 1    | OSC1 <sup>3)</sup>   | I   |                |        |       |        | 0        | 5         |          |    | External cillator in | clock input or I<br>verter input | Resonator os-           |
| 2          | 2     | 2    | OSC2 <sup>3)</sup>   | I/O |                |        |       | $\Box$ | -        |           |          |    | Resonato             | or oscillator inv                | erter output            |
| 3          | -     | -    | PA0 / ARTIC1         | I/O | $C_T$          | /      | X     | е      | i0       |           | Х        | Х  | Port A0              | ART Input Ca                     | pture 1                 |
| 4          | 3     | 3    | PA1 / PWM0           | I/O | $C_T$          | 5      | Х     |        | ei0      |           | Х        | Х  | Port A1              | ART PWM O                        | utput 0                 |
| 5          | 4     | 4    | PA2 (HS) / PWM1      | I/O | CT             | HS     | Χ     | е      | i0       |           | Х        | Х  | Port A2              | ART PWM O                        | utput 1                 |
| 6          | 5     | -    | PA3 / PWM2           | I/O | $C_T$          |        | Χ     |        | ei0      |           | Х        | Х  | Port A3              | ART PWM O                        | utput 2                 |
| 7          | 6     | -    | PA4 / PWM3           | I/O | $C_T$          |        | X     | е      | i0       |           | Х        | Х  | Port A4              | Port A4 ART PWM Output 3         |                         |
| 8          | -     | -    | V <sub>SS_3</sub>    | S   |                |        |       |        |          |           |          |    | Digital G            | round Voltage                    |                         |
| 9          | -     | -    | V <sub>DD_3</sub>    | S   |                |        |       |        |          |           |          |    | Digital Ma           | ain Supply Voltage               |                         |
| 10         | 7     | 5    | PA5 (HS) / ARTCLK    | I/O | $C_T$          | HS     | X     |        | ei0      |           | Х        | Х  | Port A5              | ART External Clock               |                         |
| 11         | 8     |      | PA6 (HS) / ARTIC2    | I/O | $C_T$          | HS     | X     | e      | i0       |           | Х        | Х  | Port A6              | ART Input Ca                     | pture 2                 |
| 12         |       | )-   | PA7 / T8_OCMP2       | I/O | $C_T$          |        | X     |        | ei0      |           | Х        | Х  | Port A7              | TIM8 Output                      | Compare 2               |
| 13         | 5     | -    | PB0 /T8_ICAP2        | I/O | $C_T$          |        | X     | е      | i1       |           | Х        | Х  | Port B0              | TIM8 Input C                     | apture 2                |
| 14         | 9     | 6    | PB1 /T8_OCMP1        | I/O | $C_T$          |        | X     |        | ei1      |           | Х        | Х  | Port B1              | TIM8 Output                      | Compare 1               |
| 15         | 10    | 7    | PB2 / T8_ICAP1       | I/O | $C_T$          |        | X     | e      | i1       |           | Х        | Х  | Port B2              | TIM8 Input C                     | apture 1                |
| 16         | 11    | 8    | PB3 / MCO            | I/O | $C_T$          |        | X     |        | ei1      |           | Х        | Х  | Port B3              | Main clock ou                    | ıt (f <sub>OSC2</sub> ) |
| 17         | -     | -    | PE0 / AIN12          | I/O | $T_{T}$        |        | Χ     | Х      |          | RB        | Х        | Х  | Port E0              | ADC Analog                       | Input 12                |
| 18         | -     | -    | PE1 / AIN13          | I/O | $T_{T}$        |        | Χ     | Х      |          | RB        | Х        | Х  | Port E1              | ADC Analog                       | Input 13                |
| 19         | 12    | 9    | PB4 / AIN0 / ICCCLK  | I/O | CT             |        | X     | e      | i1       | RB        | х        | х  | Port B4              | ICC Clock<br>input               | ADC Analog<br>Input 0   |
| 20         | -     | -    | PE2 / AIN14          | I/O | $T_T$          |        | Х     | Х      |          | RB        | Х        | Х  | Port E2              | ADC Analog                       | Input 14                |
| 21         | -     | -    | PE3 / AIN15          | I/O | T <sub>T</sub> |        | Χ     | Х      |          | RB        | Х        | Х  | Port E3              | ADC Analog                       | Input 15                |
| 22         | 13    | 10   | PB5 / AIN1 / ICCDATA | I/O | C <sub>T</sub> |        | x     |        | ei1      | RB        | х        | х  | Port B5              | ICC Data in-<br>put              | ADC Analog<br>Input 1   |

**67/** 

| Address                                                                                                                                               | Block      | Register<br>Label                                            | Register Name                                                                                                                                                                                                                                                                                   | Reset<br>Status | Remarks                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------|
| 0068h<br>0069h<br>006Ah<br>006Bh<br>006Ch<br>006Dh<br>006Eh<br>006Fh                                                                                  |            | CMCR<br>CMSR<br>CTSR<br>CTPR<br>CRFR<br>CIER<br>CDGR<br>CPSR | CAN Master Control Register<br>CAN Master Status Register<br>CAN Transmit Status Register<br>CAN Transmit Priority Register<br>CAN Receive FIFO Register<br>CAN Interrupt Enable Register<br>CAN Diagnosis Register<br>CAN Page Selection Register                                              |                 | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W                      |
| 0070h<br>0071h<br>0072h<br>0073h<br>0074h<br>0075h<br>0076h<br>0076h<br>0078h<br>0078h<br>0078h<br>0078h<br>007Ch<br>007Ch<br>007Ch<br>007Ch<br>007Fh | Active CAN | PAGES                                                        | PAGE REGISTER 0<br>PAGE REGISTER 1<br>PAGE REGISTER 2<br>PAGE REGISTER 3<br>PAGE REGISTER 4<br>PAGE REGISTER 6<br>PAGE REGISTER 7<br>PAGE REGISTER 7<br>PAGE REGISTER 8<br>PAGE REGISTER 10<br>PAGE REGISTER 11<br>PAGE REGISTER 12<br>PAGE REGISTER 13<br>PAGE REGISTER 14<br>PAGE REGISTER 15 | oduc            | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W |

Legend: x = undefined, R/W = read/write

#### Notes:

1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents.

2. The bits associated with unavailable pins must always keep their reset value.

C



## 6 SUPPLY, RESET AND CLOCK MANAGEMENT

The device includes a range of utility features for securing the application in critical situations (for example, in case of a power brown-out), and reducing the number of external components. An overview is shown in Figure 11.

For more details, refer to dedicated parametric section.

## Main features

**/رک** 

- Optional PLL for multiplying the frequency by 2
- Reset Sequence Manager (RSM)
- Multi-Oscillator Clock Management (MO)
   4 Crystal/Ceramic resonator oscillators
- System Integrity Management (SI)
  - Main supply Low voltage detection (LVD)
  - Auxiliary Voltage detector (AVD) with interrupt capability for monitoring the main supply

## 6.1 PHASE LOCKED LOOP

If the clock frequency input to the PLL is in the range 2 to 4 MHz, the PLL can be used to multiply the frequency by two to obtain an  $f_{OSC2}$  of 4 to 8 MHz. The PLL is enabled by option byte. If the PLL is disabled, then  $f_{OSC2} = f_{OSC}/2$ .

**Caution:** The PLL is not recommended for applications where timing accuracy is required. See "PLL Characteristics" on page 228.

#### Figure 10. PLL Block Diagram



## Figure 11. Clock, Reset and Supply Block Diagram



#### 6.4 SYSTEM INTEGRITY MANAGEMENT (SI)

The System Integrity Management block contains the Low Voltage Detector (LVD) and Auxiliary Voltage Detector (AVD) functions. It is managed by the SICSR register.

### 6.4.1 Low Voltage Detector (LVD)

The Low Voltage Detector function (LVD) generates a static reset when the V<sub>DD</sub> supply voltage is below a V<sub>IT-(LVD)</sub> reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset.

The V<sub>IT-(LVD)</sub> reference value for a voltage drop is lower than the V<sub>IT+(LVD)</sub> reference value for poweron in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis).

The LVD Reset circuitry generates a reset when  $V_{DD}$  is below:

- $V_{IT+(LVD)}$  when  $V_{DD}$  is rising
- $V_{IT-(LVD)}$  when  $V_{DD}$  is falling

**لركم** 

The LVD function is illustrated in Figure 15.

#### Figure 15. Low Voltage Detector vs Reset

Provided the minimum  $V_{DD}$  value (guaranteed for the oscillator frequency) is above  $V_{IT-(LVD)}$ , the MCU can only be in two modes:

- under full software control
- in static safe reset

In these conditions, secure operation is always ensured for the application without the need for external reset hardware.

During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices.

#### Notes:

The LVD allows the device to be used without any external RESET circuitry.

The LVD is an optional function which can be selected by option byte.

It is recommended to make sure that the  $V_{DD}$  supply voltage rises monotonously when the device is exiting from Reset, to ensure the application functions properly.



## I/O PORTS (Cont'd)

## Figure 32. I/O Port General Block Diagram



## Table 12. I/O Port Mode Options

|                                 | Configuration Mode              |         | P-Buffor | Diodes             |                    |  |
|---------------------------------|---------------------------------|---------|----------|--------------------|--------------------|--|
| Floating with/without Interrupt |                                 | Full-Op | F-Duilei | to V <sub>DD</sub> | to V <sub>SS</sub> |  |
| Input                           | Floating with/without Interrupt | Off     | Off      |                    |                    |  |
| Input                           | Pull-up with/without Interrupt  | On      |          | On                 | On                 |  |
|                                 | Push-pull                       | Off     | On       | 011                |                    |  |
| Output                          | Open Drain (logic level)        | Oli     | Off      |                    |                    |  |
|                                 | True Open Drain                 | NI      | NI       | NI (see note)      |                    |  |

Legend: NI - not implemented

Off - implemented not activated On - implemented and activated **Note**: The diode to  $V_{DD}$  is not implemented in the true open drain pads. A local protection between the pad and  $V_{SS}$  is implemented to protect the device against positive stress.

57

## **10 ON-CHIP PERIPHERALS**

## **10.1 WINDOW WATCHDOG (WWDG)**

## 10.1.1 Introduction

The Window Watchdog is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the contents of the downcounter before the T6 bit becomes cleared. An MCU reset is also generated if the 7-bit downcounter value (in the control register) is refreshed before the downcounter has reached the window register value. This implies that the counter must be refreshed in a limited window.

#### 10.1.2 Main Features

- Programmable free-running downcounter
- Conditional reset

**/رک** 

- Reset (if watchdog activated) when the downcounter value becomes less than 40h
- Reset (if watchdog activated) if the down-

#### Figure 34. Watchdog Block Diagram

counter is reloaded outside the window (see Figure 4)

- Hardware/Software Watchdog activation (selectable by option byte)
- Optional reset on HALT instruction (configurable by option byte)

#### **10.1.3 Functional Description**

The counter value stored in the WDGCR register (bits T[6:0]), is decremented every 16384  $f_{OSC2}$  cycles (approx.), and the length of the timeout period can be programmed by the user in 64 increments.

If the watchdog is activated (the WDGA bit is set) and when the 7-bit downcounter (T[6:0] bits) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling low the reset pin for typically  $30\mu$ s. If the software reloads the counter while the counter is greater than the value stored in the window register, then a reset is generated.

![](_page_6_Figure_17.jpeg)

## **ON-CHIP PERIPHERALS** (Cont'd)

## 10.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK MCC/RTC

The Main Clock Controller consists of three different functions:

- a programmable CPU clock prescaler
- a clock-out signal to supply external devices
- a real time clock timer with interrupt capability

Each function can be used independently and simultaneously.

#### 10.2.1 Programmable CPU Clock Prescaler

The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages SLOW power saving mode (See Section 8.2 "SLOW MODE" for more details).

The prescaler selects the  $f_{CPU}$  main clock frequency and is controlled by three bits in the MCCSR register: CP[1:0] and SMS.

#### 10.2.2 Clock-out Capability

The clock-out capability is an alternate function of an I/O port pin that outputs a  $f_{OSC2}$  clock to drive external devices. It is controlled by the MCO bit in the MCCSR register.

#### 10.2.3 Real Time Clock Timer (RTC)

The counter of the real time clock timer allows an interrupt to be generated based on an accurate real time clock. Four different time bases depending directly on  $f_{OSC2}$  are available. The whole functionality is controlled by 4 bits of the MCCSR register: TB[1:0], OIE and OIF.

When the RTC interrupt is enabled (OIE bit set), the ST7 enters ACTIVE HALT mode when the HALT instruction is executed. See Section 8.5 "ACTIVE HALT MODE" for more details.

#### Figure 39. Main Clock Controller (MCC/RTC) Block Diagram

![](_page_7_Figure_17.jpeg)

## **ON-CHIP PERIPHERALS** (Cont'd)

## INPUT CAPTURE CONTROL / STATUS REGISTER (ARTICCSR)

Read/Write

Reset Value: 0000 0000 (00h)

| 7 |   |     |     |      |      |     | 0   |
|---|---|-----|-----|------|------|-----|-----|
| 0 | 0 | CS2 | CS1 | CIE2 | CIE1 | CF2 | CF1 |

Bit 7:6 = Reserved, always read as 0.

#### Bit 5:4 = **CS[2:1]** Capture Sensitivity

These bits are set and cleared by software. They determine the trigger event polarity on the corresponding input capture channel.

0: Falling edge triggers capture on channel x.

1: Rising edge triggers capture on channel x.

Bit 3:2 = **CIE**[2:1] *Capture Interrupt Enable* These bits are set and cleared by software. They

enable or disable the Input capture channel interrupts independently.

0: Input capture channel x interrupt disabled. 1: Input capture channel x interrupt enabled.

## Bit 1:0 = CF[2:1] Capture Flag

These bits are set by hardware and cleared by software reading the corresponding ARTICRx register. Each CFx bit indicates that an input capture x has occurred.

0: No input capture on channel x.

210501et

<u>ل</u>حک

1: An input capture has occurred on channel x.

## **INPUT CAPTURE REGISTERS (ARTICRx)**

Read only

Reset Value: 0000 0000 (00h)

| 7   |     |     |     |     |     |     | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| IC7 | IC6 | IC5 | IC4 | IC3 | IC2 | IC1 | IC0 |

## Bit 7:0 = IC[7:0] Input Capture Data

These read only bits are set and cleared by hardware. An ARTICRx register contains the 8-bit auto-reload counter value transferred by the input capture channel x event.

## 16-BIT TIMER (Cont'd) CONTROL/STATUS REGISTER (CSR)

Read/Write (bits 7:3 read only)

Reset Value: xxxx x0xx (xxh)

| 7    |      |     |      |      |      |   | 0 |
|------|------|-----|------|------|------|---|---|
| ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | 0 | 0 |

#### Bit 7 = **ICF1** Input Capture Flag 1.

0: No input capture (reset value).

1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register.

#### Bit 6 = **OCF1** Output Compare Flag 1.

0: No match (reset value).

1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register.

Bit 5 = **TOF** *Timer Overflow Flag.* 

- 0: No timer overflow (reset value).
- 1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register.

**Note:** Reading or writing the ACLR register does not clear TOF.

#### Bit 4 = ICF2 Input Capture Flag 2.

- 0: No input capture (reset value).
- 1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register.

Bit 3 = OCF2 Output Compare Flag 2.

- 0: No match (reset value).
- 1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register.

#### Bit 2 = **TIMD** *Timer disable.*

This bit is set and cleared by software. When set, it freezes the timer prescaler and counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce power consumption. Access to the timer registers is still available, allowing the timer configuration to be changed, or the counter reset, while it is disabled.

0: Timer enabled

1: Timer prescaler, counter and outputs disabled

Bits 1:0 = Reserved, must be kept cleared.

![](_page_9_Picture_27.jpeg)

#### LINSCI™ SERIAL COMMUNICATION INTERFACE (SCI Mode) (cont'd) 10.7.6 Low Power Modes 10.7.7 Interrupts

| Mode | Description                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------|
| WAIT | No effect on SCI.<br>SCI interrupts cause the device to exit from<br>Wait mode.                                 |
| HALT | SCI registers are frozen.<br>In Halt mode, the SCI stops transmitting/re-<br>ceiving until Halt mode is exited. |

| Interrupt Event                              | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt |
|----------------------------------------------|---------------|--------------------------|----------------------|----------------------|
| Transmit Data Register<br>Empty              | TDRE          | TIE                      |                      |                      |
| Transmission Com-<br>plete                   | тс            | TCIE                     |                      |                      |
| Received Data Ready to be Read               | RDRF          | DIE                      | Yes                  | No                   |
| Overrun Error or LIN<br>Synch Error Detected | OR/<br>LHE    | 111                      | 19                   | $\mathbf{h}$         |
| Idle Line Detected                           | IDLE          | ILIE                     | ~~~                  |                      |
| Parity Error                                 | PE            | PIE                      |                      |                      |
| LIN Header Detection                         | LHDF          | LHIE                     |                      |                      |

The SCI interrupt events are connected to the same interrupt vector (see Interrupts chapter).

These events generate an interrupt if the corre-sponding Enable Control Bit is set and the inter-rupt mask in the CC register is reset (RIM instrucobsolete Product(s) - 0 tion).

57

#### LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Mode)

#### 10.7.9 LIN Mode - Functional Description.

The block diagram of the Serial Control Interface, in LIN slave mode is shown in Figure 5.

It uses six registers:

- 3 control registers: SCICR1, SCICR2 and SCICR3
- 2 status registers: the SCISR register and the LHLR register mapped at the SCIERPR address
- A baud rate register: LPR mapped at the SCI-BRR address and an associated fraction register LPFR mapped at the SCIETPR address

The bits dedicated to LIN are located in the SCICR3. Refer to the register descriptions in Section 0.1.10 for the definitions of each bit.

#### 10.7.9.1 Entering LIN Mode

To use the LINSCI in LIN mode the following configuration must be set in SCICR3 register:

- Clear the M bit to configure 8-bit word length.
- Set the LINE bit.

#### Master

To enter master mode the LSLV bit must be reset In this case, setting the SBK bit will send 13 low bits.

Then the baud rate can programmed using the SCIBRR, SCIERPR and SCIETPR registers.

In LIN master mode, the Conventional and / or Extended Prescaler define the baud rate (as in standard SCI mode)

#### Slave

Set the LSLV bit in the SCICR3 register to enter LIN slave mode. In this case, setting the SBK bit will have no effect.

In LIN Slave mode the LIN baud rate generator is selected instead of the Conventional or Extended Prescaler. The LIN baud rate generator is common to the transmitter and the receiver.

Then the baud rate can be programmed using LPR and LPRF registers.

**Note:** It is mandatory to set the LIN configuration first before programming LPR and LPRF, because the LIN configuration uses a different baud rate generator from the standard one.

#### 10.7.9.2 LIN Transmission

In LIN mode the same procedure as in SCI mode has to be applied for a LIN transmission.

To transmit the LIN Header the proceed as follows:

- First set the SBK bit in the SCICR2 register to start transmitting a 13-bit LIN Synch Break
- reset the SBK bit
- Load the LIN Synch Field (0x55) in the SCIDR register to request Synch Field transmission
- Wait until the SCIDR is empty (TDRE bit set in the SCISR register)
- Load the LIN message Identifier in the SCIDR register to request Identifier transmission.

<u>ل ۲</u>۲

## LINSCI™ SERIAL COMMUNICATION INTERFACE (LIN Mode) (cont'd)

![](_page_12_Figure_2.jpeg)

57

## 10.8 LINSCI SERIAL COMMUNICATION INTERFACE (LIN Master Only)

#### 10.8.1 Introduction

The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems.

#### 10.8.2 Main Features

- Full duplex, asynchronous communications
- NRZ standard format (Mark/Space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500K baud.
- Programmable data word length (8 or 9 bits)
- Receive buffer full, Transmit buffer empty and End of Transmission flags
- 2 receiver wake-up modes:
  - Address bit (MSB)
  - Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for Transmitter and Receiver
- 4 error detection flags:
  - Overrun error
  - Noise error
  - Frame error
  - Parity error
- 5 interrupt sources with flags:
  - Transmit data register empty
  - Transmission complete
  - Receive data register full
  - Idle line received
  - Overrun error detected
- Transmitter clock output
- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Reduced power consumption mode
- LIN Synch Break send capability

#### **10.8.3 General Description**

The interface is externally connected to another device by three pins (see Figure 88 on page 153). Any SCI bidirectional communication requires a minimum of two pins: Receive Data In (RDI) and Transmit Data Out (TDO):

- SCLK: Transmitter clock output. This pin outputs the transmitter data clock for synchronous transmission (no clock pulses on start bit and stop bit, and a software option to send a clock pulse on the last data bit). This can be used to control peripherals that have shift registers (e.g. LCD drivers). The clock phase and polarity are software programmable.
- TDO: Transmit Data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.

Through these pins, serial data is transmitted and received as frames comprising:

- An Idle Line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A Stop bit indicating that the frame is complete.
- This interface uses two types of baud rate generator:
- A conventional type for commonly-used baud rates,
- An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies.

67/

## LINSCI<sup>TM</sup> SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd)

#### EXTENDED RECEIVE PRESCALER DIVISION **REGISTER (SCIERPR)**

Read/Write

Reset Value: 0000 0000 (00h)

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ERPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

### Bits 7:0 = ERPR[7:0] 8-bit Extended Receive Prescaler Register.

The extended Baud Rate Generator is activated when a value other than 00h is stored in this register. The clock frequency from the 16 divider (see Figure 90) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255).

The extended baud rate generator is not active after a reset.

## **EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (SCIETPR)**

Read/Write

Reset Value:0000 0000 (00h)

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ETPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

#### Bits 7:0 = ETPR[7:0] 8-bit Extended Transmit Prescaler Register.

The extended Baud Rate Generator is activated when a value other than 00h is stored in this register. The clock frequency from the 16 divider (see Figure 90) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255).

The extended baud rate generator is not active after a reset.

| Table 27. Baud Rate Selection |  |
|-------------------------------|--|
|-------------------------------|--|

|                                    |                            |                  | Co                       | nditions                                                                                                                                                                                                                                      |                                                                | Roud                                                                                           |      |
|------------------------------------|----------------------------|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Symbol                             | Parameter                  | f <sub>CPU</sub> | Accuracy vs.<br>Standard | Prescaler                                                                                                                                                                                                                                     | Standard                                                       | Rate                                                                                           | Unit |
| f <sub>Tx</sub><br>f <sub>Rx</sub> | Communication<br>frequency | 8 MHz            | ~0.16%                   | Conventional Mode<br>TR (or RR) = 128, PR = 13<br>TR (or RR) = 32, PR = 13<br>TR (or RR) = 16, PR = 13<br>TR (or RR) = 8, PR = 13<br>TR (or RR) = 4, PR = 13<br>TR (or RR) = 16, PR = 3<br>TR (or RR) = 2, PR = 13<br>TR (or RR) = 1, PR = 13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77<br>~38461.54 | Н    |
| <u> </u>                           | 6.                         |                  | ~0.79%                   | Extended Mode<br>ETPR (or ERPR) = 35,<br>TR (or RR) = 1, PR = 1                                                                                                                                                                               | 14400                                                          | ~14285.71                                                                                      |      |

## beCAN CONTROLLER (Cont'd)

#### 10.9.4.2 Reception Handling

For the reception of CAN messages, three mailboxes organized as a FIFO are provided. In order to save CPU load, simplify the software and guarantee data consistency, the FIFO is managed completely by hardware. The application accesses the messages stored in the FIFO through the FIFO output mailbox.

A received message is considered as valid when it has been received correctly according to the CAN protocol (no error until the last but one bit of the EOF field) and It passed through the identifier filtering successfully, see Section 0.1.4.3 Identifier Filtering.

## Valid Message

#### Figure 101. Receive FIFO states

![](_page_15_Figure_7.jpeg)

#### beCAN CONTROLLER (Cont'd)

#### 10.9.8.2 Mailbox Registers

This chapter describes the registers of the transmit and receive mailboxes. Refer to Section 0.1.4.4 Message Storage for detailed register mapping.

Transmit and receive mailboxes have the same registers except:

- MCSR register in a transmit mailbox is replaced by MFMI register in a receive mailbox.
- A receive mailbox is always write protected.
- A transmit mailbox is write enable only while empty, corresponding TME bit in the CTPR register set.

# MAILBOX CONTROL STATUS REGISTER (MCSR)

## Read / Write

Reset Value: 0000 0000 (00h)

| 7 |   |      |      |      |      |      | 0    |
|---|---|------|------|------|------|------|------|
| 0 | 0 | TERR | ALST | тхок | RQCP | ABRQ | TXRQ |

Bits 7:6 = Reserved. Forced to 0 by hardware.

Bit 5 = **TERR** *Transmission Error* - Read

This bit is updated by hardware after each transmission attempt.

0: The previous transmission was successful

1: The previous transmission failed due to an error

Bit 4 = **ALST** Arbitration Lost - Read

This bit is updated by hardware after each transmission attempt.

0: The previous transmission was successful

1: The previous transmission failed due to an arbitration lost

#### Bit 3 = **TXOK** Transmission OK

- Read

The hardware updates this bit after each transmission attempt.

0: The previous transmission failed

1: The previous transmission was successful

**Note**: This bit has the same value as the corresponding TXOKx bit in the CTSR register.

#### Bit 2 = RQCP Request Completed

- Read/Clear

Set by hardware when the last request (transmit or abort) has been performed.

Cleared by software writing a "1" or by hardware on transmission request.

**Note**: This bit has the same value as the corresponding RQCPx bit of the CTSR register.

Clearing this bit clears all the status bits (TX-OK, ALST and TERR) in the MCSR register and the RQCP and TXOK bits in the CTSR register.

#### Bit 1 = **ABRQ** Abort Request for Mailbox - Read/Set

Set by software to abort the transmission request for the corresponding mailbox.

Cleared by hardware when the mailbox becomes empty.

Setting this bit has no effect when the mailbox is not pending for transmission.

Bit 0 = **TXRQ** *Transmit Mailbox Request* 

- Read/Set

Set by software to request the transmission for the corresponding mailbox.

Cleared by hardware when the mailbox becomes empty.

**Note**: This register is implemented only in transmit mailboxes. In receive mailboxes, the MFMI register is mapped at this location.

57

## beCAN CONTROLLER (Cont'd)

### 10.9.8.3 CAN Filter Registers

## CAN FILTER CONFIGURATION REG.0 (CFCR0)

All bits of this register are set and cleared by software. Read / Write

Reset Value: 0000 0000 (00h)

| 7 |       |       |       |   |       |       | 0     |  |
|---|-------|-------|-------|---|-------|-------|-------|--|
| 0 | FSC11 | FSC10 | FACT1 | 0 | FSC01 | FSC00 | FACT0 |  |

**Note**: To modify the FFAx and FSCx bits, the be-CAN must be in INIT mode.

Bit 7 = Reserved. Forced to 0 by hardware.

Bits 6:5 = **FSC1[1:0]** *Filter Scale Configuration* These bits define the scale configuration of Filter 1.

Bit 4 = **FACT1** *Filter Active* The software sets this bit to activate Filter 1. To modify the Filter 1 registers (CF1R[7:0]), the FACT1 bit must be cleared. 0: Filter 1 is not active 1: Filter 1 is active

Bit 3 = Reserved. Forced to 0 by hardware.

Bits 2:1 = **FSC0[1:0]** *Filter Scale Configuration* These bits define the scale configuration of Filter 0.

Bit 0 = **FACT0** *Filter Active* The software sets this bit to activate Filter 0. To modify the Filter 0 registers (CF0R[0:7]), the FACT0 bit must be cleared. 0: Filter 0 is not active 1: Filter 0 is active

## CAN FILTER CONFIGURATION REG.1 (CFCR1)

All bits of this register are set and cleared by software. Read / Write

Reset Value: 0000 0000 (00h)

| 7 |       |       |       |   |       |       | 0     |  |
|---|-------|-------|-------|---|-------|-------|-------|--|
| 0 | FSC31 | FSC30 | FACT3 | 0 | FSC21 | FSC20 | FACT2 |  |

Bit 7 = Reserved. Forced to 0 by hardware.

Bits 6:5 = **FSC3[1:0]** *Filter Scale Configuration* These bits define the scale configuration of Filter 3.

#### Bit 4 = FACT3 Filter Active

The software sets this bit to activate filter 3. To modify the Filter 3 registers (CF3R[0:7]) the FACT3 bit must be cleared. 0: Filter 3 is not active 1: Filter 3 is active

Bit 3 = Reserved. Forced to 0 by hardware.

Bits 2:1 = **FSC2[1:0]** *Filter Scale Configuration* These bits define the scale configuration of Filter 2.

#### Bit 0 = FACT2 Filter Active

The software sets this bit to activate Filter 2. To modify the Filter 2 registers (CF2R[0:7]), the FACT2 bit must be cleared. 0: Filter 2 is not active

1: Filter 2 is active

![](_page_17_Picture_28.jpeg)

## **INSTRUCTION SET OVERVIEW** (Cont'd)

| Mnemo | Description            | Function/Example    | Dst     | Src     | 11 | Н | 10            | Ν | Ζ | С |
|-------|------------------------|---------------------|---------|---------|----|---|---------------|---|---|---|
| JRULE | Jump if $(C + Z = 1)$  | Unsigned <=         |         |         |    |   |               |   |   |   |
| LD    | Load                   | dst <= src          | reg, M  | M, reg  |    |   |               | Ν | Ζ |   |
| MUL   | Multiply               | X,A = X * A         | A, X, Y | X, Y, A |    | 0 |               |   |   | 0 |
| NEG   | Negate (2's compl)     | neg \$10            | reg, M  |         |    |   |               | Ν | Ζ | С |
| NOP   | No Operation           |                     |         |         |    |   |               |   |   |   |
| OR    | OR operation           | A=A+M               | А       | М       |    |   |               | Ν | Ζ |   |
| POP   | Pop from the Stack     | pop reg             | reg     | М       |    |   |               | ٦ | 1 |   |
| FUF   | Pop from the Stack     | pop CC              | CC      | М       | 11 | Н | 10            | Ν | N | С |
| PUSH  | Push onto the Stack    | push Y              | М       | reg, CC |    |   |               | 5 | 1 |   |
| RCF   | Reset carry flag       | C = 0               |         |         |    |   | $\mathcal{O}$ |   |   | 0 |
| RET   | Subroutine Return      |                     |         |         | 5  | 5 |               |   |   |   |
| RIM   | Enable Interrupts      | 11:0 = 10 (level 0) |         |         | 1  |   | 0             |   |   |   |
| RLC   | Rotate left true C     | C <= A <= C         | reg, M  | X       | *  |   |               | Ν | Ζ | С |
| RRC   | Rotate right true C    | C => A => C         | reg, M  | C C     |    |   |               | Ν | Ζ | С |
| RSP   | Reset Stack Pointer    | S = Max allowed     | S       | Þ       |    |   |               |   |   |   |
| SBC   | Substract with Carry   | A = A - M - C       | A       | М       |    |   |               | Ν | Ζ | С |
| SCF   | Set carry flag         | C = 1               |         |         |    |   |               |   |   | 1 |
| SIM   | Disable Interrupts     | 11:0 = 11 (level 3) |         |         | 1  |   | 1             |   |   |   |
| SLA   | Shift left Arithmetic  | C <= A <= 0         | reg, M  |         |    |   |               | Ν | Ζ | С |
| SLL   | Shift left Logic       | C <= A <= 0         | reg, M  |         |    |   |               | Ν | Ζ | С |
| SRL   | Shift right Logic      | 0 => A => C         | reg, M  |         |    |   |               | 0 | Ζ | С |
| SRA   | Shift right Arithmetic | A7 => A => C        | reg, M  |         |    |   |               | Ν | Ζ | С |
| SUB   | Substraction           | A = A - M           | А       | М       |    |   |               | Ν | Ζ | С |
| SWAP  | SWAP nibbles           | A7-A4 <=> A3-A0     | reg, M  |         |    |   |               | Ν | Ζ |   |
| TNZ   | Test for Neg & Zero    | tnz lbl1            |         |         |    |   |               | Ν | Ζ |   |
| TRAP  | S/W trap               | S/W interrupt       |         |         | 1  |   | 1             |   |   |   |
| WFI   | Wait for Interrupt     |                     |         |         | 1  |   | 0             |   |   |   |
| XOR   | Exclusive OR           | A = A XOR M         | A       | М       |    |   |               | Ν | Ζ |   |

**57** 

218/265

## **12.4 SUPPLY CURRENT CHARACTERISTICS**

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped).

| Symbol          | Deveneter                                          | Conditions                                                                                                                                                                                                                                                     | Flash [                    | Devices                | ROM Devices                  |                          | Linit |  |
|-----------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------|------------------------------|--------------------------|-------|--|
| Symbol          | Parameter                                          | Conditions                                                                                                                                                                                                                                                     | Typ <sup>1)</sup>          | Max <sup>2)</sup>      | Typ <sup>1</sup>             | Max <sup>2)</sup>        | Jint  |  |
|                 | Supply current in RUN mode <sup>3)</sup>           | $ \begin{array}{l} f_{OSC} = 2 \ \text{MHz}, \ f_{CPU} = 1 \ \text{MHz} \\ f_{OSC} = 4 \ \text{MHz}, \ f_{CPU} = 2 \ \text{MHz} \\ f_{OSC} = 8 \ \text{MHz}, \ f_{CPU} = 4 \ \text{MHz} \\ f_{OSC} = 16 \ \text{MHz}, \ f_{CPU} = 8 \ \text{MHz} \end{array} $ | 1.8<br>3.2<br>6<br>10      | 3<br>5<br>8<br>15      | 1.1<br>2.2<br>4.4<br>8.9     | 2<br>3.5<br>6<br>12      | mA    |  |
| I <sub>DD</sub> | Supply current in SLOW mode <sup>3)</sup>          | $      f_{OSC} = 2 \text{ MHz}, f_{CPU} = 62.5 \text{kHz} $ $      f_{OSC} = 4 \text{ MHz}, f_{CPU} = 125 \text{ kHz} $ $      f_{OSC} = 8 \text{ MHz}, f_{CPU} = 250 \text{ kHz} $ $      f_{OSC} = 16 \text{ MHz}, f_{CPU} = 500 \text{ kHz} $               | 0.5<br>0.6<br>0.85<br>1.25 | 2.7<br>3<br>3.6<br>4   | 0.1<br>0.2<br>0.4<br>0.8     | 0.2<br>0.4<br>0.8<br>1.5 |       |  |
|                 | Supply current in WAIT mode <sup>3)</sup>          | $ \begin{array}{l} f_{OSC} = 2 \ \text{MHz}, \ f_{CPU} = 1 \ \text{MHz} \\ f_{OSC} = 4 \ \text{MHz}, \ f_{CPU} = 2 \ \text{MHz} \\ f_{OSC} = 8 \ \text{MHz}, \ f_{CPU} = 4 \ \text{MHz} \\ f_{OSC} = 16 \ \text{MHz}, \ f_{CPU} = 8 \ \text{MHz} \end{array} $ | 1<br>1.8<br>3.4<br>6.4     | 3<br>4<br>5<br>7       | 0.7<br>1.4<br>2.9<br>5.7     | 3<br>4<br>5<br>7         |       |  |
|                 | Supply current in SLOW WAIT mode <sup>2)</sup>     |                                                                                                                                                                                                                                                                | 0.4<br>0.5<br>0.6<br>0.8   | 1.2<br>1.3<br>1.8<br>2 | 0.07<br>0.14<br>0.28<br>0.56 | 0.12<br>0.25<br>0.5<br>1 |       |  |
|                 | Supply current in HALT mode <sup>4)</sup>          | $V_{DD} = 5.5V \frac{-40^{\circ}C \le T_{A} \le +85^{\circ}C}{-40^{\circ}C \le T_{A} \le +125^{\circ}C}$                                                                                                                                                       | <1                         | 10<br>50               | <1                           | 10<br>50                 | μA    |  |
|                 | Supply current in ACTIVE HALT mode <sup>4)5)</sup> |                                                                                                                                                                                                                                                                | 0.5                        | 1.2                    | 0.18                         | 0.25                     | mA    |  |
|                 | Supply current in AWUFH                            | $V_{DD} = 5.5V$ $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                                                                                                                                                                        | 25                         | 30                     | 25                           | 30                       | μA    |  |
|                 | mode <sup>-1,3)</sup>                              | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                                                                                                                                                                                                | -                          | 70                     | -                            | 70                       |       |  |

Notes:

1. Typical data are based on  $T_A$  = 25°C,  $V_{DD}$  = 5V (4.5V  $\leq V_{DD} \leq$  5.5V range).

2. Data based on characterization results, tested in production at  $V_{DD}$  max.,  $f_{CPU}$  max. and  $T_A$  max.

3. Measurements are done in the following conditions:

- Program executed from Flash, CPU running with Flash (for flash devices).
- All I/O pins in input mode with a static value at  $V_{DD} \, \text{or} \, V_{SS}$  (no load)

- All peripherals in reset state.

- Clock input (OSC1) driven by external square wave.

- In SLOW and SLOW WAIT mode, f<sub>CPU</sub> is based on f<sub>OSC</sub> divided by 32.

To obtain the total current consumption of the device, add the clock source (Section 12.5.3) and the peripheral power consumption (Section 12.4.2).

4. All I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load). Data based on characterization results, tested in production at  $V_{DD}$  max.,  $f_{CPU}$  max. and  $T_A$  max.

5. This consumption refers to the Halt period only and not the associated run period which is software dependent.

<u>ل</u>رک

## **12.8 EMC CHARACTERISTICS**

Susceptibility tests are performed on a sample basis during product characterization.

## 12.8.1 Functional EMS (Electro Magnetic Susceptibility)

Based on a simple running application on the product (toggling two LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

## 12.8.1.1 Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical applica-

**لرك**ا

tion environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations:

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials:

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RE-SET pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

| Symbol | Parameter                                               | Conditions                                                                                    | Level/<br>Class |
|--------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------|
| V      | Voltage limits to be applied on any I/O pin to induce a | LQFP64, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8$ MHz, conforms to IEC 1000-4-2 | 3B              |
| * FESD | functional disturbance                                  | LQFP44, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $f_{OSC} = 8$<br>MHz, conforms to IEC 1000-4-2 | 2B              |
| V      | Fast transient voltage burst limits to be applied       | LQFP64, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8$ MHz, conforms to IEC 1000-4-4 | 3B              |
| VFFTB  | tional disturbance                                      | LQFP44, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8$ MHz, conforms to IEC 1000-4-4 | 2B              |