



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ST7                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 8MHz                                                                  |
| Connectivity               | CANbus, LINbusSCI, SPI                                                |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 24                                                                    |
| Program Memory Size        | 48KB (48K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 2K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                           |
| Data Converters            | A/D 6x10b                                                             |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-LQFP                                                               |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f561k7tae |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **2 PIN DESCRIPTION**

57

# Figure 2. LQFP 64-Pin Package Pinout



# PIN DESCRIPTION (Cont'd)

# Figure 4. LQFP 32-Pin Package Pinout



For external pin connection guidelines, refer to "ELECTRICAL CHARACTERISTICS" on page 219.

57

# PIN DESCRIPTION (Cont'd)

For external pin connection guidelines, refer to "ELECTRICAL CHARACTERISTICS" on page 219.

Legend / Abbreviations for Table 2:

Type: I = input, O = output, S = supply

In/Output level:  $C_T$ = CMOS 0.3V<sub>DD</sub>/0.7V<sub>DD</sub> with Schmitt trigger

T<sub>T</sub>= TTL 0.8V / 2V with Schmitt trigger

Output level: HS = 20mA high sink (on N-buffer only)

Port and control configuration:

- Input: float = floating, wpu = weak pull-up, int = interrupt<sup>1)</sup>, ana = analog, RB = robust

- Output: OD = open drain, PP = push-pull

Refer to "I/O PORTS" on page 46 for more details on the software configuration of the I/O ports.

The RESET configuration of each pin is shown in bold which is valid as long as the device is in reset state.

# Table 2. Device Pin Description

|            | Pin n        | 0          |                      |     | Le             | evel |       |        | Ρ   | ort |        |    | Main                        |                                                           |                         |           |          |
|------------|--------------|------------|----------------------|-----|----------------|------|-------|--------|-----|-----|--------|----|-----------------------------|-----------------------------------------------------------|-------------------------|-----------|----------|
| <b>6</b> 4 | o44          | <b>3</b> 2 | Pin Name             | ype | Ħ              | out  |       | In     | out |     | Output |    | Output                      |                                                           | function                | Alternate | function |
| LQFF       | LQFF         | LQFF       |                      | F   | Inpi           | Outp | float | ndm    | int | ana | qo     | đđ | reset)                      |                                                           |                         |           |          |
| 1          | 1            | 1          | OSC1 <sup>3)</sup>   | I   |                |      |       |        | 0   | 5   |        |    | External cillator in        | External clock input or Resonator cillator inverter input |                         |           |          |
| 2          | 2            | 2          | OSC2 <sup>3)</sup>   | I/O |                |      |       | $\sum$ |     |     |        |    | Resonato                    | or oscillator inv                                         | erter output            |           |          |
| 3          | -            | -          | PA0 / ARTIC1         | I/O | CT             | 1    | X     | е      | i0  |     | Х      | Х  | Port A0                     | ART Input Ca                                              | pture 1                 |           |          |
| 4          | 3            | 3          | PA1 / PWM0           | I/O | CT             | 5    | Χ     |        | ei0 |     | Х      | Х  | Port A1                     | ART PWM O                                                 | utput 0                 |           |          |
| 5          | 4            | 4          | PA2 (HS) / PWM1      | I/O | CT             | HS   | Х     | е      | i0  |     | Х      | Х  | Port A2                     | ART PWM O                                                 | utput 1                 |           |          |
| 6          | 5            | -          | PA3 / PWM2           | I/O | $C_T$          |      | X     |        | ei0 |     | Х      | Х  | Port A3                     | ART PWM O                                                 | utput 2                 |           |          |
| 7          | 6            | -          | PA4 / PWM3           | I/O | $C_T$          |      | X     | е      | i0  |     | Х      | Х  | Port A4                     | ART PWM O                                                 | utput 3                 |           |          |
| 8          | -            | -          | V <sub>SS_3</sub>    | S   |                |      |       |        |     |     |        |    | Digital Ground Voltage      |                                                           |                         |           |          |
| 9          | -            | -          | V <sub>DD_3</sub>    | S   |                |      |       |        |     |     |        |    | Digital Main Supply Voltage |                                                           |                         |           |          |
| 10         | 7            | 5          | PA5 (HS) / ARTCLK    | I/O | $C_T$          | HS   | X     |        | ei0 |     | Х      | Х  | Port A5                     | 5 ART External Clock                                      |                         |           |          |
| 11         | 8            |            | PA6 (HS) / ARTIC2    | I/O | $C_T$          | HS   | Χ     | е      | i0  |     | Х      | Х  | Port A6                     | ART Input Ca                                              | pture 2                 |           |          |
| 12         |              | )-         | PA7 / T8_OCMP2       | I/O | $C_T$          |      | Χ     |        | ei0 |     | Х      | Х  | Port A7                     | TIM8 Output                                               | Compare 2               |           |          |
| 13         | $\mathbf{D}$ | -          | PB0 /T8_ICAP2        | I/O | $C_T$          |      | X     | e      | i1  |     | Х      | Х  | Port B0                     | TIM8 Input C                                              | apture 2                |           |          |
| 14         | 9            | 6          | PB1 /T8_OCMP1        | I/O | $C_T$          |      | Χ     |        | ei1 |     | Х      | Х  | Port B1                     | TIM8 Output                                               | Compare 1               |           |          |
| 15         | 10           | 7          | PB2 / T8_ICAP1       | I/O | $C_T$          |      | Χ     | е      | i1  |     | Х      | Х  | Port B2                     | TIM8 Input C                                              | apture 1                |           |          |
| 16         | 11           | 8          | PB3 / MCO            | I/O | $C_T$          |      | Χ     |        | ei1 |     | Х      | Х  | Port B3                     | Main clock ou                                             | ıt (f <sub>OSC2</sub> ) |           |          |
| 17         | -            | -          | PE0 / AIN12          | I/O | TT             |      | Х     | Х      |     | RB  | Х      | Х  | Port E0                     | 0 ADC Analog Input 12                                     |                         |           |          |
| 18         | -            | -          | PE1 / AIN13          | I/O | Τ <sub>T</sub> |      | Χ     | Х      |     | RB  | Х      | Х  | Port E1                     | 1 ADC Analog Input 13                                     |                         |           |          |
| 19         | 12           | 9          | PB4 / AIN0 / ICCCLK  | I/O | CT             |      | X     | е      | i1  | RB  | х      | х  | Port B4                     | ICC Clock<br>input                                        | ADC Analog<br>Input 0   |           |          |
| 20         | -            | -          | PE2 / AIN14          | I/O | TT             |      | Χ     | Х      |     | RB  | Х      | Х  | Port E2                     | ADC Analog                                                | Input 14                |           |          |
| 21         | -            | -          | PE3 / AIN15          | I/O | $T_T$          |      | Х     | Х      |     | RB  | Х      | Х  | Port E3                     | ADC Analog                                                | Input 15                |           |          |
| 22         | 13           | 10         | PB5 / AIN1 / ICCDATA | I/O | CT             |      | x     |        | ei1 | RB  | х      | х  | Port B5                     | ICC Data in-<br>put                                       | ADC Analog<br>Input 1   |           |          |

**67/** 

| Address                                                                                         | Block          | Register<br>Label                                                                                                           | Register Name                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset<br>Status                                                    | Remarks                                                                               |
|-------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| 000Fh                                                                                           | Port F         | PFDR                                                                                                                        | Port F Data Register                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00h <sup>1)</sup>                                                  | R/W <sup>2)</sup>                                                                     |
| 0010h                                                                                           |                | PFDDR                                                                                                                       | Port F Data Direction Register                                                                                                                                                                                                                                                                                                                                                                                                                        | 00h                                                                | R/W <sup>2)</sup>                                                                     |
| 0011h                                                                                           |                | PFOR                                                                                                                        | Port F Option Register                                                                                                                                                                                                                                                                                                                                                                                                                                | 00h                                                                | R/W <sup>2)</sup>                                                                     |
| 0012h<br>to<br>0020h                                                                            |                |                                                                                                                             | Reserved Area (15 bytes)                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                    |                                                                                       |
| 0021h                                                                                           | SPI            | SPIDR                                                                                                                       | SPI Data I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                                 | xxh                                                                | R/W                                                                                   |
| 0022h                                                                                           |                | SPICR                                                                                                                       | SPI Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0xh                                                                | R/W                                                                                   |
| 0023h                                                                                           |                | SPICSR                                                                                                                      | SPI Control/Status Register                                                                                                                                                                                                                                                                                                                                                                                                                           | 00h                                                                | R/W                                                                                   |
| 0024h                                                                                           | FLASH          | FCSR                                                                                                                        | Flash Control/Status Register                                                                                                                                                                                                                                                                                                                                                                                                                         | 00h                                                                | R/W                                                                                   |
| 0025h<br>0026h<br>0027h<br>0028h<br>0029h<br>002Ah                                              | ITC            | ISPR0<br>ISPR1<br>ISPR2<br>ISPR3<br>EICR0<br>EICR1                                                                          | Interrupt Software Priority Register 0<br>Interrupt Software Priority Register 1<br>Interrupt Software Priority Register 2<br>Interrupt Software Priority Register 3<br>External Interrupt Control Register 0<br>External Interrupt Control Register 1                                                                                                                                                                                                | FFh<br>FFh<br>FFh<br>OOh<br>OOh                                    | R/W<br>R/W<br>R/W<br>R/W<br>R/W                                                       |
| 002Bh                                                                                           | AWU            | AWUCSR                                                                                                                      | Auto Wake up f. Halt Control/Status Register                                                                                                                                                                                                                                                                                                                                                                                                          | 00h                                                                | R/W                                                                                   |
| 002Ch                                                                                           |                | AWUPR                                                                                                                       | Auto Wake Up From Halt Prescaler                                                                                                                                                                                                                                                                                                                                                                                                                      | FFh                                                                | R/W                                                                                   |
| 002Dh                                                                                           | CKCTRL         | SICSR                                                                                                                       | System Integrity Control / Status Register                                                                                                                                                                                                                                                                                                                                                                                                            | 0xh                                                                | R/W                                                                                   |
| 002Eh                                                                                           |                | MCCSR                                                                                                                       | Main Clock Control / Status Register                                                                                                                                                                                                                                                                                                                                                                                                                  | 00h                                                                | R/W                                                                                   |
| 002Fh                                                                                           | WWDG           | WDGCR                                                                                                                       | Watchdog Control Register                                                                                                                                                                                                                                                                                                                                                                                                                             | 7Fh                                                                | R/W                                                                                   |
| 0030h                                                                                           |                | WDGWR                                                                                                                       | Watchdog Window Register                                                                                                                                                                                                                                                                                                                                                                                                                              | 7Fh                                                                | R/W                                                                                   |
| 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh | PWM<br>ART     | PWMDCR3<br>PWMDCR2<br>PWMDCR1<br>PWMDCR0<br>PWMCR<br>ARTCSR<br>ARTCAR<br>ARTCAR<br>ARTARR<br>ARTICCSR<br>ARTICR1<br>ARTICR2 | Pulse Width Modulator Duty Cycle Register 3<br>PWM Duty Cycle Register 2<br>PWM Duty Cycle Register 1<br>PWM Duty Cycle Register 0<br>PWM Control register<br>Auto-Reload Timer Control/Status Register<br>Auto-Reload Timer Counter Access Register<br>Auto-Reload Timer Auto-Reload Register<br>Auto-Reload Timer Auto-Reload Register<br>ART Input Capture Control/Status Register<br>ART Input Capture Register 1<br>ART Input Capture register 2 | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>Read Only<br>Read Only |
| 003Ch<br>003Dh<br>003Eh<br>003Fh<br>0040h<br>0041h<br>0042h<br>0043h<br>0044h                   | 8-BIT<br>TIMER | T8CR2<br>T8CR1<br>T8CSR<br>T8IC1R<br>T8OC1R<br>T8CTR<br>T8ACTR<br>T8IC2R<br>T8IC2R<br>T8OC2R                                | Timer Control Register 2<br>Timer Control Register 1<br>Timer Control/Status Register<br>Timer Input Capture 1 Register<br>Timer Output Compare 1 Register<br>Timer Counter Register<br>Timer Alternate Counter Register<br>Timer Input Capture 2 Register<br>Timer Output Compare 2 Register                                                                                                                                                         | 00h<br>00h<br>xxh<br>00h<br>FCh<br>FCh<br>xxh<br>00h               | R/W<br>R/W<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>R/W    |
| 0045h                                                                                           | ADC            | ADCCSR                                                                                                                      | Control/Status Register                                                                                                                                                                                                                                                                                                                                                                                                                               | 00h                                                                | R/W                                                                                   |
| 0046h                                                                                           |                | ADCDRH                                                                                                                      | Data High Register                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00h                                                                | Read Only                                                                             |
| 0047h                                                                                           |                | ADCDRL                                                                                                                      | Data Low Register                                                                                                                                                                                                                                                                                                                                                                                                                                     | 00h                                                                | Read Only                                                                             |



#### SYSTEM INTEGRITY MANAGEMENT (Cont'd)

# 6.4.2 Auxiliary Voltage Detector (AVD)

The Voltage Detector function (AVD) is based on an analog comparison between a  $V_{IT-(AVD)}$  and  $V_{IT+(AVD)}$  reference value and the  $V_{DD}$  main supply. The  $V_{IT-(AVD)}$  reference value for falling voltage is lower than the  $V_{IT+(AVD)}$  reference value for rising voltage in order to avoid parasitic detection (hysteresis).

The output of the AVD comparator is directly readable by the application software through a real time status bit (AVDF) in the SICSR register. This bit is read only.

**Caution**: The AVD function is active only if the LVD is enabled through the option byte.

#### 6.4.2.1 Monitoring the V<sub>DD</sub> Main Supply

If the AVD interrupt is enabled, an interrupt is generated when the voltage crosses the  $V_{IT+(AVD)}$  or  $V_{IT-(AVD)}$  threshold (AVDF bit toggles).

In the case of a drop in voltage, the AVD interrupt acts as an early warning, allowing software to shut

# Figure 16. Using the AVD to Monitor V<sub>DD</sub>

down safely before the LVD resets the microcontroller. See Figure 16.

The interrupt on the rising edge is used to inform the application that the  $V_{DD}$  warning state is over.

If the voltage rise time  $t_{rv}$  is less than 256 or 4096 CPU cycles (depending on the reset delay selected by option byte), no AVD interrupt will be generated when  $V_{\rm IT+(AVD)}$  is reached.

If  $t_{rv}$  is greater than 256 or 4096 cycles then:

- If the AVD interrupt is enabled before the  $V_{IT+(AVD)}$  threshold is reached, then two AVD interrupts will be received: The first when the AVDIE bit is set and the second when the threshold is reached.
- If the AVD interrupt is enabled after the V<sub>IT+(AVD)</sub> threshold is reached, then only one AVD interrupt occurs.



# INTERRUPTS (Cont'd)

| Instruction | New Description                 | Function/Example      | 11 | н | 10 | Ν | z | С |
|-------------|---------------------------------|-----------------------|----|---|----|---|---|---|
| HALT        | Entering Halt mode              |                       | 1  |   | 0  |   |   |   |
| IRET        | Interrupt routine return        | Pop CC, A, X, PC      | 11 | Н | 10 | Ν | Z | С |
| JRM         | Jump if I1:0 = 11 (level 3)     | l1:0 = 11 ?           |    |   |    |   |   |   |
| JRNM        | Jump if I1:0 <> 11              | 1:0 <> 11 ?           |    |   |    |   |   |   |
| POP CC      | Pop CC from the Stack           | Mem => CC             | 11 | Н | 10 | Ν | Z | С |
| RIM         | Enable interrupt (level 0 set)  | Load 10 in I1:0 of CC | 1  |   | 0  |   | S |   |
| SIM         | Disable interrupt (level 3 set) | Load 11 in I1:0 of CC | 1  |   | 1  | X |   |   |
| TRAP        | Software trap                   | Software NMI          | 1  |   | 1  | Ś | 1 |   |
| WFI         | Wait for interrupt              |                       | 1  |   | 0  | 5 |   |   |

#### **Table 8. Dedicated Interrupt Instruction Set**

Note: During the execution of an interrupt routine, the HALT, POPCC, RIM, SIM and WFI instructions change the current software priority up to the next IRET instruction or one of the previously mentioned instructions.

57

# I/O PORTS (Cont'd)

# Table 15. I/O Port Register Map and Reset Values

| (Hex.) | Register<br>Label | 7   | 6    | 5 | 4 | 3  | 2 | 1   | 0   |
|--------|-------------------|-----|------|---|---|----|---|-----|-----|
| Rese   | t Value           | 0   | 0    | 0 | 0 | 0  | 0 | 0   | 0   |
| 0000h  | PADR              |     |      |   |   |    |   |     |     |
| 0001h  | PADDR             | MSB |      |   |   |    |   |     | LSB |
| 0002h  | PAOR              | -   |      |   |   |    |   |     | _   |
| 0003h  | PBDR              |     |      |   |   |    |   |     |     |
| 0004h  | PBDDR             | MSB |      |   |   |    |   | 1   | LSB |
| 0005h  | PBOR              |     |      |   |   |    |   | × \ | 51  |
| 0006h  | PCDR              |     |      |   |   |    |   |     |     |
| 0007h  | PCDDR             | MSB |      |   |   |    |   |     | LSB |
| 0008h  | PCOR              |     |      |   |   |    |   |     |     |
| 0009h  | PDDR              |     |      |   |   |    |   |     |     |
| 000Ah  | PDDDR             | MSB |      |   |   |    |   |     | LSB |
| 000Bh  | PDOR              |     |      |   |   | ×0 |   |     |     |
| 000Ch  | PEDR              |     |      |   |   | 0, |   |     |     |
| 000Dh  | PEDDR             | MSB |      |   |   |    |   |     | LSB |
| 000Eh  | PEOR              |     |      |   | 5 |    |   |     |     |
| 000Fh  | PFDR              |     |      |   | Y |    |   |     |     |
| 0010h  | PFDDR             | MSB |      |   |   |    |   |     | LSB |
| 0011h  | PFOR              |     |      |   |   |    |   |     |     |
| Obsolf | stePr             | odu | cils |   |   |    |   |     |     |

# PWM AUTO-RELOAD TIMER (Cont'd)

57

# Figure 46. input Capture Timing Diagram, $f_{COUNTER} = f_{CPU} / 4$



67/265

# 16-BIT TIMER (Cont'd)

#### 10.4.3.6 Pulse Width Modulation Mode

Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.

Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated.

In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

#### Procedure

To use Pulse Width Modulation mode:

- 1. Load the OC2R register with the value corresponding to the period of the signal using the formula in the opposite column.
- 2. Load the OC1R register with the value corresponding to the period of the pulse if (OLVL1 = 0 and OLVL2 = 1) using the formula in the opposite column.
- 3. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register.
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register.
- 4. Select the following in the CR2 register:
  - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function.
  - Set the PWM bit.
  - Select the timer clock (CC[1:0]) (see Table 17 Clock Control Bits).



If OLVL1 = 1 and OLVL2 = 0 the length of the positive pulse is the difference between the OC2R and OC1R registers.

If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin.

The OC*i*R register value required for a specific timing application can be calculated using the following formula:

$$OC_{i}R Value = \frac{t \cdot t_{CPU}}{PRESC} - 5$$

Where:

t = Signal or pulse period (in seconds)

f<sub>CPU</sub> = CPU clock frequency (in hertz)

PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 17 Clock Control Bits)

If the timer clock is an external clock the formula is:

Where:

= Signal or pulse period (in seconds)

f<sub>EXT</sub> = External timer clock frequency (in hertz)

The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 58)

# Notes:

- 1. After a write instruction to the OC*i*HR register, the output compare function is inhibited until the OC*i*LR register is also written.
- 2. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited.
- 3. The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared.
- 4. In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each period and ICF1 can also generates interrupt if ICIE is set.
- 5. When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one.

#### 10.5 8-BIT TIMER (TIM8)

#### 10.5.1 Introduction

The timer consists of a 8-bit free-running counter driven by a programmable prescaler.

It may be used for a variety of purposes, including pulse length measurement of up to two input signals (*input capture*) or generation of up to two output waveforms (*output compare* and *PWM*).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the clock prescaler.

#### 10.5.2 Main Features

- Programmable prescaler: f<sub>CPU</sub> divided by 2, 4, 8 or f<sub>OSC2</sub> divided by 8000.
- Overflow status flag and maskable interrupt
- Output compare functions with
  - 2 dedicated 8-bit registers
  - 2 dedicated programmable signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- Input capture functions with
  - 2 dedicated 8-bit registers
  - 2 dedicated active edge selection signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- Pulse width modulation mode (PWM)
- One pulse mode
- Reduced Power Mode
- 4 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2)\*

The Block Diagram is shown in Figure 59.

\*Note: Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pin out description.

When reading an input signal on a non-bonded pin, the value will always be '1'.

#### 10.5.3 Functional Description

#### 10.5.3.1 Counter

The main block of the Programmable Timer is a 8bit free running upcounter and its associated 8-bit registers.

These two read-only 8-bit registers contain the same value but with the difference that reading the ACTR register does not clear the TOF bit (Timer overflow flag), located in the Status register, (SR).

Writing in the CTR register or ACTR register resets the free running counter to the FCh value. Both counters have a reset value of FCh (this is the only value which is reloaded in the 8-bit timer). The reset value of both counters is also FCh in One Pulse mode and PWM mode.

The timer clock depends on the clock control bits of the CR2 register, as shown in Table 19 Clock Control Bits. The value in the counter register repeats every 512, 1024, 2048 or 20480000 f<sub>CPU</sub> clock cycles depending on the CC[1:0] bits. The timer frequency can be  $f_{CPU}/2$ ,  $f_{CPU}/4$ ,  $f_{CPU}/8$  or  $f_{OSC2}$ /8000.

For example, if  $f_{OSC2}$ /8000 is selected, and  $f_{OSC2} = 8$  MHz, the timer frequency will be 1 ms. Refer to Table 19 on page 105.



# 8-BIT TIMER (Cont'd)

# Figure 68. One Pulse Mode Timing Example









#### **ON-CHIP PERIPHERALS** (cont'd)

### **10.6 SERIAL PERIPHERAL INTERFACE (SPI)**

#### 10.6.1 Introduction

The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves or a system in which devices may be either masters or slaves.

#### 10.6.2 Main Features

- Full duplex synchronous transfers (on three lines)
- Simplex synchronous transfers (on two lines)
- Master or slave operation
- 6 master mode frequencies (f<sub>CPU</sub>/4 max.)
- f<sub>CPU</sub>/2 max. slave mode frequency (see note)
- SS Management by software or hardware
- Programmable clock polarity and phase
- End of transfer interrupt flag
- Write collision, Master Mode Fault and Overrun flags

Note: In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence.

#### **10.6.3 General Description**

Figure 70 on page 110 shows the serial peripheral interface (SPI) block diagram. There are three registers:

- SPI Control Register (SPICR)
- SPI Control/Status Register (SPICSR)
- SPI Data Register (SPIDR)

The SPI is connected to external devices through four pins:

- MISO: Master In / Slave Out data
- MOSI: Master Out / Slave In data
- SCK: Serial Clock out by SPI masters and input by SPI slaves
- SS: Slave select:

This input signal acts as a 'chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave SS inputs can be driven by standard I/O ports on the master Device.



# LINSCI™ SERIAL COMMUNICATION INTERFACE (SCI Mode) (cont'd) CONTROL REGISTER 1 (SCICR1)

# Read/Write

Reset Value: x000 0000 (x0h)

| 1  |    |      |   |      |                   |    | 0   |
|----|----|------|---|------|-------------------|----|-----|
| R8 | Т8 | SCID | М | WAKE | PCE <sup>1)</sup> | PS | PIE |

<sup>1)</sup>This bit has a different function in LIN mode, please refer to the LIN mode register description.

#### Bit 7 = **R8** Receive data bit 8

This bit is used to store the 9th bit of the received word when M = 1.

Bit 6 = **T8** Transmit data bit 8

This bit is used to store the 9th bit of the transmitted word when M = 1.

Bit 5 = **SCID** *Disabled for low power consumption* When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software.

0: SCI enabled

1: SCI prescaler and outputs disabled

Bit  $4 = \mathbf{M}$  Word length This bit determines the word length. It is set or cleared by software.

0: 1 Start bit, 8 Data bits, 1 Stop bit

1: 1 Start bit, 9 Data bits, 1 Stop bit

**Note**: The M bit must not be modified during a data transfer (both transmission and reception).

#### Bit 3 = WAKE Wake-Up method

This bit determines the SCI Wake-Up method, it is set or cleared by software.

0: Idle Line 1: Address Mark

**Note:** If the LINE bit is set, the WAKE bit is deactivated and replaced by the LHDM bit.

#### Bit 2 = **PCE** Parity control enable

This bit is set and cleared by software. It selects the hardware parity control (generation and detection for byte parity, detection only for LIN parity). 0: Parity control disabled 1: Parity control enabled

Bit 1 = **PS** Parity selection

This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity will be selected after the current byte. 0: Even parity

1: Odd parity

#### Bit 0 = **PIE** Parity interrupt enable

This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). The parity error involved can be a byte parity error (if bit PCE is set and bit LPE is reset) or a LIN parity error (if bit PCE is set and bit LPE is set).

0: Parity error interrupt disabled

1: Parity error interrupt enabled

133/265

<u>/</u>ک





<u>ل</u>رک

# LINSCI™ SERIAL COMMUNICATION INTERFACE (LIN Master Only) (Cont'd) CONTROL REGISTER 1 (SCICR1)

Read/Write

Reset Value: x000 0000 (x0h)

| 7  |    |      |   |      |     |    | 0   |
|----|----|------|---|------|-----|----|-----|
| R8 | Т8 | SCID | М | WAKE | PCE | PS | PIE |

Bit 7 = R8 Receive data bit 8.

This bit is used to store the 9th bit of the received word when M = 1.

#### Bit 6 = T8 Transmit data bit 8.

This bit is used to store the 9th bit of the transmitted word when M = 1.

Bit 5 = **SCID** *Disabled for low power consumption* When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software. 0: SCI enabled

1: SCI prescaler and outputs disabled

Bit 4 = M Word length.
This bit determines the word length. It is set or cleared by software.
0: 1 Start bit, 8 Data bits, 1 Stop bit
1: 1 Start bit, 9 Data bits, 1 Stop bit

**Note**: The M bit must not be modified during a data transfer (both transmission and reception).

#### Bit 3 = WAKE Wake-Up method.

This bit determines the SCI Wake-Up method, it is set or cleared by software. 0: Idle Line

1: Address Mark

#### Bit 2 = **PCE** Parity control enable.

This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).

0: Parity control disabled

1: Parity control enabled

# Bit 1 = **PS** Parity selection.

This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.

0: Even parity

1: Odd parity

#### Bit 0 = **PIE** Parity interrupt enable.

This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). It is set and cleared by software. 0: Parity error interrupt disabled

1: Parity error interrupt enabled

10501



# beCAN CONTROLLER (Cont'd)

#### **FIFO Management**

Starting from the **empty** state, the first valid message received is stored in the FIFO which becomes **pending\_1**. The hardware signals the event setting the FMP[1:0] bits in the CRFR register to the value 01b. The message is available in the FIFO output mailbox. The software reads out the mailbox content and releases it by setting the RFOM bit in the CRFR register. The FIFO becomes **empty** again. If a new valid message has been received in the meantime, the FIFO stays in **pending\_1** state and the new message is available in the output mailbox.

If the application does not release the mailbox, the next valid message will be stored in the FIFO which enters **pending\_2** state (FMP[1:0] = 10b). The storage process is repeated for the next valid message putting the FIFO into **pending\_3** state (FMP[1:0] = 11b). At this point, the software must release the output mailbox by setting the RFOM bit, so that a mailbox is free to store the next valid message. Otherwise the next valid message received will cause a loss of message.

Refer also to Section 0.1.4.4 Message Storage.

#### Overrun

Once the FIFO is in **pending\_3** state (that is, the three mailboxes are full) the next valid message reception will lead to an **overrun** and a message will be lost. The hardware signals the overrun condition by setting the FOVR bit in the CRFR register. Which message is lost depends on the configuration of the FIFO:

 If the FIFO lock function is disabled (RFLM bit in the CMCR register cleared) the last message stored in the FIFO will be overwritten by the new incoming message. In this case the latest messages will be always available to the application.

If the FIFO lock function is enabled (RFLM bit in the CMCR register set) the most recent message will be discarded and the software will have the three oldest messages in the FIFO available.

#### **Reception Related Interrupts**

On the storage of the first message in the FIFO -FMP[1:0] bits change from 00b to 01b - an interrupt is generated if the FMPIE bit in the CIER register is set.

When the FIFO becomes full (that is, a third message is stored) the FULL bit in the CRFR register is set and an interrupt is generated if the FFIE bit in the CIER register is set. On overrun condition, the FOVR bit is set and an interrupt is generated if the FOVIE bit in the CIER register is set.

#### 10.9.4.3 Identifier Filtering

In the CAN protocol the identifier of a message is not associated with the address of a node but related to the content of the message. Consequently a transmitter broadcasts its message to all receivers. On message reception a receiver node decides - depending on the identifier value - whether the software needs the message or not. If the message is needed, it is copied into the RAM. If not, the message must be discarded without intervention by the software.

To fulfil this requirement, the beCAN Controller provides six configurable and scalable filter banks (0-5) in order to receive only the messages the software needs. This hardware filtering saves CPU resources which would be otherwise needed to perform filtering by software. Each filter bank consists of eight 8-bit registers, CFxR[0:7].

# Scalable Width

To optimize and adapt the filters to the application needs, each filter bank can be scaled independently. Depending on the filter scale a filter bank provides:

- One 32-bit filter for the STDID[10:0], IDE, EX-TID[17:0] and RTR bits.
- Two 16-bit filters for the STDID[10:0], RTR and IDE bits.
- Four 8-bit filters for the STDID[10:3] bits. The other bits are considered as "don't care".
- One 16-bit filter and two 8-bit filters for filtering the same set of bits as the 16 and 8-bit filters described above.

Refer to Figure 9. Filter Bank Scale Configuration - Register Organisation.

Furthermore, the filters can be configured in mask mode or in identifier list mode.

#### Mask mode

In **mask** mode the identifier registers are associated with mask registers specifying which bits of the identifier are handled as "must match" or as "don't care".

#### Identifier List mode

In **identifier list** mode, the mask registers are used as identifier registers. Thus instead of defining an identifier and a mask, two identifiers are specified, doubling the number of single identifiers. All bits of the incoming identifier must match the bits specified in the filter registers.



# INSTRUCTION SET OVERVIEW (Cont'd)

#### 11.1.1 Inherent

All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation.

| Inherent Instruction       | Function                                 |
|----------------------------|------------------------------------------|
| NOP                        | No operation                             |
| TRAP                       | S/W Interrupt                            |
| WFI                        | Wait For Interrupt (Low Pow-<br>er Mode) |
| HALT                       | Halt Oscillator (Lowest Power<br>Mode)   |
| RET                        | Sub-routine Return                       |
| IRET                       | Interrupt Sub-routine Return             |
| SIM                        | Set Interrupt Mask (level 3)             |
| RIM                        | Reset Interrupt Mask (level 0)           |
| SCF                        | Set Carry Flag                           |
| RCF                        | Reset Carry Flag                         |
| RSP                        | Reset Stack Pointer                      |
| LD                         | Load                                     |
| CLR                        | Clear                                    |
| PUSH/POP                   | Push/Pop to/from the stack               |
| INC/DEC                    | Increment/Decrement                      |
| TNZ                        | Test Negative or Zero                    |
| CPL, NEG                   | 1 or 2 Complement                        |
| MUL                        | Byte Multiplication                      |
| SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations              |
| SWAP                       | Swap Nibbles                             |

# 11.1.2 Immediate

Immediate instructions have 2 bytes, the first byte contains the opcode, the second byte contains the operand value.

| Immediate Instruction | Function              |
|-----------------------|-----------------------|
| LD                    | Load                  |
| CP                    | Compare               |
| BCP                   | Bit Compare           |
| AND, OR, XOR          | Logical Operations    |
| ADC, ADD, SUB, SBC    | Arithmetic Operations |

#### 11.1.3 Direct

In Direct instructions, the operands are referenced by their memory address.

The direct addressing mode consists of two submodes:

# **Direct (short)**

The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space.

# Direct (long)

The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode.

# 11.1.4 Indexed (No Offset, Short, Long)

In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset.

The indirect addressing mode consists of three submodes:

# Indexed (No Offset)

There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space.

### Indexed (Short)

The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space.

#### Indexed (long)

The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode.

#### 11.1.5 Indirect (Short, Long)

The required data byte to do the operation is found by its memory address, located in memory (pointer).

The pointer address follows the opcode. The indirect addressing mode consists of two submodes:

#### Indirect (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode.

#### Indirect (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.



# **12 ELECTRICAL CHARACTERISTICS**

# **12.1 PARAMETER CONDITIONS**

Unless otherwise specified, all voltages are referred to  $\ensuremath{\mathsf{V}_{SS}}\xspace.$ 

#### 12.1.1 Minimum and Maximum Values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25^{\circ}C$  and  $T_A = T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

#### 12.1.2 Typical Values

Unless otherwise specified, typical data is based on  $T_A = 25^{\circ}C$ ,  $V_{DD} = 5V$  (for the  $4.5V \le V_{DD} \le 5.5V$  voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ).

#### 12.1.3 Typical Curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 12.1.4 Loading Capacitor

The loading conditions used for pin parameter measurement are shown in Figure 117.

# Figure 117. Pin Loading Conditions



### 12.1.5 Pin Input Voltage

The input voltage measurement on a pin of the device is described in Figure 118.







# COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)



# Figure 139. SPI Slave Timing Diagram with CPHA = 1<sup>1)</sup>

#### Notes:

MISO INPUT

MOSI OUTPUT

1. Measurement points are done at CMOS levels: 0.3 x  $V_{\text{DD}}$  and 0.7 x  $V_{\text{DD}}.$ 

1 

L 1 Í

I.

MSB OUT

t<sub>h(MI)</sub>

MSB IN

t<sub>h(MO)</sub>

t<sub>su(MI)</sub>

t<sub>v(MO)</sub>

See note 2

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

BIT6 IN

BIT6 OUT

ХΧ

See note 2

LSB IN

LSB OUT

# FLASH OPTION BYTES (Cont'd)

OPT2:1 = **PKG[1:0]** Package selection These option bits select the device package.

| Salastad Baakaga | PKG |   |  |  |
|------------------|-----|---|--|--|
| Selecieu Fackage | 1   | 0 |  |  |
| LQFP 64          | 1   | x |  |  |
| LQFP 44          | 0   | 1 |  |  |
| LQFP 32          | 0   | 0 |  |  |

**Note:** Pads that are not bonded to external pins are in input pull-up configuration when the package selection option bits have been properly programmed. The configuration of these pads must be kept in reset state to avoid added current consumption.

OPT0 = **FMP\_R** Flash memory read-out protection

Read-out protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Erasing the option bytes when the FMP\_R option is selected causes the whole user memory to be erased first, and the device can be reprogrammed. Refer to Section 4.3.1 and the *ST7 Flash Programming Reference Manual* for more details.

0: Read-out protection enabled

1: Read-out protection disabled

#### **OPTION BYTE 1**

#### OPT7:6 = AFI MAP[1:0] AFI Mapping

These option bits allow the mapping of some of the Alternate Functions to be changed.

| AFI Mapping 1                                                                                                                                   | AFI_MAP(1) |
|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| T16_OCMP1 on PD3<br>T16_OCMP2 on PD5<br>T16_ICAP1 on PD4<br>LINSCI2_SCK not available<br>LINSCI2_TDO not available<br>LINSCI2_RDI not available | 0          |
| T16_OCMP1 on PB6<br>T16_OCMP2 on PB7<br>T16_ICAP1 on PC0<br>LINSCI2_SCK on PD3<br>LINSCI2_TDO on PD5<br>LINSCI2_RDI on PD4                      | 1          |

| AFI Mapping 0              | AFI_MAP(0) |
|----------------------------|------------|
| T16_ICAP2 is mapped on PD1 | 0          |
| T16_ICAP2 is mapped on PC1 | 1          |

OPT5:4 = **OSCTYPE[1:0]** Oscillator Type These option bits select the ST7 main clock source type.

| Clock Source                                           | OSCTYPE |   |
|--------------------------------------------------------|---------|---|
|                                                        | 1       | 0 |
| Resonator Oscillator                                   | 0       | 0 |
| Reserved                                               | 0       | 1 |
| Reserved internal clock source (used only in ICC mode) | 1       | 0 |
| External Source                                        | 1       | 1 |

OPT3:2 = **OSCRANGE[1:0]** Oscillator range If the resonator oscillator type is selected, these option bits select the resonator oscillator. This selection corresponds to the frequency range of the resonator used. If external source is selected with the OSCTYPE option, then the OSCRANGE option must be selected with the corresponding range.

|                  | OSCRANGE |   |   |
|------------------|----------|---|---|
| Typ. Freq. hange |          | 1 | 0 |
| LP               | 1~2 MHz  | 0 | 0 |
| MP               | 2~4 MHz  | 0 | 1 |
| MS               | 4~8 MHz  | 1 | 0 |
| HS               | 8~16 MHz | 1 | 1 |

#### OPT1 = Reserved

OPT0 = **RSTC** *RESET* clock cycle selection This option bit selects the number of CPU cycles inserted during the RESET phase and when exiting HALT mode. For resonator oscillators, it is advised to select 4096 due to the long crystal stabilization time.

0: Reset phase with 4096 CPU cycles

1: Reset phase with 256 CPU cycles