



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                          |
|--------------------------------|-------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                 |
| Number of Logic Elements/Cells | 768                                                               |
| Total RAM Bits                 | -                                                                 |
| Number of I/O                  | 77                                                                |
| Number of Gates                | 30000                                                             |
| Voltage - Supply               | 1.14V ~ 1.575V                                                    |
| Mounting Type                  | Surface Mount                                                     |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                |
| Package / Case                 | 100-TQFP                                                          |
| Supplier Device Package        | 100-VQFP (14x14)                                                  |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/agln030v2-zvqg100i |
|                                |                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| IGLOO nano Devices                | AGLN010 | AGLN015 <sup>1</sup> | AGLN020 |                       | AGLN060               | AGLN125               | AGLN250               |
|-----------------------------------|---------|----------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|
| IGLOO nano-Z Devices <sup>1</sup> |         |                      |         | AGLN030Z <sup>1</sup> | AGLN060Z <sup>1</sup> | AGLN125Z <sup>1</sup> | AGLN250Z <sup>1</sup> |
| Package Pins                      |         |                      |         |                       |                       |                       |                       |
| UC/CS                             | UC36    |                      | UC81,   | UC81, CS81            | CS81                  | CS81                  | CS81                  |
| QFN                               | QN48    | QN68                 | CS81    | QN48, QN68            |                       |                       |                       |
| VQFP                              |         |                      | QN68    | VQ100                 | VQ100                 | VQ100                 | VQ100                 |

Notes:

Not recommended for new designs. Few devices/packages are obsoleted. For more information on obsoleted devices/packages, refer to the PDN 1503 - IGLOO nano Z and ProASIC3 nano Z Families.

AGLN030 and smaller devices do not support this feature.

3.

AGLN060, AGLN125, and AGLN250 in the CS81 package do not support PLLs. For higher densities and support of additional features, refer to the DS0095: IGLOO Low Power Flash FPGAs Datasheet and IGLOOe 4. Low-Power Flash FPGAs Datasheet .

## I/Os Per Package

| IGLOO nano Devices                | AGLN010 | AGLN015 <sup>1</sup> | AGLN020 |                       | AGLN060               | AGLN125               | AGLN250               |
|-----------------------------------|---------|----------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|
| IGLOO nano-Z Devices <sup>1</sup> |         |                      |         | AGLN030Z <sup>1</sup> | AGLN060Z <sup>1</sup> | AGLN125Z <sup>1</sup> | AGLN250Z <sup>1</sup> |
| Known Good Die                    | 34      | -                    | 52      | 83                    | 71                    | 71                    | 68                    |
| UC36                              | 23      | -                    | -       | _                     | -                     | -                     | -                     |
| QN48                              | 34      | -                    | -       | 34                    | -                     | -                     | -                     |
| QN68                              | -       | 49                   | 49      | 49                    | -                     | -                     | -                     |
| UC81                              | -       | -                    | 52      | 66                    | -                     | -                     | -                     |
| CS81                              | -       | -                    | 52      | 66                    | 60                    | 60                    | 60                    |
| VQ100                             | _       | _                    | _       | 77                    | 71                    | 71                    | 68                    |

Notes:

Not recommended for new designs.

2. When considering migrating your design to a lower- or higher-density device, refer to the DS0095: IGLOO Low Power Flash FPGAs Datasheet and IGLOO FPGA Fabric User's Guide to ensure compliance with design and board migration requirements.

3. When the Flash\*Freeze pin is used to directly enable Flash\*Freeze mode and not used as a regular I/O, the number of singleended user I/Os available is reduced by one.

4. "G" indicates RoHS-compliant packages. Refer to "IGLOO nano Ordering Information" on page IV for the location of the "G" in the part number. For nano devices, the VQ100 package is offered in both leaded and RoHS-compliant versions. All other packages are RoHS-compliant only.

Table 1 • IGLOO nano FPGAs Package Sizes Dimensions

| Packages                        | UC36  | UC81  | CS81  | QN48  | QN68  | VQ100   |
|---------------------------------|-------|-------|-------|-------|-------|---------|
| Length × Width (mm\mm)          | 3 x 3 | 4 x 4 | 5 x 5 | 6 x 6 | 8 x 8 | 14 x 14 |
| Nominal Area (mm <sup>2</sup> ) | 9     | 16    | 25    | 36    | 64    | 196     |
| Pitch (mm)                      | 0.4   | 0.4   | 0.5   | 0.4   | 0.4   | 0.5     |
| Height (mm)                     | 0.80  | 0.80  | 0.80  | 0.90  | 0.90  | 1.20    |



IGLOO nano DC and Switching Characteristics

### PLL Behavior at Brownout Condition

Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper powerup behavior. Power ramp-up should be monotonic at least until VCC and VCCPLX exceed brownout activation levels (see Figure 2-1 and Figure 2-2 on page 2-5 for more details).

When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels ( $0.75 V \pm 0.25 V$  for V5 devices, and  $0.75 V \pm 0.2 V$  for V2 devices), the PLL output lock signal goes LOW and/or the output clock is lost. Refer to the "Brownout Voltage" section in the "Power-Up/-Down Behavior of Low Power Flash Devices" chapter of the *IGLOO nano FPGA Fabric User's Guide* for information on clock and lock recovery.

### Internal Power-Up Activation Sequence

- 1. Core
- 2. Input buffers
- 3. Output buffers, after 200 ns delay from input buffer activation

To make sure the transition from input buffers to output buffers is clean, ensure that there is no path longer than 100 ns from input buffer to output buffer in your design.





IGLOO nano DC and Switching Characteristics

### Guidelines

### Toggle Rate Definition

A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is 100%, this means that this net switches at half the clock frequency. Below are some examples:

- The average toggle rate of a shift register is 100% because all flip-flop outputs toggle at half of the clock frequency.
- The average toggle rate of an 8-bit counter is 25%:
  - Bit 0 (LSB) = 100%
  - Bit 1 = 50%
  - Bit 2 = 25%
  - ...
  - Bit 7 (MSB) = 0.78125%
  - Average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8

### Enable Rate Definition

Output enable rate is the average percentage of time during which tristate outputs are enabled. When nontristate output buffers are used, the enable rate should be 100%.

#### Table 2-19 • Toggle Rate Guidelines Recommended for Power Calculation

| Component      | Definition                       | Guideline |
|----------------|----------------------------------|-----------|
| α <sub>1</sub> | Toggle rate of VersaTile outputs | 10%       |
| α <sub>2</sub> | I/O buffer toggle rate           | 10%       |

#### Table 2-20 • Enable Rate Guidelines Recommended for Power Calculation

| Component      | Definition                           | Guideline |
|----------------|--------------------------------------|-----------|
| β <sub>1</sub> | I/O output buffer enable rate        | 100%      |
| β <sub>2</sub> | RAM enable rate for read operations  | 12.5%     |
| $\beta_3$      | RAM enable rate for write operations | 12.5%     |

## **User I/O Characteristics**

## **Timing Model**



Figure 2-3 • Timing Model

Operating Conditions: STD Speed, Commercial Temperature Range ( $T_J = 70^{\circ}C$ ), Worst-Case VCC = 1.425 V, for DC 1.5 V Core Voltage, Applicable to V2 and V5 Devices

IGLOO nano DC and Switching Characteristics





### Applies to IGLOO nano at 1.5 V Core Operating Conditions

# Table 2-25 • Summary of I/O Timing Characteristics—Software Default SettingsSTD Speed Grade, Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V,Worst-Case VCCI = 3.0 V

| I/O Standard                            | Drive Strength (mA) | Equivalent Software Default<br>t Drive Strength Option <sup>1</sup> | Slew Rate | Capacitive Load (pF) | t <sub>воит</sub> | toP  | t <sub>DIN</sub> | t <sub>PY</sub> | ters | teour | tzı  | tzн  | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-----------------------------------------|---------------------|---------------------------------------------------------------------|-----------|----------------------|-------------------|------|------------------|-----------------|------|-------|------|------|-----------------|-----------------|-------|
| 3.3 V LVTTL /<br>3.3 V LVCMOS           | 8 mA                | 8 mA                                                                | High      | 5 pF                 | 0.97              | 1.79 | 0.19             | 0.86            | 1.16 | 0.66  | 1.83 | 1.45 | 1.98            | 2.38            | ns    |
| 3.3 V LVCMOS<br>Wide Range <sup>2</sup> | 100 µA              | 8 mA                                                                | High      | 5 pF                 | 0.97              | 2.56 | 0.19             | 1.20            | 1.66 | 0.66  | 2.57 | 2.02 | 2.82            | 3.31            | ns    |
| 2.5 V LVCMOS                            | 8 mA                | 8 mA                                                                | High      | 5 pF                 | 0.97              | 1.81 | 0.19             | 1.10            | 1.24 | 0.66  | 1.85 | 1.63 | 1.97            | 2.26            | ns    |
| 1.8 V LVCMOS                            | 4 mA                | 4 mA                                                                | High      | 5 pF                 | 0.97              | 2.08 | 0.19             | 1.03            | 1.44 | 0.66  | 2.12 | 1.95 | 1.99            | 2.19            | ns    |
| 1.5 V LVCMOS                            | 2 mA                | 2 mA                                                                | High      | 5 pF                 | 0.97              | 2.39 | 0.19             | 1.19            | 1.52 | 0.66  | 2.44 | 2.24 | 2.02            | 2.15            | ns    |

Notes:

 The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification.

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### 3.3 V LVCMOS Wide Range

| 3.3 V LVCMOS<br>Wide Range <sup>1</sup> | Equivalent<br>Software                              | v                                                                                        | ΊL  |           | VIH | VOL | VOH             | IOL | I <sub>ОН</sub> | IIL <sup>2</sup> | IIH <sup>3</sup> |
|-----------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----------|-----|-----|-----------------|-----|-----------------|------------------|------------------|
| Drive<br>Strength                       | Default<br>Drive<br>Strength<br>Option <sup>4</sup> | efault<br>rive<br>ength Min. Max. Min. Max. Max. Min.<br>tion <sup>4</sup> V V V V V V V |     | Min.<br>V | μA  | μA  | μA <sup>5</sup> | µA⁵ |                 |                  |                  |
| 100 µA                                  | 2 mA                                                | -0.3                                                                                     | 0.8 | 2         | 3.6 | 0.2 | VCCI – 0.2      | 100 | 100             | 10               | 10               |
| 100 µA                                  | 4 mA                                                | -0.3                                                                                     | 0.8 | 2         | 3.6 | 0.2 | VCCI – 0.2      | 100 | 100             | 10               | 10               |
| 100 µA                                  | 6 mA                                                | -0.3                                                                                     | 0.8 | 2         | 3.6 | 0.2 | VCCI – 0.2      | 100 | 100             | 10               | 10               |
| 100 µA                                  | 8 mA                                                | -0.3                                                                                     | 0.8 | 2         | 3.6 | 0.2 | VCCI – 0.2      | 100 | 100             | 10               | 10               |

Table 2-40 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range

Notes:

1. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V Wide Range, as specified in the JEDEC JESD8-B specification.

2.  $I_{IL}$  is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL.

3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

4. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

5. Currents are measured at 85°C junction temperature.

6. Software default selection is highlighted in gray.

IGLOO nano DC and Switching Characteristics

### Applies to 1.2 V DC Core Voltage

### Table 2-49 • 2.5 LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | STD         | 1.55              | 4.61            | 0.26             | 1.21            | 1.39             | 1.10              | 4.55            | 4.61            | 2.15            | 2.43            | ns    |
| 4 mA           | STD         | 1.55              | 4.61            | 0.26             | 1.21            | 1.39             | 1.10              | 4.55            | 4.61            | 2.15            | 2.43            | ns    |
| 6 mA           | STD         | 1.55              | 3.86            | 0.26             | 1.21            | 1.39             | 1.10              | 3.82            | 3.86            | 2.41            | 2.89            | ns    |
| 8 mA           | STD         | 1.55              | 3.86            | 0.26             | 1.21            | 1.39             | 1.10              | 3.82            | 3.86            | 2.41            | 2.89            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Table 2-50 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | STD         | 1.55              | 2.68            | 0.26             | 1.21            | 1.39             | 1.10              | 2.72            | 2.54            | 2.15            | 2.51            | ns    |
| 4 mA           | STD         | 1.55              | 2.68            | 0.26             | 1.21            | 1.39             | 1.10              | 2.72            | 2.54            | 2.15            | 2.51            | ns    |
| 6 mA           | STD         | 1.55              | 2.30            | 0.26             | 1.21            | 1.39             | 1.10              | 2.33            | 2.04            | 2.41            | 2.99            | ns    |
| 8 mA           | STD         | 1.55              | 2.30            | 0.26             | 1.21            | 1.39             | 1.10              | 2.33            | 2.04            | 2.41            | 2.99            | ns    |

Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



IGLOO nano DC and Switching Characteristics

### 1.2 V LVCMOS Wide Range

| Table 2-67 • Minimum and Maximum DC input and Output Lev | els |
|----------------------------------------------------------|-----|
|----------------------------------------------------------|-----|

| 1.2 V<br>LVCMOS<br>Wide<br>Range |           | VIL        | VIH        |           | VOL       | VОН        | IOL | юн  | IOSL                    | IOSH                    | IIL <sup>1</sup> | IIH <sup>2</sup> |
|----------------------------------|-----------|------------|------------|-----------|-----------|------------|-----|-----|-------------------------|-------------------------|------------------|------------------|
| Drive<br>Strength                | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.<br>V  | mA  | mA  | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup>  | μA <sup>4</sup>  |
| 1 mA                             | -0.3      | 0.3 * VCCI | 0.7 * VCCI | 3.6       | 0.1       | VCCI - 0.1 | 100 | 100 | 10                      | 13                      | 10               | 10               |

Notes:

1.  $I_{IL}$  is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL.

2. *I<sub>IH</sub>* is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

6. Software default selection highlighted in gray.

### **Timing Characteristics**

### Applies to 1.2 V DC Core Voltage

## Table 2-68 • 1.2 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core VoltageCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 1 mA                                                                          | STD            | 1.55              | 8.30            | 0.26             | 1.56            | 2.27             | 1.10              | 7.97            | 7.54            | 2.56            | 2.55            | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is  $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Table 2-69 • 1.2 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 1 mA                                                                          | STD            | 1.55              | 3.50            | 0.26             | 1.56            | 2.27             | 1.10              | 3.37            | 3.10            | 2.55            | 2.66            | ns    |

Notes:

 The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

3. Software default selection highlighted in gray.

## Table 2-98 • AGLN125 Global ResourceCommercial-Case Conditions: TJ = 70°C, VCC = 1.14 V

|                      |                                           | S                 | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 2.08              | 2.54              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 2.15              | 2.77              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.62              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

## Table 2-99 • AGLN250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V

|                      |                                           | Std.              |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 2.11              | 2.57              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 2.19              | 2.81              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.62              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

IGLOO nano DC and Switching Characteristics

## Timing Waveforms







Figure 2-29 • RAM Read for Pipelined Output. Applicable to Both RAM4K9 and RAM512x18.

IGLOO nano Low Power Flash FPGAs





### **Timing Characteristics**

Maximum Frequency for FIFO

1.5 V DC Core Voltage

### Table 2-106 • FIFO

 $\mathsf{F}_{\mathsf{MAX}}$ 

#### Worst Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V Parameter Units Description Std. REN, WEN Setup Time 1.66 ns t<sub>ENS</sub> REN, WEN Hold Time 0.13 $t_{\text{ENH}}$ ns **BLK Setup Time** 0.30 ns t<sub>BKS</sub> **BLK Hold Time** 0.00 ns t<sub>BKH</sub> Input Data (WD) Setup Time 0.63 ns t<sub>DS</sub> Input Data (WD) Hold Time 0.20 t<sub>DH</sub> ns Clock High to New Data Valid on RD (flow-through) 2.77 ns t<sub>CKQ1</sub> Clock High to New Data Valid on RD (pipelined) 1.50 ns t<sub>CKQ2</sub> RCLK High to Empty Flag Valid 2.94 ns t<sub>RCKEF</sub> WCLK High to Full Flag Valid 2.79 ns t<sub>WCKFF</sub> Clock High to Almost Empty/Full Flag Valid 10.71 ns t<sub>CKAF</sub> RESET Low to Empty/Full Flag Valid 2.90 ns t<sub>RSTFG</sub> RESET Low to Almost Empty/Full Flag Valid 10.60 t<sub>RSTAF</sub> ns RESET Low to Data Out LOW on RD (flow-through) 1.68 ns t<sub>RSTBQ</sub> RESET Low to Data Out LOW on RD (pipelined) 1.68 ns **RESET Removal** 0.51 ns t<sub>REMRSTB</sub> **RESET Recovery** 2.68 **t**<sub>RECRSTB</sub> ns **RESET Minimum Pulse Width** 0.68 ns t<sub>MPWRSTB</sub> Clock Cycle Time t<sub>CYC</sub> 6.24 ns

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

160

MHz



Pin Descriptions

interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

### VPUMP

#### Programming Supply Voltage

IGLOO nano devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in the datasheet.

When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry.

For proper programming, 0.01  $\mu$ F and 0.33  $\mu$ F capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

## **User Pins**

**I/O** 

FF

### User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected.

During programming, I/Os become tristated and weakly pulled up to VCCI. With VCCI, VMV, and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration.

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

#### GL Globals

GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors.

See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter in the *IGLOO nano FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input.

Refer to the "I/O Structures in nano Devices" chapter of the IGLOO nano FPGA Fabric User's Guide for an explanation of the naming of global pins.

#### Flash\*Freeze Mode Activation Pin

Flash\*Freeze is available on IGLOO nano devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze mode is not used in the design, the FF pin is available as a regular I/O.

When Flash\*Freeze mode is used, the FF pin must not be left floating to avoid accidentally entering Flash\*Freeze mode. While in Flash\*Freeze mode, the Flash\*Freeze pin should be constantly asserted.

The Flash\*Freeze pin can be used with any single-ended I/O standard supported by the I/O bank in which the pin is located, and input signal levels compatible with the I/O standard selected. The FF pin



Package Pin Assignments

| UC36       |               |  |  |  |  |
|------------|---------------|--|--|--|--|
| Din Number | AGLN010       |  |  |  |  |
|            | Function      |  |  |  |  |
| A1         | IO21RSB1      |  |  |  |  |
| A2         | IO18RSB1      |  |  |  |  |
| A3         | IO13RSB1      |  |  |  |  |
| A4         | GDC0/IO00RSB0 |  |  |  |  |
| A5         | IO06RSB0      |  |  |  |  |
| A6         | GDA0/IO04RSB0 |  |  |  |  |
| B1         | GEC0/IO37RSB1 |  |  |  |  |
| B2         | IO20RSB1      |  |  |  |  |
| B3         | IO15RSB1      |  |  |  |  |
| B4         | IO09RSB0      |  |  |  |  |
| B5         | IO08RSB0      |  |  |  |  |
| B6         | IO07RSB0      |  |  |  |  |
| C1         | IO22RSB1      |  |  |  |  |
| C2         | GEA0/IO34RSB1 |  |  |  |  |
| C3         | GND           |  |  |  |  |
| C4         | GND           |  |  |  |  |
| C5         | VCCIB0        |  |  |  |  |
| C6         | IO02RSB0      |  |  |  |  |
| D1         | IO33RSB1      |  |  |  |  |
| D2         | VCCIB1        |  |  |  |  |
| D3         | VCC           |  |  |  |  |
| D4         | VCC           |  |  |  |  |
| D5         | IO10RSB0      |  |  |  |  |
| D6         | IO11RSB0      |  |  |  |  |
| E1         | IO32RSB1      |  |  |  |  |
| E2         | FF/IO31RSB1   |  |  |  |  |
| E3         | ТСК           |  |  |  |  |
| E4         | VPUMP         |  |  |  |  |
| E5         | TRST          |  |  |  |  |
| E6         | VJTAG         |  |  |  |  |
| F1         | IO29RSB1      |  |  |  |  |
| F2         | IO25RSB1      |  |  |  |  |
| F3         | IO23RSB1      |  |  |  |  |
| F4         | TDI           |  |  |  |  |

| UC36       |                     |  |  |  |  |
|------------|---------------------|--|--|--|--|
| Pin Number | AGLN010<br>Function |  |  |  |  |
| F5         | TMS                 |  |  |  |  |
| F6         | TDO                 |  |  |  |  |





Note: This is the bottom view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

IGLOO nano Low Power Flash FPGAs

|            | CS81             |            | CS81              |
|------------|------------------|------------|-------------------|
| Pin Number | AGLN125 Function | Pin Number | AGLN125 Function  |
| A1         | GAA0/IO00RSB0    | E1         | GFB0/IO120RSB1    |
| A2         | GAA1/IO01RSB0    | E2         | GFB1/IO121RSB1    |
| A3         | GAC0/IO04RSB0    | E3         | GFA1/IO118RSB1    |
| A4         | IO13RSB0         | E4         | VCCIB1            |
| A5         | IO22RSB0         | E5         | VCC               |
| A6         | IO32RSB0         | E6         | VCCIB0            |
| A7         | GBB0/IO37RSB0    | E7         | GCA0/IO56RSB0     |
| A8         | GBA1/IO40RSB0    | E8         | GCA1/IO55RSB0     |
| A9         | GBA2/IO41RSB0    | E9         | GCB2/IO58RSB0     |
| B1         | GAA2/IO132RSB1   | F1*        | VCCPLF            |
| B2         | GAB0/IO02RSB0    | F2*        | VCOMPLF           |
| B3         | GAC1/IO05RSB0    | F3         | GND               |
| B4         | IO11RSB0         | F4         | GND               |
| B5         | IO25RSB0         | F5         | VCCIB1            |
| B6         | GBC0/IO35RSB0    | F6         | GND               |
| B7         | GBB1/IO38RSB0    | F7         | GDA1/IO65RSB0     |
| B8         | IO42RSB0         | F8         | GDC1/IO61RSB0     |
| B9         | GBB2/IO43RSB0    | F9         | GDC0/IO62RSB0     |
| C1         | GAB2/IO130RSB1   | G1         | GEA0/IO104RSB1    |
| C2         | IO131RSB1        | G2         | GEC0/IO108RSB1    |
| C3         | GND              | G3         | GEB1/IO107RSB1    |
| C4         | IO15RSB0         | G4         | IO96RSB1          |
| C5         | IO28RSB0         | G5         | IO92RSB1          |
| C6         | GND              | G6         | IO72RSB1          |
| C7         | GBA0/IO39RSB0    | G7         | GDB2/IO68RSB1     |
| C8         | GBC2/IO45RSB0    | G8         | VJTAG             |
| C9         | IO47RSB0         | G9         | TRST              |
| D1         | GAC2/IO128RSB1   | H1         | GEA1/IO105RSB1    |
| D2         | IO129RSB1        | H2         | FF/GEB2/IO102RSB1 |
| D3         | GFA2/IO117RSB1   | H3         | IO99RSB1          |
| D4         | VCC              | H4         | IO94RSB1          |
| D5         | VCCIB0           | H5         | IO91RSB1          |
| D6         | GND              | H6         | IO81RSB1          |
| D7         | GCC2/IO59RSB0    | H7         | GDA2/IO67RSB1     |
| D8         | GCC1/IO51RSB0    | H8         | TDI               |
| D9         | GCC0/IO52RSB0    | H9         | TDO               |

|            | CS81             |  |  |  |  |  |  |
|------------|------------------|--|--|--|--|--|--|
|            |                  |  |  |  |  |  |  |
| Pin Number | AGEN125 Function |  |  |  |  |  |  |
| J1         | GEA2/IO103RSB1   |  |  |  |  |  |  |
| J2         | GEC2/IO101RSB1   |  |  |  |  |  |  |
| J3         | IO97RSB1         |  |  |  |  |  |  |
| J4         | IO93RSB1         |  |  |  |  |  |  |
| J5         | IO90RSB1         |  |  |  |  |  |  |
| J6         | IO78RSB1         |  |  |  |  |  |  |
| J7         | ТСК              |  |  |  |  |  |  |
| J8         | TMS              |  |  |  |  |  |  |
| J9         | VPUMP            |  |  |  |  |  |  |

Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN125-CS81.



 $\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{n}}\,\underline{\mathsf{$ 

### Notes:

- 1. This is the bottom view of the package.
- The die attach paddle of the package is tied to ground (GND). 2.

7

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.



## **QN68**



Notes:

- 1. This is the bottom view of the package.
- 2. The die attach paddle of the package is tied to ground (GND).

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.



Datasheet Information

| Revision                    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Page                   |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Revision 12<br>(March 2012) | The "In-System Programming (ISP) and Security" section and "Security" section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34663).                                                                                                                                                                                                                                                | l, 1-2                 |
|                             | Notes indicating that AGLN015 is not recommended for new designs have been added (SAR 35759).                                                                                                                                                                                                                                                                                                                                                                                                                       | III, IV                |
|                             | Notes indicating that nano-Z devices are not recommended for new designs have been added. The "Devices Not Recommended For New Designs" section is new (SAR 36759).                                                                                                                                                                                                                                                                                                                                                 |                        |
| Revision 12<br>(continued)  | The Y security option and Licensed DPA Logo were added to the "IGLOO nano Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34722).                                                                                                                                                                                                                                                           | IV                     |
|                             | The following sentence was removed from the "Advanced Architecture" section: "In addition, extensive on-chip programming circuitry enables rapid, single-voltage (3.3 V) programming of IGLOO nano devices via an IEEE 1532 JTAG interface" (SAR 34683).                                                                                                                                                                                                                                                            |                        |
|                             | The "Specifying I/O States During Programming" section is new (SAR 34694).                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1-9                    |
|                             | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—P <sub>CLOCK</sub> " section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>IGLOO nano FPGA Fabric User's Guide</i> (SAR 34732).                                                                                                                                                                                                                            | 2-12                   |
|                             | Figure 2-4 has been modified for DIN waveform; the Rise and Fall time label has been changed to tDIN (37106).                                                                                                                                                                                                                                                                                                                                                                                                       | 2-16                   |
|                             | The AC Loading figures in the "Single-Ended I/O Characteristics" section were updated to match tables in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section (SAR 34885).                                                                                                                                                                                                                                                                                                           | 2-26,<br>2-20          |
|                             | The notes regarding drive strength in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section, "3.3 V LVCMOS Wide Range" section and "1.2 V LVCMOS Wide Range" section tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is ±100 $\mu$ A. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 34765). | 2-20,<br>2-29,<br>2-40 |
|                             | Added values for minimum pulse width and removed the FRMAX row from Table 2-88 through Table 2-99 in the "Global Tree Timing Characteristics" section. Use the software to determine the FRMAX for the device you are using (SAR 36953).                                                                                                                                                                                                                                                                            | 2-64 to<br>2-69        |
|                             | Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification were updated. A note was added indicating that when the CCC/PLL core is generated by Mircosemi core generator software, not all delay values of the specified delay increments are available (SAR 34817).                                                                                                                                                                                                         | 2-70<br>and<br>2-71    |
|                             | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-36 • FIFO Reset, and the FIFO "Timing Characteristics" tables were revised to ensure consistency with the software names (SAR 35754).                                                                                                                                                                                                                                                                                 | 2-74,<br>2-77,<br>2-85 |
|                             | Reference was made to a new application note, <i>Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs</i> , which covers these cases in detail (SAR 34865).                                                                                                                                                                                                                                                                                                                         |                        |
|                             | The "Pin Descriptions" chapter has been added (SAR 34770).                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3-1                    |
|                             | Package names used in the "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 34770).                                                                                                                                                                                                                                                                                                                                                                | 4-1                    |