Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 768 | | Total RAM Bits | - | | Number of I/O | 34 | | Number of Gates | 30000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 48-VFQFN Exposed Pad | | Supplier Device Package | 48-QFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agln030v5-zqng48 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## IGLOO nano Products Available in the Z Feature Grade | IGLOO nano-Z Devices | AGLN030Z* | AGLN060Z* | AGLN125Z* | AGLN250Z* | |----------------------|-----------|-----------|-----------|-----------| | | QN48 | - | - | _ | | | QN68 | ı | - | _ | | | UC81 | - | - | - | | | CS81 | CS81 | CS81 | CS81 | | Packages | VQ100 | VQ100 | VQ100 | VQ100 | Note: \*Not recommended for new designs. ## **Temperature Grade Offerings** | | AGLN010 | AGLN015 <sup>*</sup> | AGLN020 | | AGLN060 | AGLN125 | AGLN250 | |---------|---------|----------------------|---------|-----------|-----------|-----------|-----------------------| | Package | | | | AGLN030Z* | AGLN060Z* | AGLN125Z* | AGLN250Z <sup>*</sup> | | UC36 | C, I | - | _ | _ | - | - | - | | QN48 | C, I | - | - | C, I | - | - | - | | QN68 | - | C, I | C, I | C, I | - | - | - | | UC81 | _ | - | C, I | C, I | - | _ | - | | CS81 | _ | - | C, I | C, I | C, I | C, I | C, I | | VQ100 | _ | - | - | C, I | C, I | C, I | C, I | Note: \* Not recommended for new designs. C = Enhanced Commercial temperature range: -20°C to +85°C junction temperature I = Industrial temperature range: -40°C to +100°C junction temperature Contact your local Microsemi representative for device availability: http://www.microsemi.com/soc/contact/default.aspx. VI Revision 19 6. Click **OK** to return to the FlashPoint – Programming File Generator window. Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation. 1-10 Revision 19 ## **Thermal Characteristics** ### Introduction The temperature variable in the Microsemi Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction temperature to be higher than the ambient temperature. EQ 1 can be used to calculate junction temperature. $$T_J$$ = Junction Temperature = $\Delta T + T_A$ EQ 1 #### where: $T_A$ = Ambient temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient $\Delta T$ = $\theta_{ia}$ \* P $\theta_{ia}$ = Junction-to-ambient of the package. $\theta_{ia}$ numbers are located in Figure 2-5. P = Power dissipation ## Package Thermal Characteristics The device junction-to-case thermal resistivity is $\theta_{jc}$ and the junction-to-ambient air thermal resistivity is $\theta_{ja}$ . The thermal characteristics for $\theta_{ja}$ are shown for two air flow rates. The maximum operating junction temperature is 100°C. EQ 2 shows a sample calculation of the maximum operating power dissipation allowed for a 484-pin FBGA package at commercial temperature and in still air. Maximum Power Allowed = $$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja}(°\text{C/W})} = \frac{100°\text{C} - 70°\text{C}}{20.5°\text{C/W}} = 1.46~\text{W}$$ EQ 2 Table 2-5 • Package Thermal Resistivities | | | | $\theta_{ja}$ | | | | |---------------------------------|--------------|-----------------|---------------|------------------|------------------|-------| | Package Type | Pin<br>Count | θ <sub>jc</sub> | Still Air | 200 ft./<br>min. | 500 ft./<br>min. | Units | | Chip Scale Package (CSP) | 36 | TBD | TBD | TBD | TBD | C/W | | | 81 | TBD | TBD | TBD | TBD | C/W | | Quad Flat No Lead (QFN) | 48 | TBD | TBD | TBD | TBD | C/W | | | 68 | TBD | TBD | TBD | TBD | C/W | | | 100 | TBD | TBD | TBD | TBD | C/W | | Very Thin Quad Flat Pack (VQFP) | 100 | 10.0 | 35.3 | 29.4 | 27.1 | C/W | ## Temperature and Voltage Derating Factors Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays (normalized to T<sub>J</sub> = 70°C, VCC = 1.425 V) For IGLOO nano V2 or V5 Devices, 1.5 V DC Core Supply Voltage | Array Voltage | | Junction Temperature (°C) | | | | | | | | | | |---------------|-------|---------------------------|-------|-------|-------|-------|-------|--|--|--|--| | VCC (V) | -40°C | –20°C | 0°C | 25°C | 70°C | 85°C | 100°C | | | | | | 1.425 | 0.947 | 0.956 | 0.965 | 0.978 | 1.000 | 1.009 | 1.013 | | | | | | 1.5 | 0.875 | 0.883 | 0.892 | 0.904 | 0.925 | 0.932 | 0.937 | | | | | | 1.575 | 0.821 | 0.829 | 0.837 | 0.848 | 0.868 | 0.875 | 0.879 | | | | | 2-6 Revision 19 ## **Power Consumption of Various Internal Resources** Table 2-15 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices For IGLOO nano V2 or V5 Devices, 1.5 V Core Supply Voltage | | | | Device Sp | ecific Dyna | mic Power | (µW/MHz) | | |-----------|----------------------------------------------------------------|-------------------------|-----------|--------------|-------------|----------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PAC1 | Clock contribution of a Global Rib | 4.421 | 4.493 | 2.700 | 0 | 0 | 0 | | PAC2 | Clock contribution of a Global Spine | 2.704 | 1.976 | 1.982 | 4.002 | 4.002 | 2.633 | | PAC3 | Clock contribution of a VersaTile row | 1.496 | 1.504 | 1.511 | 1.346 | 1.346 | 1.340 | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.152 0.153 0.148 0.148 | | | | 0.143 | | | PAC5 | First contribution of a VersaTile used as a sequential module | 0.057 | | | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.207 | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | 0.17 | | | | | | | PAC8 | Average contribution of a routing net | | | 0. | .7 | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | Se | e Table 2-13 | 3 on page 2 | ?-9. | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | | | See Tab | le 2-14. | | | | PAC11 | Average contribution of a RAM block during a read operation | k 25.00 N/A | | | | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 N/A | | | | | | | PAC13 | Dynamic contribution for PLL | | 2.70 | | _ | N/A | | Table 2-16 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 or V5 Devices, 1.5 V Core Supply Voltage | | | | Device -Specific Static Power (mW) | | | | | |-------------------|-------------------------------------------------------|----------------------------|------------------------------------|---------|---------|---------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PDC1 | Array static power in Active mode | See Table 2-12 on page 2-8 | | | | | | | | Array static power in Static (Idle) mode | | See Table 2-12 on page 2-8 | | | | | | | Array static power in Flash*Freeze mode | See Table 2-9 on page 2-7 | | | | | | | PDC4 <sup>1</sup> | Static PLL contribution | | 1.84 | | | N/A | | | PDC5 | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> | See Table 2-12 on page 2-8 | | | | | | #### Notes: - 1. Minimum contribution of the PLL when running at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC. 2-10 Revision 19 Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | Device-Specific Dynamic Power (μW/MHz) | | | | | | |-----------|----------------------------------------------------------------|----------------------------------------|---------|------------|-------------|---------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PAC1 | Clock contribution of a Global Rib | 2.829 | 2.875 | 1.728 | 0 | 0 | 0 | | PAC2 | Clock contribution of a Global Spine | 1.731 | 1.265 | 1.268 | 2.562 | 2.562 | 1.685 | | PAC3 | Clock contribution of a VersaTile row | 0.957 | 0.963 | 0.967 | 0.862 | 0.862 | 0.858 | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.098 | 0.098 | 0.098 | 0.094 | 0.094 | 0.091 | | PAC5 | First contribution of a VersaTile used as a sequential module | | | 0.0 | 45 | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.186 | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | | | 0.1 | 11 | | | | PAC8 | Average contribution of a routing net | | | 0.4 | <b>1</b> 5 | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See | Table 2-10 | 3 on page 2 | 2-9 | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | | See | Table 2-14 | 4 on page 2 | 2-9 | | | PAC11 | Average contribution of a RAM block during a read operation | 25.00 | | | N/A | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 N/A | | | | | | | PAC13 | Dynamic contribution for PLL | 2.10 N/A | | | | | | Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | Device-Specific Static Power (mW) | | | | | | | |-------------------|-------------------------------------------------------|-----------------------------------|---------|---------|---------|---------|---------|--| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | | PDC1 | Array static power in Active mode | See Table 2-12 on page 2-8 | | | | | | | | PDC2 | Array static power in Static (Idle) mode | See Table 2-12 on page 2-8 | | | | | | | | PDC3 | Array static power in Flash*Freeze mode | See Table 2-9 on page 2-7 | | | | | | | | PDC4 <sup>1</sup> | Static PLL contribution | | 0.90 | | | N/A | | | | PDC5 | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> | See Table 2-12 on page 2-8 | | | | | | | #### Notes: - 1. Minimum contribution of the PLL when running at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC. Figure 2-6 • Tristate Output Buffer Timing Model and Delays (example) 2-18 Revision 19 ## Overview of I/O Performance # Summary of I/O DC Input and Output Levels – Default I/O Software Settings Table 2-21 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings | | | Equivalent | | | VIL | VIH | VIH VOL | | VOH | IOL <sup>1</sup> | IOH <sup>1</sup> | |-------------------------------------------|-------------------|-------------------------------------------------------|--------------|-----------|-------------|-------------|-----------|-------------|-------------|------------------|------------------| | I/O Standard | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength <sup>2</sup> | Slew<br>Rate | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | 3.3 V LVTTL /<br>3.3 V LVCMOS | 8 mA | 8 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | | 3.3 V LVCMOS<br>Wide Range <sup>3</sup> | 100 µA | 8 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100<br>μΑ | 100<br>μΑ | | 2.5 V LVCMOS | 8 mA | 8 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | | 1.8 V LVCMOS | 4 mA | 4 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 4 | 4 | | 1.5 V LVCMOS | 2 mA | 2 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | | 1.2 V LVCMOS <sup>4</sup> | 1 mA | 1 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 1 | 1 | | 1.2 V LVCMOS<br>Wide Range <sup>4,5</sup> | 100 μΑ | 1 mA | High | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 100<br>μΑ | 100<br>μΑ | #### Notes: - 1. Currents are measured at 85°C junction temperature. - 2. The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification. - 4. Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. - 5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range, as specified in the JESD8-12 specification. Table 2-22 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions | | Comn | Indu | strial <sup>2</sup> | | |--------------------------------------|------------------|------------------|---------------------|------------------| | | IIL <sup>3</sup> | IIH <sup>4</sup> | IIL <sup>3</sup> | IIH <sup>4</sup> | | DC I/O Standards | μА | μΑ | μΑ | μΑ | | 3.3 V LVTTL / 3.3 V LVCMOS | 10 | 10 | 15 | 15 | | 3.3 V LVCOMS Wide Range | 10 | 10 | 15 | 15 | | 2.5 V LVCMOS | 10 | 10 | 15 | 15 | | 1.8 V LVCMOS | 10 | 10 | 15 | 15 | | 1.5 V LVCMOS | 10 | 10 | 15 | 15 | | 1.2 V LVCMOS <sup>5</sup> | 10 | 10 | 15 | 15 | | 1.2 V LVCMOS Wide Range <sup>5</sup> | 10 | 10 | 15 | 15 | #### Notes: - 1. Commercial range ( $-20^{\circ}$ C < $T_A$ < $70^{\circ}$ C) - 2. Industrial range (-40°C < $T_A$ < 85°C) - 3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions, where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 4. I<sub>II</sub> is the input leakage current per I/O pin over recommended operating conditions, where -0.3 V < VIN < VIL. - 5. Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values | | R <sub>(WEAK PI</sub> | <sub>JLL-UP)</sub> 1 (Ω) | $R_{(WEAK\;PULL-DOWN)}^{2}(\Omega)$ | | | |-------------------------|-----------------------|--------------------------|-------------------------------------|-------|--| | VCCI | Min. | Max. | Min. | Max. | | | 3.3 V | 10 K | 45 K | 10 K | 45 K | | | 3.3 V (wide range I/Os) | 10 K | 45 K | 10 K | 45 K | | | 2.5 V | 11 K | 55 K | 12 K | 74 K | | | 1.8 V | 18 K | 70 K | 17 K | 110 K | | | 1.5 V | 19 K | 90 K | 19 K | 140 K | | | 1.2 V | 25 K | 110 K | 25 K | 150 K | | | 1.2 V (wide range I/Os) | 19 K | 110 K | 19 K | 150 K | | #### Notes: - 1. $R_{(WEAK\ PULL\ -UP\ -MAX)} = (VCCImax\ VOHspec)\ /\ I_{(WEAK\ PULL\ -UP\ -MIN)}$ 2. $R_{(WEAK\ PULL\ -DOWN\ -MAX)} = (VOLspec)\ /\ I_{(WEAK\ PULL\ -DOWN\ -MIN)}$ Table 2-30 • I/O Short Currents IOSH/IOSL | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|----------------|--------------------|------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 | | | 4 mA | 25 | 27 | | | 6 mA | 51 | 54 | | | 8 mA | 51 | 54 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as equivalent | software default drive | | 2.5 V LVCMOS | 2 mA | 16 | 18 | | | 4 mA | 16 | 18 | | | 6 mA | 32 | 37 | | | 8 mA | 32 | 37 | | 1.8 V LVCMOS | 2 mA | 9 | 11 | | | 4 mA | 17 | 22 | | 1.5 V LVCMOS | 2 mA | 13 | 16 | | 1.2 V LVCMOS | 1 mA | 10 | 13 | | 1.2 V LVCMOS Wide Range | 100 μΑ | 10 | 13 | Note: $*T_J = 100$ °C 2-24 Revision 19 #### Applies to 1.2 V DC Core Voltage Table 2-43 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | STD | 1.55 | 6.01 | 0.26 | 1.31 | 1.91 | 1.10 | 6.01 | 5.66 | 3.02 | 3.49 | ns | | 100 μΑ | 4 mA | STD | 1.55 | 6.01 | 0.26 | 1.31 | 1.91 | 1.10 | 6.01 | 5.66 | 3.02 | 3.49 | ns | | 100 μΑ | 6 mA | STD | 1.55 | 5.02 | 0.26 | 1.31 | 1.91 | 1.10 | 5.02 | 4.76 | 3.38 | 4.10 | ns | | 100 μΑ | 8 mA | STD | 1.55 | 5.02 | 0.26 | 1.31 | 1.91 | 1.10 | 5.02 | 4.76 | 3.38 | 4.10 | ns | #### Notes: Table 2-44 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | STD | 1.55 | 3.82 | 0.26 | 1.31 | 1.91 | 1.10 | 3.82 | 3.15 | 3.01 | 3.65 | ns | | 100 μΑ | 4 mA | STD | 1.55 | 3.82 | 0.26 | 1.31 | 1.91 | 1.10 | 3.82 | 3.15 | 3.01 | 3.65 | ns | | 100 μΑ | 6 mA | STD | 1.55 | 3.25 | 0.26 | 1.31 | 1.91 | 1.10 | 3.25 | 2.61 | 3.38 | 4.27 | ns | | 100 μΑ | 8 mA | STD | 1.55 | 3.25 | 0.26 | 1.31 | 1.91 | 1.10 | 3.25 | 2.61 | 3.38 | 4.27 | ns | #### Notes: - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. ## 1.2 V LVCMOS Wide Range Table 2-67 • Minimum and Maximum DC Input and Output Levels | 1.2 V<br>LVCMOS<br>Wide<br>Range | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | юзн | IIL <sup>1</sup> | IIH <sup>2</sup> | |----------------------------------|-----------|------------|------------|-----------|-----------|------------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 1 mA | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 100 | 100 | 10 | 13 | 10 | 10 | #### Notes: - 1. I<sub>II</sub> is the input leakage current per I/O pin over recommended operating conditions where –0.3 < VIN < VIL. - 2. $I_{IH}$ is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. - 6. Software default selection highlighted in gray. ## Timing Characteristics Applies to 1.2 V DC Core Voltage Table 2-68 • 1.2 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |--------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 1 mA | STD | 1.55 | 8.30 | 0.26 | 1.56 | 2.27 | 1.10 | 7.97 | 7.54 | 2.56 | 2.55 | ns | #### Notes: - The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-69 • 1.2 V LVCMOS Wide Range HIgh Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |--------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 1 mA | STD | 1.55 | 3.50 | 0.26 | 1.56 | 2.27 | 1.10 | 3.37 | 3.10 | 2.55 | 2.66 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. 2-40 Revision 19 ## 1.2 V DC Core Voltage Table 2-75 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|----------------------------------------------------------------------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 1.52 | ns | | tosup | Data Setup Time for the Output Data Register | 1.15 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 1.96 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 1.96 | ns | | tOREMCLR | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.24 | ns | | towclr | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns | | tockmpwh | Clock Minimum Pulse Width HIGH for the Output Data Register | 0.31 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-48 Revision 19 IGLOO nano Low Power Flash FPGAs Table 2-90 • AGLN020 Global Resource Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.21 | 1.55 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.23 | 1.65 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.42 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-91 • AGLN060 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | St | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.32 | 1.62 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.34 | 1.71 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.38 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-96 • AGLN020 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.81 | 2.26 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.90 | 2.51 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.61 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-97 • AGLN060 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.02 | 2.42 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.09 | 2.65 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.56 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-68 Revision 19 IGLOO nano Low Power Flash FPGAs Table 2-98 • AGLN125 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | itd. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.08 | 2.54 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.15 | 2.77 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-99 • AGLN250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.11 | 2.57 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.19 | 2.81 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-105 • RAM512X18 ## Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.13 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 6.56 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on RD (flow through) | | ns | | | RESET LOW to data out LOW on RD (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | | ns | | t <sub>RECRSTB</sub> | RESET recovery | | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: 2-80 Revision 19 <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Figure 2-36 • FIFO Reset Figure 2-37 • FIFO EMPTY Flag and AEMPTY Flag Assertion ## **Related Documents** ## **User Guides** IGLOO nano FPGA Fabric User's Guide ## **Packaging Documents** The following documents provide packaging information and device selection for low power flash devices. ## **Product Catalog** FPGA and SoC Product Catalog Lists devices currently recommended for new designs and the packages available for each member of the family. Use this document or the datasheet tables to determine the best package for your design, and which package drawing to use. ## Package Mechanical Drawings This document contains the package mechanical drawings for all packages currently or previously supplied by Microsemi. Use the bookmarks to navigate to the package mechanical drawings. Additional packaging materials are on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/products/solutions/package/docs.aspx. IGLOO nano Low Power Flash FPGAs | CS81 | | | | |---------------------------|-------------|--|--| | Pin Number AGLN020 Func | | | | | A1 | A1 IO64RSB2 | | | | A2 | IO54RSB2 | | | | A3 | IO57RSB2 | | | | A4 | IO36RSB1 | | | | A5 | IO32RSB1 | | | | A6 | IO24RSB1 | | | | A7 | IO20RSB1 | | | | A8 | IO04RSB0 | | | | A9 | IO08RSB0 | | | | B1 | IO59RSB2 | | | | B2 | IO55RSB2 | | | | В3 | IO62RSB2 | | | | B4 | IO34RSB1 | | | | B5 | IO28RSB1 | | | | B6 | IO22RSB1 | | | | В7 | IO18RSB1 | | | | B8 | IO00RSB0 | | | | В9 | IO03RSB0 | | | | C1 | IO51RSB2 | | | | C2 | IO50RSB2 | | | | C3 | C3 NC | | | | C4 | NC | | | | C5 | NC | | | | C6 | NC | | | | C7 | NC | | | | C8 | IO10RSB0 | | | | C9 | IO07RSB0 | | | | D1 | IO49RSB2 | | | | D2 | IO44RSB2 | | | | D3 | NC | | | | D4 | VCC | | | | D5 | VCCIB2 | | | | D6 | GND | | | | D7 | NC | | | | D8 | IO13RSB0 | | | | D9 | IO12RSB0 | | | | | | | | | CS81 | | | |------------|------------------|--| | Pin Number | AGLN020 Function | | | E1 | GEC0/IO48RSB2 | | | E2 | GEA0/IO47RSB2 | | | E3 | NC | | | E4 | VCCIB1 | | | E5 | VCC | | | E6 | VCCIB0 | | | E7 | NC | | | E8 | GDA0/IO15RSB0 | | | E9 | GDC0/IO14RSB0 | | | F1 | IO46RSB2 | | | F2 | IO45RSB2 | | | F3 | NC | | | F4 | GND | | | F5 | VCCIB1 | | | F6 | NC | | | F7 | NC | | | F8 | IO16RSB0 | | | F9 | IO17RSB0 | | | G1 | IO43RSB2 | | | G2 | IO42RSB2 | | | G3 | IO41RSB2 | | | G4 | IO31RSB1 | | | G5 | NC | | | G6 | IO21RSB1 | | | G7 | NC | | | G8 | VJTAG | | | G9 | TRST | | | H1 | IO40RSB2 | | | H2 | FF/IO39RSB1 | | | H3 | IO35RSB1 | | | H4 | IO29RSB1 | | | H5 | IO26RSB1 | | | H6 | IO25RSB1 | | | H7 | IO19RSB1 | | | H8 | TDI | | | H9 | TDO | | | CS81 | | | |------------|------------------|--| | Pin Number | AGLN020 Function | | | J1 | IO38RSB1 | | | J2 | IO37RSB1 | | | J3 | IO33RSB1 | | | J4 | IO30RSB1 | | | J5 | IO27RSB1 | | | J6 | IO23RSB1 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | IGLOO nano Low Power Flash FPGAs | QN48 | | | | |------------|-------------------|--|--| | Pin Number | AGLN030Z Function | | | | 1 | IO82RSB1 | | | | 2 | GEC0/IO73RSB1 | | | | 3 | GEA0/IO72RSB1 | | | | 4 | GEB0/IO71RSB1 | | | | 5 | GND | | | | 6 | VCCIB1 | | | | 7 | IO68RSB1 | | | | 8 | IO67RSB1 | | | | 9 | IO66RSB1 | | | | 10 | IO65RSB1 | | | | 11 | IO64RSB1 | | | | 12 | IO62RSB1 | | | | 13 | IO61RSB1 | | | | 14 | FF/IO60RSB1 | | | | 15 | IO57RSB1 | | | | 16 | IO55RSB1 | | | | 17 | IO53RSB1 | | | | 18 | VCC | | | | 19 | VCCIB1 | | | | 20 | IO46RSB1 | | | | 21 | IO42RSB1 | | | | 22 | TCK | | | | 23 | TDI | | | | 24 | TMS | | | | 25 | VPUMP | | | | 26 | TDO | | | | 27 | TRST | | | | 28 | VJTAG | | | | 29 | IO38RSB0 | | | | 30 | GDB0/IO34RSB0 | | | | 31 | GDA0/IO33RSB0 | | | | 32 | GDC0/IO32RSB0 | | | | 33 | VCCIB0 | | | | 34 | GND | | | | 35 | VCC | | | | 36 | IO25RSB0 | | | | | | | | | QN48 | | | | |------------|-------------------|--|--| | Pin Number | AGLN030Z Function | | | | 37 | IO24RSB0 | | | | 38 | IO22RSB0 | | | | 39 | IO20RSB0 | | | | 40 | IO18RSB0 | | | | 41 | IO16RSB0 | | | | 42 | IO14RSB0 | | | | 43 | IO10RSB0 | | | | 44 | IO08RSB0 | | | | 45 | IO06RSB0 | | | | 46 | IO04RSB0 | | | | 47 | IO02RSB0 | | | | 48 | IO00RSB0 | | | Package Pin Assignments | | VQ100 | | VQ100 | |------------|------------------|------------|-----------------| | Pin Number | AGLN060 Function | Pin Number | AGLN060 Functio | | 1 | GND | 36 | IO61RSB1 | | 2 | GAA2/IO51RSB1 | 37 | VCC | | 3 | IO52RSB1 | 38 | GND | | 4 | GAB2/IO53RSB1 | 39 | VCCIB1 | | 5 | IO95RSB1 | 40 | IO60RSB1 | | 6 | GAC2/IO94RSB1 | 41 | IO59RSB1 | | 7 | IO93RSB1 | 42 | IO58RSB1 | | 8 | IO92RSB1 | 43 | IO57RSB1 | | 9 | GND | 44 | GDC2/IO56RSB1 | | 10 | GFB1/IO87RSB1 | 45* | GDB2/IO55RSB1 | | 11 | GFB0/IO86RSB1 | 46 | GDA2/IO54RSB1 | | 12 | VCOMPLF | 47 | TCK | | 13 | GFA0/IO85RSB1 | 48 | TDI | | 14 | VCCPLF | 49 | TMS | | 15 | GFA1/IO84RSB1 | 50 | VMV1 | | 16 | GFA2/IO83RSB1 | 51 | GND | | 17 | VCC | 52 | VPUMP | | 18 | VCCIB1 | 53 | NC | | 19 | GEC1/IO77RSB1 | 54 | TDO | | 20 | GEB1/IO75RSB1 | 55 | TRST | | 21 | GEB0/IO74RSB1 | 56 | VJTAG | | 22 | GEA1/IO73RSB1 | 57 | GDA1/IO49RSB0 | | 23 | GEA0/IO72RSB1 | 58 | GDC0/IO46RSB0 | | 24 | VMV1 | 59 | GDC1/IO45RSB0 | | 25 | GNDQ | 60 | GCC2/IO43RSB0 | | 26 | GEA2/IO71RSB1 | 61 | GCB2/IO42RSB0 | | 27 | FF/GEB2/IO70RSB1 | 62 | GCA0/IO40RSB0 | | 28 | GEC2/IO69RSB1 | 63 | GCA1/IO39RSB0 | | 29 | IO68RSB1 | 64 | GCC0/IO36RSB0 | | 30 | IO67RSB1 | 65 | GCC1/IO35RSB0 | | 31 | IO66RSB1 | 66 | VCCIB0 | | 32 | IO65RSB1 | 67 | GND | | 33 | IO64RSB1 | 68 | VCC | | 34 | IO63RSB1 | 69 | IO31RSB0 | | 35 | IO62RSB1 | 70 | GBC2/IO29RSB0 | | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN060 Function | | | 71 | GBB2/IO27RSB0 | | | 72 | IO26RSB0 | | | 73 | GBA2/IO25RSB0 | | | 74 | VMV0 | | | 75 | GNDQ | | | 76 | GBA1/IO24RSB0 | | | 77 | GBA0/IO23RSB0 | | | 78 | GBB1/IO22RSB0 | | | 79 | GBB0/IO21RSB0 | | | 80 | GBC1/IO20RSB0 | | | 81 | GBC0/IO19RSB0 | | | 82 | IO18RSB0 | | | 83 | IO17RSB0 | | | 84 | IO15RSB0 | | | 85 | IO13RSB0 | | | 86 | IO11RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO10RSB0 | | | 91 | IO09RSB0 | | | 92 | IO08RSB0 | | | 93 | GAC1/IO07RSB0 | | | 94 | GAC0/IO06RSB0 | | | 95 | GAB1/IO05RSB0 | | | 96 | GAB0/IO04RSB0 | | | 97 | GAA1/IO03RSB0 | | | 98 | GAA0/IO02RSB0 | | | 99 | IO01RSB0 | | | 100 | IO00RSB0 | | Note: \*The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin 45 in AGLN060-VQ100. 4-24 Revision 19