Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 768 | | Total RAM Bits | - | | Number of I/O | 49 | | Number of Gates | 30000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 68-VFQFN Exposed Pad | | Supplier Device Package | 68-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agln030v5-zqng68 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Flash\*Freeze Technology The IGLOO nano device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1 $\mu$ s) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. I/Os, global I/Os, and clocks can still be driven and can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and I/O states. I/Os can be individually configured to either hold their previous state or be tristated during Flash\*Freeze mode. Alternatively, I/Os can be set to a specific state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL, and the device consumes as little as $2~\mu W$ in this mode. Flash\*Freeze technology allows the user to switch to Active mode on demand, thus simplifying the power management of the device. The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. Refer to Figure 1-5 for an illustration of entering/exiting Flash\*Freeze mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned. Figure 1-5 • IGLOO nano Flash\*Freeze Mode ### **VersaTiles** The IGLOO nano core consists of VersaTiles, which have been enhanced beyond the ProASIC entry to the IGLOO nano VersaTile supports the following: - · All 3-input logic functions—LUT-3 equivalent - · Latch with clear or set - · D-flip-flop with clear or set - · Enable D-flip-flop with clear or set Refer to Figure 1-6 for VersaTile configurations. Figure 1-6 • VersaTile Configurations 1-6 Revision 19 Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | [ | Device-Spe | cific Dyna | mic Power | r (µW/MHz) | ) | | |-----------|----------------------------------------------------------------|----------------------------|------------|------------|-------------|------------|---------|--| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | | PAC1 | Clock contribution of a Global Rib | 2.829 | 2.875 | 1.728 | 0 | 0 | 0 | | | PAC2 | Clock contribution of a Global Spine | 1.731 | 1.265 | 1.268 | 2.562 | 2.562 | 1.685 | | | PAC3 | Clock contribution of a VersaTile row | 0.957 | 0.963 | 0.967 | 0.862 | 0.862 | 0.858 | | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.098 | 0.098 | 0.098 | 0.094 | 0.094 | 0.091 | | | PAC5 | First contribution of a VersaTile used as a sequential module | | | 0.0 | 45 | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.186 | | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | | | 0.1 | 11 | | | | | PAC8 | Average contribution of a routing net | | | 0.4 | <b>1</b> 5 | | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See | Table 2-10 | 3 on page 2 | 2-9 | | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | See Table 2-14 on page 2-9 | | | | | | | | PAC11 | Average contribution of a RAM block during a read operation | | 25.00 | | | N/A | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 N/A | | | | | | | | PAC13 | Dynamic contribution for PLL | | 2.10 | | | N/A | | | Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | | Device-Specific Static Power (mW) | | | | | | | |-------------------|-------------------------------------------------------|----------------------------|-----------------------------------|---------|---------|---------|---------|--|--| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | | | PDC1 | Array static power in Active mode | | See Table 2-12 on page 2-8 | | | | | | | | PDC2 | Array static power in Static (Idle) mode | | See Table 2-12 on page 2-8 | | | | | | | | PDC3 | Array static power in Flash*Freeze mode | See Table 2-9 on page 2-7 | | | | | | | | | PDC4 <sup>1</sup> | Static PLL contribution | | 0.90 | | | N/A | | | | | PDC5 | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> | See Table 2-12 on page 2-8 | | | | | | | | #### Notes: - 1. Minimum contribution of the PLL when running at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC. # **User I/O Characteristics** # **Timing Model** Figure 2-3 • Timing Model Operating Conditions: STD Speed, Commercial Temperature Range (T<sub>J</sub> = 70°C), Worst-Case VCC = 1.425 V, for DC 1.5 V Core Voltage, Applicable to V2 and V5 Devices Figure 2-5 • Output Buffer Model and Delays (example) Figure 2-6 • Tristate Output Buffer Timing Model and Delays (example) 2-18 Revision 19 The length of time an I/O can withstand IOSH/IOSL events depends on the junction temperature. The reliability data below is based on a 3.3 V, 8 mA I/O setting, which is the worst case for this type of analysis. For example, at 100°C, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. Table 2-31 • Duration of Short Circuit Event before Failure | Temperature | Time before Failure | |-------------|---------------------| | -40°C | > 20 years | | -20°C | > 20 years | | 0°C | > 20 years | | 25°C | > 20 years | | 70°C | 5 years | | 85°C | 2 years | | 100°C | 6 months | Table 2-32 • Schmitt Trigger Input Hysteresis Hysteresis Voltage Value (Typ.) for Schmitt Mode Input Buffers | Input Buffer Configuration | Hysteresis Value (typ.) | |---------------------------------------------|-------------------------| | 3.3 V LVTTL / LVCMOS (Schmitt trigger mode) | 240 mV | | 2.5 V LVCMOS (Schmitt trigger mode) | 140 mV | | 1.8 V LVCMOS (Schmitt trigger mode) | 80 mV | | 1.5 V LVCMOS (Schmitt trigger mode) | 60 mV | | 1.2 V LVCMOS (Schmitt trigger mode) | 40 mV | Table 2-33 • I/O Input Rise Time, Fall Time, and Related I/O Reliability | Input Buffer | Input Rise/Fall<br>Time (min.) | Input Rise/Fall Time (max.) | Reliability | |-----------------------------------------|--------------------------------|---------------------------------------------------------------------------|------------------| | LVTTL/LVCMOS (Schmitt trigger disabled) | No requirement | 10 ns * | 20 years (100°C) | | LVTTL/LVCMOS (Schmitt trigger enabled) | No requirement | No requirement, but input noise voltage cannot exceed Schmitt hysteresis. | 20 years (100°C) | Note: \*The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals. IGLOO nano DC and Switching Characteristics ### **Timing Characteristics** ### Applies to 1.5 V DC Core Voltage Table 2-53 • 1.8 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | $t_{LZ}$ | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|----------|-----------------|-------| | 2 mA | STD | 0.97 | 5.44 | 0.19 | 1.03 | 1.44 | 0.66 | 5.25 | 5.44 | 1.69 | 1.35 | ns | | 4 mA | STD | 0.97 | 4.44 | 0.19 | 1.03 | 1.44 | 0.66 | 4.37 | 4.44 | 1.99 | 2.11 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-54 • 1.8 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V | <b>Drive Strength</b> | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-----------------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.64 | 0.19 | 1.03 | 1.44 | 0.66 | 2.59 | 2.64 | 1.69 | 1.40 | ns | | 4 mA | STD | 0.97 | 2.08 | 0.19 | 1.03 | 1.44 | 0.66 | 2.12 | 1.95 | 1.99 | 2.19 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### Applies to 1.2 V DC Core Voltage Table 2-55 • 1.8 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 1.55 | 5.92 | 0.26 | 1.13 | 1.59 | 1.10 | 5.72 | 5.92 | 2.11 | 1.95 | ns | | 4 mA | STD | 1.55 | 4.91 | 0.26 | 1.13 | 1.59 | 1.10 | 4.82 | 4.91 | 2.42 | 2.73 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-56 • 1.8 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 1.55 | 3.05 | 0.26 | 1.13 | 1.59 | 1.10 | 3.01 | 3.05 | 2.10 | 2.00 | ns | | 4 mA | STD | 1.55 | 2.49 | 0.26 | 1.13 | 1.59 | 1.10 | 2.53 | 2.34 | 2.42 | 2.81 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-36 Revision 19 # **Output Register** Figure 2-15 • Output Register Timing Diagram Timing Characteristics 1.5 V DC Core Voltage Table 2-74 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|----------------------------------------------------------------------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 1.00 | ns | | tosup | Data Setup Time for the Output Data Register | 0.51 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 1.34 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 1.34 | ns | | t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECCLR</sub> | Asynchronous Clear Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.24 | ns | | towclr | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Data Register | 0.31 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. IGLOO nano DC and Switching Characteristics # 1.2 V DC Core Voltage Table 2-87 • Register Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |---------------------|---------------------------------------------------------------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 1.61 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 1.17 | ns | | $t_{HD}$ | Data Hold Time for the Core Register | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 1.29 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.87 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.89 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.24 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.24 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.46 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.46 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Core Register | 0.95 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width LOW for the Core Register | 0.95 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-62 Revision 19 IGLOO nano DC and Switching Characteristics # **Global Tree Timing Characteristics** Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-70. Table 2-88 to Table 2-96 on page 2-68 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-88 • AGLN010 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | S | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.13 | 1.42 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.15 | 1.50 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.35 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-89 • AGLN015 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.21 | 1.55 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.23 | 1.65 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.42 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-64 Revision 19 Table 2-101 • IGLOO nano CCC/PLL Specification For IGLOO nano V2 Devices, 1.2 V DC Core Supply Voltage | Parameter | | Min. | Тур. | Max. | Units | |-------------------------------------------------------------------------|-----------------|-------------------------------------------------|------------------|----------|---------------------| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | | 1.5 | | 160 | MHz | | Clock Conditioning Circuitry Output Frequency fout_CCC | 2 | 0.75 | | 160 | MHz | | Delay Increments in Programmable Delay Blocks <sup>1, 2</sup> | | | 580 <sup>3</sup> | | ps | | Number of Programmable Values in Each Programmable | e Delay Block | | | 32 | | | Serial Clock (SCLK) for Dynamic PLL <sup>4,9</sup> | | | | 60 | | | Input Cycle-to-Cycle Jitter (peak magnitude) | | | | 0.25 | ns | | Acquisition Time | | | | | | | | LockControl = 0 | | | 300 | μs | | | LockControl = 1 | | | 6.0 | ms | | Tracking Jitter <sup>5</sup> | | | | | | | | LockControl = 0 | | | 4 | ns | | | LockControl = 1 | | | 3 | ns | | Output Duty Cycle | | 48.5 | | 51.5 | % | | Delay Range in Block: Programmable Delay 1 1, 2 | | 2.3 | | 20.86 | ns | | Delay Range in Block: Programmable Delay 2 1, 2 | | 0.025 | | 20.86 | ns | | Delay Range in Block: Fixed Delay <sup>1, 2</sup> | | | 5.7 | | ns | | VCO Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> <sup>6</sup> | | Max Peak-to-Peak Period Jitter <sup>6,7,8</sup> | | | er <sup>6,7,8</sup> | | | SSO ≤ 2 | SSO ≤ 4 | SSO ≤ 8 | SSO ≤ 16 | | | 0.75 MHz to 50MHz | 0.50 | 1.20 | 2.00 | 3.00 | % | | 50 MHz to 100 MHz | 2.50 | 5.00 | 7.00 | 15.00 | % | #### Notes: - 1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-6 and Table 2-7 on page 2-7 for deratings. - 2. $T_J = 25^{\circ}C$ , $V_{CC} = 1.2 V$ . - 3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - 4. Maximum value obtained for a STD speed grade device in Worst-Case Commercial conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 and Table 2-7 on page 2-7 for derating values. - 5. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. - 6. VCO output jitter is calculated as a percentage of the VCO frequency. The jitter (in ps) can be calculated by multiplying the VCO period by the % jitter. The VCO jitter (in ps) applies to CCC\_OUT, regardless of the output divider settings. For example, if the jitter on VCO is 300 ps, the jitter on CCC\_OUT is also 300 ps, no matter what the settings are for the output divider. - 7. Measurements done with LVTTL 3.3 V 8 mA I/O drive strength and high slew rate. VCC/VCCPLL = 1.14 V, VCCI = 3.3 V, VQ/PQ/TQ type of packages, 20 pF load. - 8. SSOs are outputs that are synchronous to a single clock domain and have their clock-to-out times within ±200 ps of each other. Switching I/Os are placed outside of the PLL bank. Refer to the "Simultaneously Switching Outputs (SSOs) and Printed Circuit Board Layout" section in the IGLOO nano FPGA Fabric User's Guide. - 9. The AGLN010, AGLN015, and AGLN020 devices do not support PLLs. IGLOO nano DC and Switching Characteristics Table 2-105 • RAM512X18 # Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.13 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 6.56 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 2.67 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.87 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on RD (flow through) | 3.21 | ns | | | RESET LOW to data out LOW on RD (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: 2-80 Revision 19 <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. # **Embedded FlashROM Characteristics** Figure 2-41 • Timing Diagram # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-108 • Embedded FlashROM Access Time Worst Commercial-Case Conditions: $T_J = 70^{\circ}C$ , VCC = 1.425 V | Parameter | Description | Std. | Units | |-------------------|-------------------------|-------|-------| | t <sub>su</sub> | Address Setup Time | 0.57 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 20.90 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 15 | MHz | # 1.2 V DC Core Voltage Table 2-109 • Embedded FlashROM Access Time Worst Commercial-Case Conditions: $T_J$ = 70°C, VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------|-------------------------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.59 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 35.74 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 10 | MHz | # **Related Documents** # **User Guides** IGLOO nano FPGA Fabric User's Guide # **Packaging Documents** The following documents provide packaging information and device selection for low power flash devices. # **Product Catalog** FPGA and SoC Product Catalog Lists devices currently recommended for new designs and the packages available for each member of the family. Use this document or the datasheet tables to determine the best package for your design, and which package drawing to use. ### Package Mechanical Drawings This document contains the package mechanical drawings for all packages currently or previously supplied by Microsemi. Use the bookmarks to navigate to the package mechanical drawings. Additional packaging materials are on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/products/solutions/package/docs.aspx. # Package Pin Assignments | UC36 | | | | | |------------|---------------------|--|--|--| | Pin Number | AGLN010<br>Function | | | | | A1 | IO21RSB1 | | | | | A2 | IO18RSB1 | | | | | A3 | IO13RSB1 | | | | | A4 | GDC0/IO00RSB0 | | | | | A5 | IO06RSB0 | | | | | A6 | GDA0/IO04RSB0 | | | | | B1 | GEC0/IO37RSB1 | | | | | B2 | IO20RSB1 | | | | | В3 | IO15RSB1 | | | | | B4 | IO09RSB0 | | | | | B5 | IO08RSB0 | | | | | B6 | IO07RSB0 | | | | | C1 | IO22RSB1 | | | | | C2 | GEA0/IO34RSB1 | | | | | C3 | GND | | | | | C4 | GND | | | | | C5 | VCCIB0 | | | | | C6 | IO02RSB0 | | | | | D1 | IO33RSB1 | | | | | D2 | VCCIB1 | | | | | D3 | VCC | | | | | D4 | VCC | | | | | D5 | IO10RSB0 | | | | | D6 | IO11RSB0 | | | | | E1 | IO32RSB1 | | | | | E2 | FF/IO31RSB1 | | | | | E3 | TCK | | | | | E4 | VPUMP | | | | | E5 | TRST | | | | | E6 | VJTAG | | | | | F1 | IO29RSB1 | | | | | F2 | IO25RSB1 | | | | | F3 | IO23RSB1 | | | | | F4 | TDI | | | | | UC36 | | | |------------|---------------------|--| | Pin Number | AGLN010<br>Function | | | F5 | TMS | | | F6 | TDO | | 4-2 Revision 19 ### Package Pin Assignments | | CS81 | | | | | |------------|-------------------|--|--|--|--| | Pin Number | AGLN060Z Function | | | | | | A1 | GAA0/IO02RSB0 | | | | | | A2 | GAA1/IO03RSB0 | | | | | | A3 | GAC0/IO06RSB0 | | | | | | A4 | IO09RSB0 | | | | | | A5 | IO13RSB0 | | | | | | A6 | IO18RSB0 | | | | | | A7 | GBB0/IO21RSB0 | | | | | | A8 | GBA1/IO24RSB0 | | | | | | A9 | GBA2/IO25RSB0 | | | | | | B1 | GAA2/IO95RSB1 | | | | | | B2 | GAB0/IO04RSB0 | | | | | | В3 | GAC1/IO07RSB0 | | | | | | B4 | IO08RSB0 | | | | | | B5 | IO15RSB0 | | | | | | В6 | GBC0/IO19RSB0 | | | | | | В7 | GBB1/IO22RSB0 | | | | | | В8 | IO26RSB0 | | | | | | В9 | GBB2/IO27RSB0 | | | | | | C1 | GAB2/IO93RSB1 | | | | | | C2 | IO94RSB1 | | | | | | C3 | GND | | | | | | C4 | IO10RSB0 | | | | | | C5 | IO17RSB0 | | | | | | C6 | GND | | | | | | C7 | GBA0/IO23RSB0 | | | | | | C8 | GBC2/IO29RSB0 | | | | | | C9 | IO31RSB0 | | | | | | D1 | GAC2/IO91RSB1 | | | | | | D2 | IO92RSB1 | | | | | | D3 | GFA2/IO80RSB1 | | | | | | D4 | VCC | | | | | | D5 | VCCIB0 | | | | | | D6 | GND | | | | | | D7 | GCC2/IO43RSB0 | | | | | | CS81 | | | | |-----------------|-------------------|--|--| | Pin Number | AGLN060Z Function | | | | D8 | GCC1/IO35RSB0 | | | | D9 | GCC0/IO36RSB0 | | | | E1 | GFB0/IO83RSB1 | | | | E2 | GFB1/IO84RSB1 | | | | E3 | GFA1/IO81RSB1 | | | | E4 | VCCIB1 | | | | E5 | VCC | | | | E6 | VCCIB0 | | | | E7 | GCA1/IO39RSB0 | | | | E8 | GCA0/IO40RSB0 | | | | E9 | GCB2/IO42RSB0 | | | | F1 <sup>1</sup> | VCCPLF | | | | F2 <sup>1</sup> | VCOMPLF | | | | F3 | GND | | | | F4 | GND | | | | F5 | VCCIB1 | | | | F6 | GND | | | | F7 | GDA1/IO49RSB0 | | | | F8 | GDC1/IO45RSB0 | | | | F9 | GDC0/IO46RSB0 | | | | G1 | GEA0/IO69RSB1 | | | | G2 | GEC1/IO74RSB1 | | | | G3 | GEB1/IO72RSB1 | | | | G4 | IO63RSB1 | | | | G5 | IO60RSB1 | | | | G6 | IO54RSB1 | | | | G7 | GDB2/IO52RSB1 | | | | G8 | VJTAG | | | | G9 | TRST | | | | H1 | GEA1/IO70RSB1 | | | | H2 | FF/GEB2/IO67RSB1 | | | | H3 | IO65RSB1 | | | | H4 | IO62RSB1 | | | | H5 | IO59RSB1 | | | | CS81 | | | | |-----------------|-------------------|--|--| | Pin Number | AGLN060Z Function | | | | H6 | IO56RSB1 | | | | H7 <sup>2</sup> | GDA2/IO51RSB1 | | | | H8 | TDI | | | | H9 | TDO | | | | J1 | GEA2/IO68RSB1 | | | | J2 | GEC2/IO66RSB1 | | | | J3 | IO64RSB1 | | | | J4 | IO61RSB1 | | | | J5 | IO58RSB1 | | | | J6 | IO55RSB1 | | | | J7 | TCK | | | | J8 | TMS | | | | J9 | VPUMP | | | ### Notes: - 1. Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN060Z-CS81. - 2. The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin H7 in AGLN060Z-CS81. 4-10 Revision 19 | VQ100 | | | | |------------|----------------------|--|--| | Pin Number | AGLN030Z<br>Function | | | | 1 | GND | | | | 2 | IO82RSB1 | | | | 3 | IO81RSB1 | | | | 4 | IO80RSB1 | | | | 5 | IO79RSB1 | | | | 6 | IO78RSB1 | | | | 7 | IO77RSB1 | | | | 8 | IO76RSB1 | | | | 9 | GND | | | | 10 | IO75RSB1 | | | | 11 | IO74RSB1 | | | | 12 | GEC0/IO73RSB1 | | | | 13 | GEA0/IO72RSB1 | | | | 14 | GEB0/IO71RSB1 | | | | 15 | IO70RSB1 | | | | 16 | IO69RSB1 | | | | 17 | VCC | | | | 18 | VCCIB1 | | | | 19 | IO68RSB1 | | | | 20 | IO67RSB1 | | | | 21 | IO66RSB1 | | | | 22 | IO65RSB1 | | | | 23 | IO64RSB1 | | | | 24 | IO63RSB1 | | | | 25 | IO62RSB1 | | | | 26 | IO61RSB1 | | | | 27 | FF/IO60RSB1 | | | | 28 | IO59RSB1 | | | | 29 | IO58RSB1 | | | | 30 | IO57RSB1 | | | | 31 | IO56RSB1 | | | | 32 | IO55RSB1 | | | | 33 | IO54RSB1 | | | | 34 | IO53RSB1 | | | | 35 | IO52RSB1 | | | | | VQ100 | |------------|----------------------| | Pin Number | AGLN030Z<br>Function | | 36 | IO51RSB1 | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO49RSB1 | | 41 | IO47RSB1 | | 42 | IO46RSB1 | | 43 | IO45RSB1 | | 44 | IO44RSB1 | | 45 | IO43RSB1 | | 46 | IO42RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | NC | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | IO41RSB0 | | 58 | IO40RSB0 | | 59 | IO39RSB0 | | 60 | IO38RSB0 | | 61 | IO37RSB0 | | 62 | IO36RSB0 | | 63 | GDB0/IO34RSB0 | | 64 | GDA0/IO33RSB0 | | 65 | GDC0/IO32RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | 69 | IO31RSB0 | | 70 | IO30RSB0 | | | | | | VQ100 | |------------|----------------------| | Pin Number | AGLN030Z<br>Function | | 71 | IO29RSB0 | | 72 | IO28RSB0 | | 73 | IO27RSB0 | | 74 | IO26RSB0 | | 75 | IO25RSB0 | | 76 | IO24RSB0 | | 77 | IO23RSB0 | | 78 | IO22RSB0 | | 79 | IO21RSB0 | | 80 | IO20RSB0 | | 81 | IO19RSB0 | | 82 | IO18RSB0 | | 83 | IO17RSB0 | | 84 | IO16RSB0 | | 85 | IO15RSB0 | | 86 | IO14RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO12RSB0 | | 91 | IO10RSB0 | | 92 | IO08RSB0 | | 93 | IO07RSB0 | | 94 | IO06RSB0 | | 95 | IO05RSB0 | | 96 | IO04RSB0 | | 97 | IO03RSB0 | | 98 | IO02RSB0 | | 99 | IO01RSB0 | | 100 | IO00RSB0 | Package Pin Assignments | | VQ100 | |------------|------------------| | Pin Number | AGLN250 Function | | 1 | GND | | 2 | GAA2/IO67RSB3 | | 3 | IO66RSB3 | | 4 | GAB2/IO65RSB3 | | 5 | IO64RSB3 | | 6 | GAC2/IO63RSB3 | | 7 | IO62RSB3 | | 8 | IO61RSB3 | | 9 | GND | | 10 | GFB1/IO60RSB3 | | 11 | GFB0/IO59RSB3 | | 12 | VCOMPLF | | 13 | GFA0/IO57RSB3 | | 14 | VCCPLF | | 15 | GFA1/IO58RSB3 | | 16 | GFA2/IO56RSB3 | | 17 | VCC | | 18 | VCCIB3 | | 19 | GFC2/IO55RSB3 | | 20 | GEC1/IO54RSB3 | | 21 | GEC0/IO53RSB3 | | 22 | GEA1/IO52RSB3 | | 23 | GEA0/IO51RSB3 | | 24 | VMV3 | | 25 | GNDQ | | 26 | GEA2/IO50RSB2 | | 27 | FF/GEB2/IO49RSB2 | | 28 | GEC2/IO48RSB2 | | 29 | IO47RSB2 | | 30 | IO46RSB2 | | 31 | IO45RSB2 | | 32 | IO44RSB2 | | 33 | IO43RSB2 | | 34 | IO42RSB2 | | 35 | IO41RSB2 | | 36 | IO40RSB2 | | VQ100 | | |------------|------------------| | Pin Number | AGLN250 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB2 | | 40 | IO39RSB2 | | 41 | IO38RSB2 | | 42 | IO37RSB2 | | 43 | GDC2/IO36RSB2 | | 44 | GDB2/IO35RSB2 | | 45 | GDA2/IO34RSB2 | | 46 | GNDQ | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | VMV2 | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | GDA1/IO33RSB1 | | 58 | GDC0/IO32RSB1 | | 59 | GDC1/IO31RSB1 | | 60 | IO30RSB1 | | 61 | GCB2/IO29RSB1 | | 62 | GCA1/IO27RSB1 | | 63 | GCA0/IO28RSB1 | | 64 | GCC0/IO26RSB1 | | 65 | GCC1/IO25RSB1 | | 66 | VCCIB1 | | 67 | GND | | 68 | VCC | | 69 | IO24RSB1 | | 70 | GBC2/IO23RSB1 | | 71 | GBB2/IO22RSB1 | | 72 | IO21RSB1 | | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN250 Function | | | 73 | GBA2/IO20RSB1 | | | 74 | VMV1 | | | 75 | GNDQ | | | 76 | GBA1/IO19RSB0 | | | 77 | GBA0/IO18RSB0 | | | 78 | GBB1/IO17RSB0 | | | 79 | GBB0/IO16RSB0 | | | 80 | GBC1/IO15RSB0 | | | 81 | GBC0/IO14RSB0 | | | 82 | IO13RSB0 | | | 83 | IO12RSB0 | | | 84 | IO11RSB0 | | | 85 | IO10RSB0 | | | 86 | IO09RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO08RSB0 | | | 91 | IO07RSB0 | | | 92 | IO06RSB0 | | | 93 | GAC1/IO05RSB0 | | | 94 | GAC0/IO04RSB0 | | | 95 | GAB1/IO03RSB0 | | | 96 | GAB0/IO02RSB0 | | | 97 | GAA1/IO01RSB0 | | | 98 | GAA0/IO00RSB0 | | | 99 | GNDQ | | | 100 | VMV0 | | 4-28 Revision 19 | Revision | Changes | Page | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Revision 11<br>(Jul 2010) | The status of the AGLN060 device has changed from Advance to Production. | III | | | The values for PAC1, PAC2, PAC3, and PAC4 were updated in Table 2-15 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices for 1.5 V core supply voltage (SAR 26404). | 2-10 | | | The values for PAC1, PAC2, PAC3, and PAC4 were updated in Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices for 1.2 V core supply voltage (SAR 26404). | 2-11 | | July 2010 | The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The "IGLOO nano Device Status" table on page III indicates the status for each device in the device family. | N/A | | Revision 10<br>(Apr 2010) | References to differential inputs were removed from the datasheet, since IGLOO nano devices do not support differential inputs (SAR 21449). | N/A | | | A parenthetical note, "hold previous I/O state in Flash*Freeze mode," was added to each occurrence of bus hold in the datasheet (SAR 24079). | N/A | | | The "In-System Programming (ISP) and Security" section was revised to add 1.2 V programming. | I | | | The note connected with the "IGLOO nano Ordering Information" table was revised to clarify features not available for Z feature grade devices. | IV | | | The "IGLOO nano Device Status" table is new. | III | | | The definition of C in the "Temperature Grade Offerings" table was changed to "extended commercial temperature range". | VI | | | 1.2 V wide range was added to the list of voltage ranges in the "I/Os with Advanced I/O Standards" section. | | | | A note was added to Table 2-2 • Recommended Operating Conditions <sup>1</sup> regarding switching from 1.2 V to 1.5 V core voltage for in-system programming. The VJTAG voltage was changed from "1.425 to 3.6" to "1.4 to 3.6" (SAR 24052). The note regarding voltage for programming V2 and V5 devices was revised (SAR 25213). The maximum value for VPUMP programming voltage (operation mode) was changed from 3.45 V to 3.6 V (SAR 25220). | 2-2 | | | Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays (normalized to TJ = 70°C, VCC = 1.425 V) and Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to TJ = 70°C, VCC = 1.14 V) were updated. Table 2-8 • Power Supply State per Mode is new. | 2-6,<br>2-7 | | | The tables in the "Quiescent Supply Current" section were updated (SAR 24882 and SAR 24112). | 2-7 | | | VJTAG was removed from Table 2-10 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Sleep Mode* (SARs 24112, 24882, and 79503). | 2-8 | | | The note stating what was included in $I_{DD}$ was removed from Table 2-11 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Shutdown Mode. The note, "per VCCI or VJTAG bank" was removed from Table 2-12 • Quiescent Supply Current (IDD), No IGLOO nano Flash*Freeze Mode <sup>1</sup> . The note giving $I_{DD}$ was changed to " $I_{DD} = N_{BANKS} * I_{CCI} + I_{CCA}$ ." | 2-8 | | | The values in Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings and Table 2-14 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings <sup>1</sup> were updated. Wide range support information was added. | 2-9 | | Revision / Version | Changes | Page | |--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Revision 1 (cont'd) | The "QN48" pin diagram was revised. | 4-16 | | Packaging Advance<br>v0.2 | Note 2 for the "QN48", "QN68", and "100-Pin QFN" pin diagrams was changed to "The die attach paddle of the package is tied to ground (GND)." | 4-16, 4-19 | | | The "VQ100" pin diagram was revised to move the pin IDs to the upper left corner instead of the upper right corner. | 4-23 | | Revision 0 (Oct 2008) Product Brief Advance v0.2 | The following tables and sections were updated to add the UC81 and CS81 packages for AGL030: "IGLOO nano Devices" "I/Os Per Package" "IGLOO nano Products Available in the Z Feature Grade" "Temperature Grade Offerings" | N/A | | | The "I/Os Per Package" table was updated to add the following information to table note 4: "For nano devices, the VQ100 package is offered in both leaded and RoHS-compliant versions. All other packages are RoHS-compliant only." | II | | | The "IGLOO nano Products Available in the Z Feature Grade" section was updated to remove QN100 for AGLN250. | VI | | | The device architecture figures, Figure 1-3 • IGLOO Device Architecture Overview with Two I/O Banks (AGLN060, AGLN125) through Figure 1-4 • IGLOO Device Architecture Overview with Four I/O Banks (AGLN250), were revised. Figure 1-1 • IGLOO Device Architecture Overview with Two I/O Banks and No RAM (AGLN010 and AGLN030) is new. | 1-4<br>through<br>1-5 | | | The "PLL and CCC" section was revised to include information about CCC-GLs in AGLN020 and smaller devices. | 1-7 | | | The "I/Os with Advanced I/O Standards" section was revised to add information about IGLOO nano devices supporting double-data-rate applications. | 1-8 |