



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                  |
|--------------------------------|------------------------------------------------------------------|
| Product Status                 | Obsolete                                                         |
| Number of LABs/CLBs            | -                                                                |
| Number of Logic Elements/Cells | 768                                                              |
| Total RAM Bits                 | -                                                                |
| Number of I/O                  | 77                                                               |
| Number of Gates                | 30000                                                            |
| Voltage - Supply               | 1.425V ~ 1.575V                                                  |
| Mounting Type                  | Surface Mount                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                               |
| Package / Case                 | 100-TQFP                                                         |
| Supplier Device Package        | 100-VQFP (14x14)                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/agln030v5-zvq100i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 – IGLOO nano Device Overview

# **General Description**

The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features.

The Flash\*Freeze technology used in IGLOO nano devices enables entering and exiting an ultra-low power mode that consumes nanoPower while retaining SRAM and register data. Flash\*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode.

The Low Power Active capability (static idle) allows for ultra-low power consumption while the IGLOO nano device is completely functional in the system. This allows the IGLOO nano device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power.

Nonvolatile flash technology gives IGLOO nano devices the advantage of being a secure, low power, single-chip solution that is Instant On. The IGLOO nano device is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost.

These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.

IGLOO nano devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGLN030 and smaller devices have no PLL or RAM support. IGLOO nano devices have up to 250 k system gates, supported with up to 36 kbits of true dual-port SRAM and up to 71 user I/Os.

IGLOO nano devices increase the breadth of the IGLOO product line by adding new features and packages for greater customer value in high volume consumer, portable, and battery-backed markets. Features such as smaller footprint packages designed with two-layer PCBs in mind, power consumption measured in nanoPower, Schmitt trigger, and bus hold (hold previous I/O state in Flash\*Freeze mode) functionality make these devices ideal for deployment in applications that require high levels of flexibility and low cost.

# Flash\*Freeze Technology

The IGLOO nano device offers unique Flash\*Freeze technology, allowing the device to enter and exit ultra-low power Flash\*Freeze mode. IGLOO nano devices do not need additional components to turn off I/Os or clocks while retaining the design information, SRAM content, and registers. Flash\*Freeze technology is combined with in-system programmability, which enables users to quickly and easily upgrade and update their designs in the final stages of manufacturing or in the field. The ability of IGLOO nano V2 devices to support a wide range of core voltage (1.2 V to 1.5 V) allows further reduction in power consumption, thus achieving the lowest total system power.

During Flash\*Freeze mode, each I/O can be set to the following configurations: hold previous state, tristate, HIGH, or LOW.

The availability of low power modes, combined with reprogrammability, a single-chip and single-voltage solution, and small-footprint packages make IGLOO nano devices the best fit for portable electronics.



The inputs of the six CCC blocks are accessible from the FPGA core or from dedicated connections to the CCC block, which are located near the CCC.

The CCC block has these key features:

- Wide input frequency range (f<sub>IN CCC</sub>) = 1.5 MHz up to 250 MHz
- Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz up to 250 MHz
- · 2 programmable delay types for clock skew minimization
- Clock frequency synthesis (for PLL only)

#### Additional CCC specifications:

- Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only).
- Output duty cycle = 50% ± 1.5% or better (for PLL only)
- Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only)
- Maximum acquisition time is 300 µs (for PLL only)
- Exceptional tolerance to input period jitter—allowable input jitter is up to 1.5 ns (for PLL only)
- Four precise phases; maximum misalignment between adjacent phases of 40 ps × 250 MHz / f<sub>OUT\_CCC</sub> (for PLL only)

### **Global Clocking**

IGLOO nano devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network.

Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets.

### I/Os with Advanced I/O Standards

IGLOO nano FPGAs feature a flexible I/O structure, supporting a range of voltages (1.2 V, 1.2 V wide range, 1.5 V, 1.8 V, 2.5 V, 3.0 V wide range, and 3.3 V).

The I/Os are organized into banks with two, three, or four banks per device. The configuration of these banks determines the I/O standards supported.

Each I/O module contains several input, output, and enable registers. These registers allow the implementation of various single-data-rate applications for all versions of nano devices and double-data-rate applications for the AGLN060, AGLN125, and AGLN250 devices.

IGLOO nano devices support LVTTL and LVCMOS I/O standards, are hot-swappable, and support cold-sparing and Schmitt trigger.

Hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-insertion or hot-removal of a card in a powered-up system.

Cold-sparing (also called cold-swap) refers to the ability of a device to leave system data undisturbed when the system is powered up, while the component itself is powered down, or when power supplies are floating.

# Wide Range I/O Support

IGLOO nano devices support JEDEC-defined wide range I/O operation. IGLOO nano devices support both the JESD8-B specification, covering both 3 V and 3.3 V supplies, for an effective operating range of 2.7 V to 3.6 V, and JESD8-12 with its 1.2 V nominal, supporting an effective operating range of 1.14 V to 1.575 V.

Wider I/O range means designers can eliminate power supplies or power conditioning components from the board or move to less costly components with greater tolerances. Wide range eases I/O bank management and provides enhanced protection from system voltage spikes, while providing the flexibility to easily run custom voltage applications.

1-8 Revision 19

Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to  $T_J = 70^{\circ}\text{C}$ , VCC = 1.14 V)

For IGLOO nano V2, 1.2 V DC Core Supply Voltage

| Array Voltage |       | ion Temperat | ure (°C) |       |       |       |       |  |
|---------------|-------|--------------|----------|-------|-------|-------|-------|--|
| VCC (V)       | -40°C | –20°C        | 0°C      | 25°C  | 70°C  | 85°C  | 100°C |  |
| 1.14          | 0.968 | 0.974        | 0.979    | 0.991 | 1.000 | 1.006 | 1.009 |  |
| 1.2           | 0.863 | 0.868        | 0.873    | 0.884 | 0.892 | 0.898 | 0.901 |  |
| 1.26          | 0.792 | 0.797        | 0.801    | 0.811 | 0.819 | 0.824 | 0.827 |  |

# **Calculating Power Dissipation**

## **Quiescent Supply Current**

Quiescent supply current (IDD) calculation depends on multiple factors, including operating voltages (VCC, VCCI, and VJTAG), operating temperature, system clock frequency, and power mode usage. Microsemi recommends using the Power Calculator and SmartPower software estimation tools to evaluate the projected static and active power based on the user design, power mode usage, operating voltage, and temperature.

Table 2-8 • Power Supply State per Mode

|                      |     | Pow    | er Supply Config | gurations |                 |
|----------------------|-----|--------|------------------|-----------|-----------------|
| Modes/Power Supplies | VCC | VCCPLL | VCCI             | VJTAG     | VPUMP           |
| Flash*Freeze         | On  | On     | On               | On        | On/off/floating |
| Sleep                | Off | Off    | On               | Off       | Off             |
| Shutdown             | Off | Off    | Off              | Off       | Off             |
| No Flash*Freeze      | On  | On     | On               | On        | On/off/floating |

Note: Off: Power Supply level = 0 V

Table 2-9 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Flash\*Freeze Mode\*

|                | Core<br>Voltage | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|----------------|-----------------|---------|---------|---------|---------|---------|---------|-------|
| Typical (25°C) | 1.2 V           | 1.9     | 3.3     | 3.3     | 8       | 13      | 20      | μΑ    |
|                | 1.5 V           | 5.8     | 6       | 6       | 10      | 18      | 34      | μΑ    |

Note: \*IDD includes VCC, VPUMP, VCCI, VCCPLL, and VMV currents. Values do not include I/O static contribution, which is shown in Table 2-13 on page 2-9 through Table 2-14 on page 2-9 and Table 2-15 on page 2-10 through Table 2-18 on page 2-11 (PDC6 and PDC7).

IGLOO nano DC and Switching Characteristics

## Single-Ended I/O Characteristics

### 3.3 V LVTTL / 3.3 V LVCMOS

Low-Voltage Transistor–Transistor Logic (LVTTL) is a general purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer.

Table 2-34 • Minimum and Maximum DC Input and Output Levels

| 3.3 V LVTTL /<br>3.3 V LVCMOS | V         | TL.       | v         | IH        | VOL       | voн       | IOL | ЮН | IOSL                    | юзн                     | IIL <sup>1</sup>        | IIH <sup>2</sup>        |
|-------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------|
| Drive<br>Strength             | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> |
| 2 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 2   | 2  | 25                      | 27                      | 10                      | 10                      |
| 4 mA                          | -0.3      | 8.0       | 2         | 3.6       | 0.4       | 2.4       | 4   | 4  | 25                      | 27                      | 10                      | 10                      |
| 6 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 6   | 6  | 51                      | 54                      | 10                      | 10                      |
| 8 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 8   | 8  | 51                      | 54                      | 10                      | 10                      |

#### Notes:

- 1.  $I_{|L|}$  is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL.
- 2. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
- 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.
- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.



Figure 2-7 • AC Loading

Table 2-35 • 3.3 V LVTTL/LVCMOS AC Waveforms, Measuring Points, and Capacitive Loads

| Input LOW (V) | Input HIGH (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 3.3            | 1.4                  | 5                      |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.

2-26 Revision 19



IGLOO nano Low Power Flash FPGAs

### 3.3 V LVCMOS Wide Range

Table 2-40 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range

| 3.3 V LVCMOS<br>Wide Range <sup>1</sup> | Software                                            |           | ΊL        | ,         | VIH       | VOL       | VOH        | IOL | I <sub>OH</sub> | IIL <sup>2</sup>        | IIH <sup>3</sup>        |
|-----------------------------------------|-----------------------------------------------------|-----------|-----------|-----------|-----------|-----------|------------|-----|-----------------|-------------------------|-------------------------|
| Drive<br>Strength                       | Default<br>Drive<br>Strength<br>Option <sup>4</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V  | μА  | μА              | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> |
| 100 μΑ                                  | 2 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI - 0.2 | 100 | 100             | 10                      | 10                      |
| 100 μΑ                                  | 4 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI - 0.2 | 100 | 100             | 10                      | 10                      |
| 100 μΑ                                  | 6 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI - 0.2 | 100 | 100             | 10                      | 10                      |
| 100 μΑ                                  | 8 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI - 0.2 | 100 | 100             | 10                      | 10                      |

#### Notes:

- 1. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V Wide Range, as specified in the JEDEC JESD8-B specification.
- 2. I<sub>IL</sub> is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL.
- 3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
- 4. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.
- 5. Currents are measured at 85°C junction temperature.
- 6. Software default selection is highlighted in gray.

IGLOO nano Low Power Flash FPGAs

### 1.2 V LVCMOS (JESD8-12A)

Low-Voltage CMOS for 1.2 V complies with the LVCMOS standard JESD8-12A for general purpose 1.2 V applications. It uses a 1.2 V input buffer and a push-pull output buffer.

Table 2-63 • Minimum and Maximum DC Input and Output Levels

| 1.2 V<br>LVCMOS   |           | VIL         | VIH         |           | VOL         | VOH         | IOL | ЮН | IOSL                    | IOSH                    | IIL <sup>1</sup>        | IIH <sup>2</sup>        |
|-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> |
| 1 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 1   | 1  | 10                      | 13                      | 10                      | 10                      |

#### Notes:

- 1. I<sub>IL</sub> is the input leakage current per I/O pin over recommended operating conditions where –0.3 < VIN < VIL.
- 2. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
- 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.
- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.



Figure 2-11 • AC Loading

Table 2-64 • 1.2 V LVCMOS AC Waveforms, Measuring Points, and Capacitive Loads

| Input LOW (V) | Input HIGH (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 1.2            | 0.6                  | 5                      |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.

### **Timing Characteristics**

### Applies to 1.2 V DC Core Voltage

Table 2-65 • 1.2 V LVCMOS Low Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 1 mA           | STD         | 1.55              | 8.30            | 0.26             | 1.56            | 2.27             | 1.10              | 7.97            | 7.54            | 2.56            | 2.55            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

Table 2-66 • 1.2 V LVCMOS High Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 1 mA           | STD         | 1.55              | 3.50            | 0.26             | 1.56            | 2.27             | 1.10              | 3.37            | 3.10            | 2.55            | 2.66            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



IGLOO nano DC and Switching Characteristics

Table 2-71 • Parameter Definition and Measuring Nodes

| Parameter Name       | Parameter Definition                                            | Measuring Nodes<br>(from, to)* |
|----------------------|-----------------------------------------------------------------|--------------------------------|
| t <sub>oclk</sub> Q  | Clock-to-Q of the Output Data Register                          | HH, DOUT                       |
| t <sub>OSUD</sub>    | Data Setup Time for the Output Data Register                    | FF, HH                         |
| t <sub>OHD</sub>     | Data Hold Time for the Output Data Register                     | FF, HH                         |
| t <sub>OCLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Data Register             | LL, DOUT                       |
| t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register    | LL, HH                         |
| torecclr             | Asynchronous Clear Recovery Time for the Output Data Register   | LL, HH                         |
| t <sub>OECLKQ</sub>  | Clock-to-Q of the Output Enable Register                        | HH, EOUT                       |
| t <sub>OESUD</sub>   | Data Setup Time for the Output Enable Register                  | JJ, HH                         |
| t <sub>OEHD</sub>    | Data Hold Time for the Output Enable Register                   | JJ, HH                         |
| t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register           | II, EOUT                       |
| toeremclr            | Asynchronous Clear Removal Time for the Output Enable Register  | II, HH                         |
| toerecclr            | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH                         |
| t <sub>ICLKQ</sub>   | Clock-to-Q of the Input Data Register                           | AA, EE                         |
| t <sub>ISUD</sub>    | Data Setup Time for the Input Data Register                     | CC, AA                         |
| t <sub>IHD</sub>     | Data Hold Time for the Input Data Register                      | CC, AA                         |
| t <sub>ICLR2Q</sub>  | Asynchronous Clear-to-Q of the Input Data Register              | DD, EE                         |
| t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register     | DD, AA                         |
| t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register    | DD, AA                         |

Note: \*See Figure 2-13 on page 2-43 for more information.

2-44 Revision 19

# **DDR Module Specifications**

Note: DDR is not supported for AGLN010, AGLN015, and AGLN020 devices.

## Input DDR Module



Figure 2-17 • Input DDR Timing Model

Table 2-78 • Parameter Definitions

| Parameter Name          | Parameter Definition         | Measuring Nodes (from, to) |
|-------------------------|------------------------------|----------------------------|
| t <sub>DDRICLKQ1</sub>  | Clock-to-Out Out_QR          | B, D                       |
| t <sub>DDRICLKQ2</sub>  | Clock-to-Out Out_QF          | B, E                       |
| t <sub>DDRISUD</sub>    | Data Setup Time of DDR input | A, B                       |
| t <sub>DDRIHD</sub>     | Data Hold Time of DDR input  | A, B                       |
| t <sub>DDRICLR2Q1</sub> | Clear-to-Out Out_QR          | C, D                       |
| t <sub>DDRICLR2Q2</sub> | Clear-to-Out Out_QF          | C, E                       |
| t <sub>DDRIREMCLR</sub> | Clear Removal                | C, B                       |
| t <sub>DDRIRECCLR</sub> | Clear Recovery               | C, B                       |



Figure 2-24 • Timing Model and Waveforms

# Timing Characteristics 1.5 V DC Core Voltage

Table 2-86 • Register Delays

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter           | Description                                                   | Std. | Units |
|---------------------|---------------------------------------------------------------|------|-------|
| t <sub>CLKQ</sub>   | Clock-to-Q of the Core Register                               | 0.89 | ns    |
| t <sub>SUD</sub>    | Data Setup Time for the Core Register                         | 0.81 | ns    |
| t <sub>HD</sub>     | Data Hold Time for the Core Register                          | 0.00 | ns    |
| t <sub>SUE</sub>    | Enable Setup Time for the Core Register                       | 0.73 | ns    |
| t <sub>HE</sub>     | Enable Hold Time for the Core Register                        | 0.00 | ns    |
| t <sub>CLR2Q</sub>  | Asynchronous Clear-to-Q of the Core Register                  | 0.60 | ns    |
| t <sub>PRE2Q</sub>  | Asynchronous Preset-to-Q of the Core Register                 | 0.62 | ns    |
| t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register         | 0.00 | ns    |
| t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register        | 0.24 | ns    |
| t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register        | 0.00 | ns    |
| t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register       | 0.23 | ns    |
| t <sub>WCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Core Register  | 0.30 | ns    |
| t <sub>WPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.30 | ns    |
| t <sub>CKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Core Register          | 0.56 | ns    |
| t <sub>CKMPWL</sub> | Clock Minimum Pulse Width LOW for the Core Register           | 0.56 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## **Global Resource Characteristics**

# **AGLN125 Clock Tree Topology**

Clock delays are device-specific. Figure 2-25 is an example of a global tree used for clock routing. The global tree presented in Figure 2-25 is driven by a CCC located on the west side of the AGLN125 device. It is used to drive all D-flip-flops in the device.



Figure 2-25 • Example of Global Tree Use in an AGLN125 Device for Clock Routing



IGLOO nano Low Power Flash FPGAs

Table 2-90 • AGLN020 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | Std.              |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.21              | 1.55              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.23              | 1.65              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.42              | ns    |

#### Notes:

- 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).
- 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

Table 2-91 • AGLN060 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | S                 | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.32              | 1.62              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.34              | 1.71              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.38              | ns    |

#### Notes:

- 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).
- 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



IGLOO nano DC and Switching Characteristics

Table 2-96 • AGLN020 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V

|                      |                                           | :                 | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.81              | 2.26              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.90              | 2.51              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.61              | ns    |

#### Notes:

- 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).
- 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

Table 2-97 • AGLN060 Global Resource
Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V

|                      |                                           | Std.              |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 2.02              | 2.42              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 2.09              | 2.65              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.56              | ns    |

#### Notes:

- 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).
- 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

2-68 Revision 19





Figure 2-32 • RAM Reset. Applicable to Both RAM4K9 and RAM512x18.

2-76 Revision 19



IGLOO nano DC and Switching Characteristics

Table 2-103 • RAM512X18

### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                         | Std. | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                  | 0.69 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                   | 0.13 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                 | 0.61 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                  | 0.07 | ns    |
| t <sub>DS</sub>       | Input data (WD) setup time                                                                                          | 0.59 | ns    |
| t <sub>DH</sub>       | Input data (WD) hold time                                                                                           | 0.30 | ns    |
| t <sub>CKQ1</sub>     | Clock HIGH to new data valid on RD (output retained)                                                                | 3.51 | ns    |
| t <sub>CKQ2</sub>     | Clock HIGH to new data valid on RD (pipelined)                                                                      | 1.43 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.35 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge |      | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on RD (flow-through)                                                                      | 1.72 | ns    |
|                       | RESET Low to data out Low on RD (pipelined)                                                                         | 1.72 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                       | 0.51 | 0.51  |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                      | 2.68 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                           | 0.68 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                    | 6.24 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                   | 160  | MHz   |

#### Notes:

2-78 Revision 19

For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note.

<sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



Pin Descriptions

Table 3-3 • TRST and TCK Pull-Down Recommendations

| VJTAG          | Tie-Off Resistance* |
|----------------|---------------------|
| VJTAG at 3.3 V | 200 Ω to 1 kΩ       |
| VJTAG at 2.5 V | 200 Ω to 1 kΩ       |
| VJTAG at 1.8 V | 500 Ω to 1 kΩ       |
| VJTAG at 1.5 V | 500 Ω to 1 kΩ       |

Note: Equivalent parallel resistance if more than one device is on the JTAG chain

#### TDI Test Data Input

Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin.

### TDO Test Data Output

Serial output for JTAG boundary scan, ISP, and UJTAG usage.

### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin.

#### TRST Boundary Scan Reset Pin

The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-2 and must satisfy the parallel resistance value requirement. The values in Table 3-2 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain.

In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin.

Note that to operate at all VJTAG voltages, 500  $\Omega$  to 1 k $\Omega$  will satisfy the requirements.

# **Special Function Pins**

#### NC No Connect

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

#### DC Do Not Connect

This pin should not be connected to any signals on the PCB. These pins should be left unconnected.

# **Packaging**

Semiconductor technology is constantly shrinking in size while growing in capability and functional integration. To enable next-generation silicon technologies, semiconductor packages have also evolved to provide improved performance and flexibility.

Microsemi consistently delivers packages that provide the necessary mechanical and environmental protection to ensure consistent reliability and performance. Microsemi IC packaging technology efficiently supports high-density FPGAs with large-pin-count Ball Grid Arrays (BGAs), but is also flexible enough to accommodate stringent form factor requirements for Chip Scale Packaging (CSP). In addition, Microsemi offers a variety of packages designed to meet your most demanding application and economic requirements for today's embedded and mobile systems.

3-4 Revision 19



# 4 – Package Pin Assignments

# **UC36**



Note: This is the bottom view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.



### Package Pin Assignments

| UC81       |                  |  |
|------------|------------------|--|
| Pin Number | AGLN020 Function |  |
| A1         | IO64RSB2         |  |
| A2         | IO54RSB2         |  |
| A3         | IO57RSB2         |  |
| A4         | IO36RSB1         |  |
| A5         | IO32RSB1         |  |
| A6         | IO24RSB1         |  |
| A7         | IO20RSB1         |  |
| A8         | IO04RSB0         |  |
| A9         | IO08RSB0         |  |
| B1         | IO59RSB2         |  |
| B2         | IO55RSB2         |  |
| В3         | IO62RSB2         |  |
| B4         | IO34RSB1         |  |
| B5         | IO28RSB1         |  |
| В6         | IO22RSB1         |  |
| В7         | IO18RSB1         |  |
| B8         | IO00RSB0         |  |
| В9         | IO03RSB0         |  |
| C1         | IO51RSB2         |  |
| C2         | IO50RSB2         |  |
| C3         | NC               |  |
| C4         | NC               |  |
| C5         | NC               |  |
| C6         | NC               |  |
| C7         | NC               |  |
| C8         | IO10RSB0         |  |
| C9         | IO07RSB0         |  |
| D1         | IO49RSB2         |  |
| D2         | IO44RSB2         |  |
| D3         | NC               |  |
| D4         | VCC              |  |
| D5         | VCCIB2           |  |
| D6         | GND              |  |
| D7         | NC               |  |
| D8         | IO13RSB0         |  |
| D9         | IO12RSB0         |  |

| Pin Number<br>E1 | AGLN020 Function GEC0/IO48RSB2 |
|------------------|--------------------------------|
|                  | GEC0/IO48RSB2                  |
|                  |                                |
| E2               | GEA0/IO47RSB2                  |
| E3               | NC                             |
| E4               | VCCIB1                         |
| E5               | VCC                            |
| E6               | VCCIB0                         |
| E7               | NC                             |
| E8               | GDA0/IO15RSB0                  |
| E9               | GDC0/IO14RSB0                  |
| F1               | IO46RSB2                       |
| F2               | IO45RSB2                       |
| F3               | NC                             |
| F4               | GND                            |
| F5               | VCCIB1                         |
| F6               | NC                             |
| F7               | NC                             |
| F8               | IO16RSB0                       |
| F9               | IO17RSB0                       |
| G1               | IO43RSB2                       |
| G2               | IO42RSB2                       |
| G3               | IO41RSB2                       |
| G4               | IO31RSB1                       |
| G5               | NC                             |
| G6               | IO21RSB1                       |
| G7               | NC                             |
| G8               | VJTAG                          |
| G9               | TRST                           |
| H1               | IO40RSB2                       |
| H2               | FF/IO39RSB1                    |
| H3               | IO35RSB1                       |
| H4               | IO29RSB1                       |
| H5               | IO26RSB1                       |
| H6               | IO25RSB1                       |
| H7               | IO19RSB1                       |
| H8               | TDI                            |
| H9               | TDO                            |

|            | UC81             |  |  |  |
|------------|------------------|--|--|--|
| Pin Number | AGLN020 Function |  |  |  |
| J1         | IO38RSB1         |  |  |  |
| J2         | IO37RSB1         |  |  |  |
| J3         | IO33RSB1         |  |  |  |
| J4         | IO30RSB1         |  |  |  |
| J5         | IO27RSB1         |  |  |  |
| J6         | IO23RSB1         |  |  |  |
| J7         | TCK              |  |  |  |
| J8         | TMS              |  |  |  |
| J9         | VPUMP            |  |  |  |

4-4 Revision 19



IGLOO nano Low Power Flash FPGAs

| UC81       |          |  |
|------------|----------|--|
| AGLN030Z   |          |  |
| Pin Number | Function |  |
| A1         | IO00RSB0 |  |
| A2         | IO02RSB0 |  |
| A3         | IO06RSB0 |  |
| A4         | IO11RSB0 |  |
| A5         | IO16RSB0 |  |
| A6         | IO19RSB0 |  |
| A7         | IO22RSB0 |  |
| A8         | IO24RSB0 |  |
| A9         | IO26RSB0 |  |
| B1         | IO81RSB1 |  |
| B2         | IO04RSB0 |  |
| В3         | IO10RSB0 |  |
| B4         | IO13RSB0 |  |
| B5         | IO15RSB0 |  |
| В6         | IO20RSB0 |  |
| B7         | IO21RSB0 |  |
| B8         | IO28RSB0 |  |
| В9         | IO25RSB0 |  |
| C1         | IO79RSB1 |  |
| C2         | IO80RSB1 |  |
| C3         | IO08RSB0 |  |
| C4         | IO12RSB0 |  |
| C5         | IO17RSB0 |  |
| C6         | IO14RSB0 |  |
| C7         | IO18RSB0 |  |
| C8         | IO29RSB0 |  |
| C9         | IO27RSB0 |  |
| D1         | IO74RSB1 |  |
| D2         | IO76RSB1 |  |
| D3         | IO77RSB1 |  |
| D4         | VCC      |  |
| D5         | VCCIB0   |  |
| D6         | GND      |  |
| D7         | IO23RSB0 |  |
| D8         | IO31RSB0 |  |

|            | UC81          |
|------------|---------------|
|            | AGLN030Z      |
| Pin Number | Function      |
| D9         | IO30RSB0      |
| E1         | GEB0/IO71RSB1 |
| E2         | GEA0/IO72RSB1 |
| E3         | GEC0/IO73RSB1 |
| E4         | VCCIB1        |
| E5         | VCC           |
| E6         | VCCIB0        |
| E7         | GDC0/IO32RSB0 |
| E8         | GDA0/IO33RSB0 |
| E9         | GDB0/IO34RSB0 |
| F1         | IO68RSB1      |
| F2         | IO67RSB1      |
| F3         | IO64RSB1      |
| F4         | GND           |
| F5         | VCCIB1        |
| F6         | IO47RSB1      |
| F7         | IO36RSB0      |
| F8         | IO38RSB0      |
| F9         | IO40RSB0      |
| G1         | IO65RSB1      |
| G2         | IO66RSB1      |
| G3         | IO57RSB1      |
| G4         | IO53RSB1      |
| G5         | IO49RSB1      |
| G6         | IO45RSB1      |
| G7         | IO46RSB1      |
| G8         | VJTAG         |
| G9         | TRST          |
| H1         | IO62RSB1      |
| H2         | FF/IO60RSB1   |
| НЗ         | IO58RSB1      |
| H4         | IO54RSB1      |
| H5         | IO48RSB1      |
| H6         | IO43RSB1      |
| H7         | IO42RSB1      |

| UC81       |                      |
|------------|----------------------|
| Pin Number | AGLN030Z<br>Function |
| H8         | TDI                  |
| H9         | TDO                  |
| J1         | IO63RSB1             |
| J2         | IO61RSB1             |
| J3         | IO59RSB1             |
| J4         | IO56RSB1             |
| J5         | IO52RSB1             |
| J6         | IO44RSB1             |
| J7         | TCK                  |
| J8         | TMS                  |
| J9         | VPUMP                |



Package Pin Assignments

## **CS81**



Note: This is the bottom view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

4-6 Revision 19



### Package Pin Assignments

|            | 20140               |  |
|------------|---------------------|--|
| QN48       |                     |  |
| Pin Number | AGLN010<br>Function |  |
| 1          | GEC0/IO37RSB1       |  |
| 2          | IO36RSB1            |  |
| 3          | GEA0/IO34RSB1       |  |
| 4          | IO22RSB1            |  |
| 5          | GND                 |  |
| 6          | VCCIB1              |  |
| 7          | IO24RSB1            |  |
| 8          | IO33RSB1            |  |
| 9          | IO26RSB1            |  |
| 10         | IO32RSB1            |  |
| 11         | IO27RSB1            |  |
| 12         | IO29RSB1            |  |
| 13         | IO30RSB1            |  |
| 14         | FF/IO31RSB1         |  |
| 15         | IO28RSB1            |  |
| 16         | IO25RSB1            |  |
| 17         | IO23RSB1            |  |
| 18         | VCC                 |  |
| 19         | VCCIB1              |  |
| 20         | IO17RSB1            |  |
| 21         | IO14RSB1            |  |
| 22         | TCK                 |  |
| 23         | TDI                 |  |
| 24         | TMS                 |  |
| 25         | VPUMP               |  |
| 26         | TDO                 |  |
| 27         | TRST                |  |
| 28         | VJTAG               |  |
| 29         | IO11RSB0            |  |
| 30         | IO10RSB0            |  |
| 31         | IO09RSB0            |  |
| 32         | IO08RSB0            |  |
| 33         | VCCIB0              |  |
| 34         | GND                 |  |
| 35         | VCC                 |  |

| QN48       |                     |
|------------|---------------------|
| Pin Number | AGLN010<br>Function |
| 36         | IO07RSB0            |
| 37         | IO06RSB0            |
| 38         | GDA0/IO05RSB0       |
| 39         | IO03RSB0            |
| 40         | GDC0/IO01RSB0       |
| 41         | IO12RSB1            |
| 42         | IO13RSB1            |
| 43         | IO15RSB1            |
| 44         | IO16RSB1            |
| 45         | IO18RSB1            |
| 46         | IO19RSB1            |
| 47         | IO20RSB1            |
| 48         | IO21RSB1            |

4-16 Revision 19