Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 768 | | Total RAM Bits | - | | Number of I/O | 77 | | Number of Gates | 30000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 100-TQFP | | Supplier Device Package | 100-VQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agln030v5-zvqg100 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 2 - IGLOO nano DC and Switching Characteristics ## **General Specifications** The Z feature grade does not support the enhanced nano features of Schmitt trigger input, Flash\*Freeze bus hold (hold previous I/O state in Flash\*Freeze mode), cold-sparing, and hot-swap I/O capability. Refer to "IGLOO nano Ordering Information" on page IV for more information. ### **Operating Conditions** Stresses beyond those listed in Table 2-1 may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 on page 2-2 is not implied. Table 2-1 • Absolute Maximum Ratings | Symbol | Parameter | Limits | Units | |-------------------------------|------------------------------|-----------------|-------| | VCC | DC core supply voltage | -0.3 to 1.65 | V | | VJTAG | JTAG DC voltage | -0.3 to 3.75 | V | | VPUMP | Programming voltage | -0.3 to 3.75 | V | | VCCPLL | Analog power supply (PLL) | -0.3 to 1.65 | V | | VCCI | DC I/O buffer supply voltage | -0.3 to 3.75 | V | | VI <sup>1</sup> | I/O input voltage | −0.3 V to 3.6 V | V | | T <sub>STG</sub> <sup>2</sup> | Storage temperature | -65 to +150 | °C | | $T_J^2$ | Junction temperature | +125 | °C | #### Notes: <sup>1.</sup> The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-4 on page 2-3. <sup>2.</sup> For flash programming and retention maximum limits, refer to Table 2-3 on page 2-2, and for recommended operating limits, refer to Table 2-2 on page 2-2. Figure 2-2 • V2 Devices – I/O State as a Function of VCCI and VCC Voltage Levels #### Applies to 1.2 V DC Core Voltage Table 2-43 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | STD | 1.55 | 6.01 | 0.26 | 1.31 | 1.91 | 1.10 | 6.01 | 5.66 | 3.02 | 3.49 | ns | | 100 μΑ | 4 mA | STD | 1.55 | 6.01 | 0.26 | 1.31 | 1.91 | 1.10 | 6.01 | 5.66 | 3.02 | 3.49 | ns | | 100 μΑ | 6 mA | STD | 1.55 | 5.02 | 0.26 | 1.31 | 1.91 | 1.10 | 5.02 | 4.76 | 3.38 | 4.10 | ns | | 100 μΑ | 8 mA | STD | 1.55 | 5.02 | 0.26 | 1.31 | 1.91 | 1.10 | 5.02 | 4.76 | 3.38 | 4.10 | ns | #### Notes: Table 2-44 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | STD | 1.55 | 3.82 | 0.26 | 1.31 | 1.91 | 1.10 | 3.82 | 3.15 | 3.01 | 3.65 | ns | | 100 μΑ | 4 mA | STD | 1.55 | 3.82 | 0.26 | 1.31 | 1.91 | 1.10 | 3.82 | 3.15 | 3.01 | 3.65 | ns | | 100 μΑ | 6 mA | STD | 1.55 | 3.25 | 0.26 | 1.31 | 1.91 | 1.10 | 3.25 | 2.61 | 3.38 | 4.27 | ns | | 100 μΑ | 8 mA | STD | 1.55 | 3.25 | 0.26 | 1.31 | 1.91 | 1.10 | 3.25 | 2.61 | 3.38 | 4.27 | ns | #### Notes: - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. IGLOO nano DC and Switching Characteristics #### **Timing Characteristics** #### Applies to 1.5 V DC Core Voltage Table 2-53 • 1.8 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | $t_{LZ}$ | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|----------|-----------------|-------| | 2 mA | STD | 0.97 | 5.44 | 0.19 | 1.03 | 1.44 | 0.66 | 5.25 | 5.44 | 1.69 | 1.35 | ns | | 4 mA | STD | 0.97 | 4.44 | 0.19 | 1.03 | 1.44 | 0.66 | 4.37 | 4.44 | 1.99 | 2.11 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-54 • 1.8 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V | <b>Drive Strength</b> | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-----------------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.64 | 0.19 | 1.03 | 1.44 | 0.66 | 2.59 | 2.64 | 1.69 | 1.40 | ns | | 4 mA | STD | 0.97 | 2.08 | 0.19 | 1.03 | 1.44 | 0.66 | 2.12 | 1.95 | 1.99 | 2.19 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### Applies to 1.2 V DC Core Voltage Table 2-55 • 1.8 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 1.55 | 5.92 | 0.26 | 1.13 | 1.59 | 1.10 | 5.72 | 5.92 | 2.11 | 1.95 | ns | | 4 mA | STD | 1.55 | 4.91 | 0.26 | 1.13 | 1.59 | 1.10 | 4.82 | 4.91 | 2.42 | 2.73 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-56 • 1.8 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 1.55 | 3.05 | 0.26 | 1.13 | 1.59 | 1.10 | 3.01 | 3.05 | 2.10 | 2.00 | ns | | 4 mA | STD | 1.55 | 2.49 | 0.26 | 1.13 | 1.59 | 1.10 | 2.53 | 2.34 | 2.42 | 2.81 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-36 Revision 19 ## **Output DDR Module** Figure 2-19 • Output DDR Timing Model Table 2-81 • Parameter Definitions | Parameter Name | Parameter Definition | Measuring Nodes (from, to) | |-------------------------|---------------------------|----------------------------| | t <sub>DDROCLKQ</sub> | Clock-to-Out | B, E | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out | C, E | | t <sub>DDROREMCLR</sub> | Clear Removal | C, B | | t <sub>DDRORECCLR</sub> | Clear Recovery | C, B | | t <sub>DDROSUD1</sub> | Data Setup Data_F | A, B | | t <sub>DDROSUD2</sub> | Data Setup Data_R | D, B | | t <sub>DDROHD1</sub> | Data Hold Data_F | A, B | | t <sub>DDROHD2</sub> | Data Hold Data_R | D, B | 2-54 Revision 19 ## *Microsemi* Figure 2-22 • Timing Model and Waveforms 2-58 Revision 19 ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-84 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.76 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.87 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 0.91 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 0.90 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 0.94 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 1.39 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 1.44 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 1.60 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 1.17 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 1.18 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### 1.2 V DC Core Voltage Table 2-85 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 1.33 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 1.48 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 1.58 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 1.53 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 1.63 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 2.34 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 2.59 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 2.74 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 2.03 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 2.11 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. #### 1.2 V DC Core Voltage Table 2-94 • AGLN010 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | | S | td. | | |----------------------|-------------------------------------------|---|-------------------|-------------------|-------| | Parameter | Description | • | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 1.71 | 2.09 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 1.78 | 2.31 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.53 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-95 • AGLN015 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.81 | 2.26 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.90 | 2.51 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.61 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-98 • AGLN125 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.08 | 2.54 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.15 | 2.77 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-99 • AGLN250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | | Std. | | | |----------------------|-------------------------------------------|---|-------------------|-------------------|-------| | Parameter | Description | 1 | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 2.11 | 2.57 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 2.19 | 2.81 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Figure 2-30 • RAM Write, Output Retained (WMODE = 0). Applicable to Both RAM4K9 and RAM512x18. Figure 2-31 • RAM Write, Output as Write Data (WMODE = 1). Applicable to RAM4K9 Only. #### **FIFO** Figure 2-33 • FIFO Model Figure 2-38 • FIFO FULL Flag and AFULL Flag Assertion Figure 2-39 • FIFO EMPTY Flag and AEMPTY Flag Deassertion Figure 2-40 • FIFO FULL Flag and AFULL Flag Deassertion 2-84 Revision 19 # Timing Characteristics 1.5 V DC Core Voltage Table 2-106 • FIFO Worst Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------|-------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.66 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.13 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.30 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.63 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.20 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.77 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.50 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 2.94 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 2.79 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 10.71 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 2.90 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 10.60 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out LOW on RD (flow-through) | 1.68 | ns | | | RESET Low to Data Out LOW on RD (pipelined) | 1.68 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.51 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.68 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 6.24 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 160 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## **Embedded FlashROM Characteristics** Figure 2-41 • Timing Diagram ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-108 • Embedded FlashROM Access Time Worst Commercial-Case Conditions: $T_J = 70^{\circ}C$ , VCC = 1.425 V | Parameter | Description | Std. | Units | |-------------------|-------------------------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.57 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 20.90 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 15 | MHz | #### 1.2 V DC Core Voltage Table 2-109 • Embedded FlashROM Access Time Worst Commercial-Case Conditions: $T_J$ = 70°C, VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------|-------------------------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.59 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 35.74 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 10 | MHz | Package Pin Assignments | | CS81 | | | |------------------------------|----------------|--|--| | Pin Number AGLN125Z Function | | | | | A1 | GAA0/IO00RSB0 | | | | A2 | GAA1/IO01RSB0 | | | | A3 | GAC0/IO04RSB0 | | | | A4 | IO13RSB0 | | | | A5 | IO22RSB0 | | | | A6 | IO32RSB0 | | | | A7 | GBB0/IO37RSB0 | | | | A8 | GBA1/IO40RSB0 | | | | A9 | GBA2/IO41RSB0 | | | | B1 | GAA2/IO132RSB1 | | | | B2 | GAB0/IO02RSB0 | | | | В3 | GAC1/IO05RSB0 | | | | B4 | IO11RSB0 | | | | B5 | IO25RSB0 | | | | B6 | GBC0/IO35RSB0 | | | | B7 | GBB1/IO38RSB0 | | | | B8 | IO42RSB0 | | | | В9 | GBB2/IO43RSB0 | | | | C1 | GAB2/IO130RSB1 | | | | C2 | IO131RSB1 | | | | C3 | GND | | | | C4 | IO15RSB0 | | | | C5 | IO28RSB0 | | | | C6 | GND | | | | C7 | GBA0/IO39RSB0 | | | | C8 | GBC2/IO45RSB0 | | | | C9 | IO47RSB0 | | | | D1 | GAC2/IO128RSB1 | | | | D2 | IO129RSB1 | | | | D3 | GFA2/IO117RSB1 | | | | D4 | VCC | | | | D5 | VCCIB0 | | | | D6 | GND | | | | D7 | GCC2/IO59RSB0 | | | | D8 | GCC1/IO51RSB0 | | | | D9 | GCC0/IO52RSB0 | | | | | | | | | | CS81 | | | |------------|-------------------|--|--| | Pin Number | AGLN125Z Function | | | | E1 | GFB0/IO120RSB1 | | | | E2 | GFB1/IO121RSB1 | | | | E3 | GFA1/IO118RSB1 | | | | E4 | VCCIB1 | | | | E5 | VCC | | | | E6 | VCCIB0 | | | | E7 | GCA0/IO56RSB0 | | | | E8 | GCA1/IO55RSB0 | | | | E9 | GCB2/IO58RSB0 | | | | F1* | VCCPLF | | | | F2* | VCOMPLF | | | | F3 | GND | | | | F4 | GND | | | | F5 | VCCIB1 | | | | F6 | GND | | | | F7 | GDA1/IO65RSB0 | | | | F8 | GDC1/IO61RSB0 | | | | F9 | GDC0/IO62RSB0 | | | | G1 | GEA0/IO104RSB1 | | | | G2 | GEC0/IO108RSB1 | | | | G3 | GEB1/IO107RSB1 | | | | G4 | IO96RSB1 | | | | G5 | IO92RSB1 | | | | G6 | IO72RSB1 | | | | G7 | GDB2/IO68RSB1 | | | | G8 | VJTAG | | | | G9 | TRST | | | | H1 | GEA1/IO105RSB1 | | | | H2 | FF/GEB2/IO102RSB1 | | | | НЗ | IO99RSB1 | | | | H4 | IO94RSB1 | | | | H5 | IO91RSB1 | | | | H6 | IO81RSB1 | | | | H7 | GDA2/IO67RSB1 | | | | H8 | TDI | | | | H9 | TDO | | | | CS81 | | | | |------------|-------------------|--|--| | Pin Number | AGLN125Z Function | | | | J1 | GEA2/IO103RSB1 | | | | J2 | GEC2/IO101RSB1 | | | | J3 | IO97RSB1 | | | | J4 | IO93RSB1 | | | | J5 | IO90RSB1 | | | | J6 | IO78RSB1 | | | | J7 | TCK | | | | J8 | TMS | | | | J9 | VPUMP | | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN125Z-CS81. 4-12 Revision 19 | QN68 | | | |------------|---------------|--| | AGLN015 | | | | Pin Number | Function | | | 1 | IO60RSB2 | | | 2 | IO54RSB2 | | | 3 | IO52RSB2 | | | 4 | IO50RSB2 | | | 5 | IO49RSB2 | | | 6 | GEC0/IO48RSB2 | | | 7 | GEA0/IO47RSB2 | | | 8 | VCC | | | 9 | GND | | | 10 | VCCIB2 | | | 11 | IO46RSB2 | | | 12 | IO45RSB2 | | | 13 | IO44RSB2 | | | 14 | IO43RSB2 | | | 15 | IO42RSB2 | | | 16 | IO41RSB2 | | | 17 | IO40RSB2 | | | 18 | FF/IO39RSB1 | | | 19 | IO37RSB1 | | | 20 | IO35RSB1 | | | 21 | IO33RSB1 | | | 22 | IO31RSB1 | | | 23 | IO30RSB1 | | | 24 | VCC | | | 25 | GND | | | 26 | VCCIB1 | | | 27 | IO27RSB1 | | | 28 | IO25RSB1 | | | 29 | IO23RSB1 | | | 30 | IO21RSB1 | | | 31 | IO19RSB1 | | | 32 | TCK | | | 33 | TDI | | | 34 | TMS | | | 35 | VPUMP | | | QN68 | | | | |-------------|---------------------|--|--| | | | | | | Pin Number | AGLN015<br>Function | | | | 36 | TDO | | | | 37 | TRST | | | | 38 | VJTAG | | | | 39 | IO17RSB0 | | | | 40 | IO16RSB0 | | | | 41 | GDA0/IO15RSB0 | | | | 42 | GDC0/IO14RSB0 | | | | 43 | IO13RSB0 | | | | 44 | VCCIB0 | | | | 45 | GND | | | | 46 | VCC | | | | 47 | IO12RSB0 | | | | 48 | IO11RSB0 | | | | 49 | IO09RSB0 | | | | 50 | IO05RSB0 | | | | 51 | IO00RSB0 | | | | 52 | IO07RSB0 | | | | 53 IO03RSB0 | | | | | 54 | IO18RSB1 | | | | 55 | IO20RSB1 | | | | 56 | IO22RSB1 | | | | 57 | IO24RSB1 | | | | 58 | IO28RSB1 | | | | 59 | NC | | | | 60 | GND | | | | 61 | NC | | | | 62 | IO32RSB1 | | | | 63 | IO34RSB1 | | | | 64 | IO36RSB1 | | | | 65 | IO61RSB2 | | | | 66 | IO58RSB2 | | | | 67 | IO56RSB2 | | | | 68 | IO63RSB2 | | | ## **VQ100** Note: This is the top view of the package. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. 4-22 Revision 19 Package Pin Assignments | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN250 Function | | | 1 | GND | | | 2 | GAA2/IO67RSB3 | | | 3 | IO66RSB3 | | | 4 | GAB2/IO65RSB3 | | | 5 | IO64RSB3 | | | 6 | GAC2/IO63RSB3 | | | 7 | IO62RSB3 | | | 8 | IO61RSB3 | | | 9 | GND | | | 10 | GFB1/IO60RSB3 | | | 11 | GFB0/IO59RSB3 | | | 12 | VCOMPLF | | | 13 | GFA0/IO57RSB3 | | | 14 | VCCPLF | | | 15 | GFA1/IO58RSB3 | | | 16 | GFA2/IO56RSB3 | | | 17 | VCC | | | 18 | VCCIB3 | | | 19 | GFC2/IO55RSB3 | | | 20 | GEC1/IO54RSB3 | | | 21 | GEC0/IO53RSB3 | | | 22 | GEA1/IO52RSB3 | | | 23 | GEA0/IO51RSB3 | | | 24 | VMV3 | | | 25 | GNDQ | | | 26 | GEA2/IO50RSB2 | | | 27 | FF/GEB2/IO49RSB2 | | | 28 | GEC2/IO48RSB2 | | | 29 | IO47RSB2 | | | 30 | IO46RSB2 | | | 31 | IO45RSB2 | | | 32 | IO44RSB2 | | | 33 | IO43RSB2 | | | 34 | IO42RSB2 | | | 35 | IO41RSB2 | | | 36 | IO40RSB2 | | | | VQ100 | |------------|------------------| | Pin Number | AGLN250 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB2 | | | | | 40 | IO39RSB2 | | 41 | IO38RSB2 | | 42 | IO37RSB2 | | 43 | GDC2/IO36RSB2 | | 44 | GDB2/IO35RSB2 | | 45 | GDA2/IO34RSB2 | | 46 | GNDQ | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | VMV2 | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | GDA1/IO33RSB1 | | 58 | GDC0/IO32RSB1 | | 59 | GDC1/IO31RSB1 | | 60 | IO30RSB1 | | 61 | GCB2/IO29RSB1 | | 62 | GCA1/IO27RSB1 | | 63 | GCA0/IO28RSB1 | | 64 | GCC0/IO26RSB1 | | 65 | GCC1/IO25RSB1 | | 66 | VCCIB1 | | 67 | GND | | 68 | VCC | | 69 | IO24RSB1 | | 70 | GBC2/IO23RSB1 | | 71 | GBB2/IO22RSB1 | | 72 | IO21RSB1 | | | | | | VQ100 | |------------|------------------| | Pin Number | AGLN250 Function | | 73 | GBA2/IO20RSB1 | | 74 | VMV1 | | 75 | GNDQ | | 76 | GBA1/IO19RSB0 | | 77 | GBA0/IO18RSB0 | | 78 | GBB1/IO17RSB0 | | 79 | GBB0/IO16RSB0 | | 80 | GBC1/IO15RSB0 | | 81 | GBC0/IO14RSB0 | | 82 | IO13RSB0 | | 83 | IO12RSB0 | | 84 | IO11RSB0 | | 85 | IO10RSB0 | | 86 | IO09RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO08RSB0 | | 91 | IO07RSB0 | | 92 | IO06RSB0 | | 93 | GAC1/IO05RSB0 | | 94 | GAC0/IO04RSB0 | | 95 | GAB1/IO03RSB0 | | 96 | GAB0/IO02RSB0 | | 97 | GAA1/IO01RSB0 | | 98 | GAA0/IO00RSB0 | | 99 | GNDQ | | 100 | VMV0 | 4-28 Revision 19 | VQ100 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | 1 | GND | | | 2 | GAA2/IO67RSB3 | | | 3 | IO66RSB3 | | | 4 | GAB2/IO65RSB3 | | | 5 | IO64RSB3 | | | 6 | GAC2/IO63RSB3 | | | 7 | IO62RSB3 | | | 8 | IO61RSB3 | | | 9 | GND | | | 10 | GFB1/IO60RSB3 | | | 11 | GFB0/IO59RSB3 | | | 12 | VCOMPLF | | | 13 | GFA0/IO57RSB3 | | | 14 | VCCPLF | | | 15 | GFA1/IO58RSB3 | | | 16 | GFA2/IO56RSB3 | | | 17 | VCC | | | 18 | VCCIB3 | | | 19 | GFC2/IO55RSB3 | | | 20 | GEC1/IO54RSB3 | | | 21 | GEC0/IO53RSB3 | | | 22 | GEA1/IO52RSB3 | | | 23 | GEA0/IO51RSB3 | | | 24 | VMV3 | | | 25 | GNDQ | | | 26 | GEA2/IO50RSB2 | | | 27 | FF/GEB2/IO49RSB2 | | | 28 | GEC2/IO48RSB2 | | | 29 | IO47RSB2 | | | 30 | IO46RSB2 | | | 31 | IO45RSB2 | | | 32 | IO44RSB2 | | | 33 | IO43RSB2 | | | 34 | IO42RSB2 | | | 35 | IO41RSB2 | | | 36 | IO40RSB2 | | | | VQ100 | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | 37 | VCC | | | 38 | GND | | | 39 | VCCIB2 | | | 40 | IO39RSB2 | | | 41 | IO38RSB2 | | | 42 | IO37RSB2 | | | 43 | GDC2/IO36RSB2 | | | 44 | GDB2/IO35RSB2 | | | 45 | GDA2/IO34RSB2 | | | 46 | GNDQ | | | 47 | TCK | | | 48 | TDI | | | 49 | TMS | | | 50 | VMV2 | | | 51 | GND | | | 52 | VPUMP | | | 53 | NC | | | 54 | TDO | | | 55 | TRST | | | 56 | VJTAG | | | 57 | GDA1/IO33RSB1 | | | 58 | GDC0/IO32RSB1 | | | 59 | GDC1/IO31RSB1 | | | 60 | IO30RSB1 | | | 61 | GCB2/IO29RSB1 | | | 62 | GCA1/IO27RSB1 | | | 63 | GCA0/IO28RSB1 | | | 64 | GCC0/IO26RSB1 | | | 65 | GCC1/IO25RSB1 | | | 66 | VCCIB1 | | | 67 | GND | | | 68 | VCC | | | 69 | IO24RSB1 | | | 70 | GBC2/IO23RSB1 | | | 71 | GBB2/IO22RSB1 | | | 72 | IO21RSB1 | | | | VQ100 | | | |------------|-------------------|--|--| | Pin Number | AGLN250Z Function | | | | 73 | GBA2/IO20RSB1 | | | | 74 | VMV1 | | | | 75 | GNDQ | | | | 76 | GBA1/IO19RSB0 | | | | 77 | GBA0/IO18RSB0 | | | | 78 | GBB1/IO17RSB0 | | | | 79 | GBB0/IO16RSB0 | | | | 80 | GBC1/IO15RSB0 | | | | 81 | GBC0/IO14RSB0 | | | | 82 | IO13RSB0 | | | | 83 | IO12RSB0 | | | | 84 | IO11RSB0 | | | | 85 | IO10RSB0 | | | | 86 | IO09RSB0 | | | | 87 | VCCIB0 | | | | 88 | GND | | | | 89 | VCC | | | | 90 | IO08RSB0 | | | | 91 | IO07RSB0 | | | | 92 | IO06RSB0 | | | | 93 | GAC1/IO05RSB0 | | | | 94 | GAC0/IO04RSB0 | | | | 95 | GAB1/IO03RSB0 | | | | 96 | GAB0/IO02RSB0 | | | | 97 | GAA1/IO01RSB0 | | | | 98 | GAA0/IO00RSB0 | | | | 99 | GNDQ | | | | 100 | VMV0 | | | # 5 - Datasheet Information # **List of Changes** The following table lists critical changes that were made in each version of the IGLOO nano datasheet. | Revision | Changes | Page | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Revision 19<br>(October 2015) | Modified the note to include device/package obsoletion information in "Features and Benefits" section (SAR 69724). | 1-I | | | Added a note under Security Feature "Y" in "IGLOO nano Ordering Information" section (SAR 70553). | 1-IV | | | Modified AGLN250 pin assignment table to match with I/O Attribute Editor tool from Libero in "CS81" Package (SAR 59049). | 4-6 | | | Modified the nominal area to 25 for CS81 Package in Table 1 (SAR 71127). | 1-II | | | Modified the title of AGLN125Z pin assignment table for "CS81" Package (SAR 71127). | 4-6 | | Revision 18<br>(November 2013) | Modified the "Device Marking" section and updated Figure 1 • Example of Device Marking for Small Form Factor Packages to reflect updates suggested per CN1004 published on 5/10/2010 (SAR 52036). | V | | Revision 17<br>(May 2013) | Deleted details related to Ambient temperature from "Enhanced Commercial Temperature Range", "IGLOO nano Ordering Information", "Temperature Grade Offerings", and Table 2-2 • Recommended Operating Conditions <sup>1</sup> to remove ambiguities arising due to the same, and modified Note 2 (SAR 47063). | I, IV, VI,<br>and 2-2 | | Revision 16<br>(December 2012) | The "IGLOO nano Ordering Information" section has been updated to mention "Y" as "Blank" mentioning "Device Does Not Include License to Implement IP Based on the Cryptography Research, Inc. (CRI) Patent Portfolio" (SAR 43174). | IV | | | The note in Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification referring the reader to SmartGen was revised to refer instead to the online help associated with the core (SAR 42565). | 2-70,<br>2-71 | | | Live at Power-Up (LAPU) has been replaced with 'Instant On'. | NA | | | The status of the AGLN125 device has been modified from 'Advance' to 'Production' in the "IGLOO nano Device Status" section (SAR 41416). | III | | | Libero Integrated Design Environment (IDE) was changed to Libero System-on-Chip (SoC) throughout the document (SAR 40274). | NA | | Revision 14<br>(September 2012) | The "Security" section was modified to clarify that Microsemi does not support read-back of programmed data. | 1-2 | | Revision 13<br>(June 2012) | Figure Figure 2-34 • FIFO Read and Figure 2-35 • FIFO Write have been added (SAR 34842). | 2-82 | | | The following sentence was removed from the "VMVx I/O Supply Voltage (quiet)" section in the "Pin Descriptions" section: "Within the package, the VMV plane is decoupled from the simultaneous switching noise originating from the output buffer VCCI domain" and replaced with "Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks" (SAR 38319). The datasheet mentions that "VMV pins must be connected to the corresponding VCCI pins" for an ESD enhancement. | 3-1 |