Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 3072 | | Total RAM Bits | 36864 | | Number of I/O | 71 | | Number of Gates | 125000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 100-TQFP | | Supplier Device Package | 100-VQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agln125v2-zvq100 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Reduced Cost of Ownership Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, flash-based IGLOO nano devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and field upgrades with confidence that valuable intellectual property cannot be compromised or copied. Secure ISP can be performed using the industry-standard AES algorithm. The IGLOO nano device architecture mitigates the need for ASIC migration at higher user volumes. This makes IGLOO nano devices cost-effective ASIC replacement solutions, especially for applications in the consumer, networking/communications, computing, and avionics markets. With a variety of devices under \$1, IGLOO nano FPGAs enable cost-effective implementation of programmable logic and quick time to market. # Firm-Error Immunity Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of IGLOO nano flash-based FPGAs. Once it is programmed, the flash cell configuration element of IGLOO nano FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric. # Advanced Flash Technology The IGLOO nano device offers many benefits, including nonvolatility and reprogrammability, through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy. IGLOO nano FPGAs utilize design and process techniques to minimize power consumption in all modes of operation. ## Advanced Architecture The proprietary IGLOO nano architecture provides granularity comparable to standard-cell ASICs. The IGLOO nano device consists of five distinct and programmable architectural features (Figure 1-3 on page 1-5 to Figure 1-4 on page 1-5): - Flash\*Freeze technology - FPGA VersaTiles - Dedicated FlashROM - Dedicated SRAM/FIFO memory<sup>†</sup> - Extensive CCCs and PLLs<sup>†</sup> - Advanced I/O structure The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic function, a D-flip-flop (with or without enable), or a latch by programming the appropriate flash switch interconnections. The versatility of the IGLOO nano core tile as either a three-input lookup table (LUT) equivalent or a D-flip-flop/latch with enable allows for efficient use of the FPGA fabric. The VersaTile capability is unique to the ProASIC<sup>®</sup> family of third-generation-architecture flash FPGAs. VersaTiles are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design. <sup>†</sup> The AGLN030 and smaller devices do not support PLL or SRAM. # 2 - IGLOO nano DC and Switching Characteristics # **General Specifications** The Z feature grade does not support the enhanced nano features of Schmitt trigger input, Flash\*Freeze bus hold (hold previous I/O state in Flash\*Freeze mode), cold-sparing, and hot-swap I/O capability. Refer to "IGLOO nano Ordering Information" on page IV for more information. # **Operating Conditions** Stresses beyond those listed in Table 2-1 may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 on page 2-2 is not implied. Table 2-1 • Absolute Maximum Ratings | Symbol | Parameter | Limits | Units | |-------------------------------|------------------------------|-----------------|-------| | VCC | DC core supply voltage | -0.3 to 1.65 | V | | VJTAG | JTAG DC voltage | -0.3 to 3.75 | V | | VPUMP | Programming voltage | -0.3 to 3.75 | V | | VCCPLL | Analog power supply (PLL) | -0.3 to 1.65 | V | | VCCI | DC I/O buffer supply voltage | -0.3 to 3.75 | V | | VI <sup>1</sup> | I/O input voltage | −0.3 V to 3.6 V | V | | T <sub>STG</sub> <sup>2</sup> | Storage temperature | -65 to +150 | °C | | $T_J^2$ | Junction temperature | +125 | °C | #### Notes: <sup>1.</sup> The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-4 on page 2-3. <sup>2.</sup> For flash programming and retention maximum limits, refer to Table 2-3 on page 2-2, and for recommended operating limits, refer to Table 2-2 on page 2-2. Figure 2-2 • V2 Devices – I/O State as a Function of VCCI and VCC Voltage Levels # Power per I/O Pin Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to IGLOO nano I/O Banks | | VCCI (V) | Dynamic Power<br>PAC9 (μW/MHz) <sup>1</sup> | |--------------------------------------------------------|----------|---------------------------------------------| | Single-Ended | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | 16.38 | | 3.3 V LVTTL / 3.3 V LVCMOS – Schmitt Trigger | 3.3 | 18.89 | | 3.3 V LVCMOS Wide Range <sup>2</sup> | 3.3 | 16.38 | | 3.3 V LVCMOS Wide Range – Schmitt Trigger | 3.3 | 18.89 | | 2.5 V LVCMOS | 2.5 | 4.71 | | 2.5 V LVCMOS – Schmitt Trigger | 2.5 | 6.13 | | 1.8 V LVCMOS | 1.8 | 1.64 | | 1.8 V LVCMOS – Schmitt Trigger | 1.8 | 1.79 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | 0.97 | | 1.5 V LVCMOS (JESD8-11) – Schmitt Trigger | 1.5 | 0.96 | | 1.2 V LVCMOS <sup>3</sup> | 1.2 | 0.57 | | 1.2 V LVCMOS – Schmitt Trigger <sup>3</sup> | 1.2 | 0.52 | | 1.2 V LVCMOS Wide Range <sup>3</sup> | 1.2 | 0.57 | | 1.2 V LVCMOS Wide Range – Schmitt Trigger <sup>3</sup> | 1.2 | 0.52 | ### Notes: - 1. PAC9 is the total dynamic power measured on V<sub>CCI</sub>. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 3. Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. Table 2-14 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings<sup>1</sup> Applicable to IGLOO nano I/O Banks | | C <sub>LOAD</sub> (pF) | VCCI (V) | Dynamic Power<br>PAC10 (μW/MHz) <sup>2</sup> | |--------------------------------------|------------------------|----------|----------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 5 | 3.3 | 107.98 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 5 | 3.3 | 107.98 | | 2.5 V LVCMOS | 5 | 2.5 | 61.24 | | 1.8 V LVCMOS | 5 | 1.8 | 31.28 | | 1.5 V LVCMOS (JESD8-11) | 5 | 1.5 | 21.50 | | 1.2 V LVCMOS <sup>4</sup> | 5 | 1.2 | 15.22 | ## Notes: - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. PAC10 is the total dynamic power measured on VCCI. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 4. Applicable for IGLOO nano V2 devices operating at VCCI ≥ VCC. # **User I/O Characteristics** # **Timing Model** Figure 2-3 • Timing Model Operating Conditions: STD Speed, Commercial Temperature Range (T<sub>J</sub> = 70°C), Worst-Case VCC = 1.425 V, for DC 1.5 V Core Voltage, Applicable to V2 and V5 Devices Figure 2-5 • Output Buffer Model and Delays (example) # 3.3 V LVCMOS Wide Range Table 2-40 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range | 3.3 V LVCMOS<br>Wide Range <sup>1</sup> | Software | | ΊL | , | VIH | VOL | VOH | IOL | I <sub>OH</sub> | IIL <sup>2</sup> | IIH <sup>3</sup> | |-----------------------------------------|-----------------------------------------------------|-----------|-----------|-----------|-----------|-----------|------------|-----|-----------------|-------------------------|-------------------------| | Drive<br>Strength | Default<br>Drive<br>Strength<br>Option <sup>4</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | μА | μА | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | | 100 μΑ | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | | 100 μΑ | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | | 100 μΑ | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | #### Notes: - 1. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V Wide Range, as specified in the JEDEC JESD8-B specification. - 2. I<sub>IL</sub> is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL. - 3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 4. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection is highlighted in gray. # **Output Enable Register** Figure 2-16 • Output Enable Register Timing Diagram **Timing Characteristics** 1.5 V DC Core Voltage Table 2-76 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|-------| | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | 0.75 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.51 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 1.13 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 1.13 | ns | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | ns | | toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | ns | | t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Enable Register | 0.31 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Enable Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # **Output DDR Module** Figure 2-19 • Output DDR Timing Model Table 2-81 • Parameter Definitions | Parameter Name | Parameter Definition | Measuring Nodes (from, to) | |-------------------------|---------------------------|----------------------------| | t <sub>DDROCLKQ</sub> | Clock-to-Out | B, E | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out | C, E | | t <sub>DDROREMCLR</sub> | Clear Removal | C, B | | t <sub>DDRORECCLR</sub> | Clear Recovery | C, B | | t <sub>DDROSUD1</sub> | Data Setup Data_F | A, B | | t <sub>DDROSUD2</sub> | Data Setup Data_R | D, B | | t <sub>DDROHD1</sub> | Data Hold Data_F | A, B | | t <sub>DDROHD2</sub> | Data Hold Data_R | D, B | 2-54 Revision 19 IGLOO nano DC and Switching Characteristics ## 1.2 V DC Core Voltage Table 2-83 • Output DDR Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------------|-------------------------------------------------------|--------|-------| | t <sub>DDROCLKQ</sub> | Clock-to-Out of DDR for Output DDR | 1.60 | ns | | t <sub>DDROSUD1</sub> | Data_F Data Setup for Output DDR | 1.09 | ns | | t <sub>DDROSUD2</sub> | Data_R Data Setup for Output DDR | 1.16 | ns | | t <sub>DDROHD1</sub> | Data_F Data Hold for Output DDR | 0.00 | ns | | t <sub>DDROHD2</sub> | Data_R Data Hold for Output DDR | 0.00 | ns | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out for Output DDR | 1.99 | ns | | t <sub>DDROREMCLR</sub> | Asynchronous Clear Removal Time for Output DDR | 0.00 | ns | | t <sub>DDRORECCLR</sub> | Asynchronous Clear Recovery Time for Output DDR | 0.24 | ns | | t <sub>DDROWCLR1</sub> | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.19 | ns | | t <sub>DDROCKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output DDR | 0.31 | ns | | t <sub>DDROCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output DDR | 0.28 | ns | | F <sub>DDOMAX</sub> | Maximum Frequency for the Output DDR | 160.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-56 Revision 19 # *Microsemi* Figure 2-22 • Timing Model and Waveforms 2-58 Revision 19 # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-84 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.76 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.87 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 0.91 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 0.90 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 0.94 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 1.39 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 1.44 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 1.60 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 1.17 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 1.18 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # 1.2 V DC Core Voltage Table 2-85 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 1.33 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 1.48 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 1.58 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 1.53 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 1.63 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 2.34 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 2.59 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 2.74 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 2.03 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 2.11 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. IGLOO nano DC and Switching Characteristics Table 2-92 • AGLN125 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | s | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.36 | 1.71 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.39 | 1.82 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.43 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-93 • AGLN250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.39 | 1.73 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.41 | 1.84 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.43 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-66 Revision 19 Figure 2-32 • RAM Reset. Applicable to Both RAM4K9 and RAM512x18. 2-76 Revision 19 IGLOO nano DC and Switching Characteristics Table 2-105 • RAM512X18 # Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | | ns | | t <sub>ENH</sub> | REN, WEN hold time | | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 6.56 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 2.67 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on RD (flow through) | 3.21 | ns | | | RESET LOW to data out LOW on RD (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: 2-80 Revision 19 For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Figure 2-36 • FIFO Reset Figure 2-37 • FIFO EMPTY Flag and AEMPTY Flag Assertion # Timing Characteristics 1.5 V DC Core Voltage Table 2-106 • FIFO Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------|-------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.66 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.13 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.30 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.63 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.20 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.77 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.50 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 2.94 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 2.79 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 10.71 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 2.90 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 10.60 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out LOW on RD (flow-through) | 1.68 | ns | | | RESET Low to Data Out LOW on RD (pipelined) | 1.68 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.51 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.68 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 6.24 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 160 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # 3 - Pin Descriptions # **Supply Pins** #### GND Ground Ground supply voltage to the core, I/O outputs, and I/O logic. ## GNDQ Ground (quiet) Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ must always be connected to GND on the board. ## VCC Core Supply Voltage Supply voltage to the FPGA core, nominally 1.5 V for IGLOO nano V5 devices, and 1.2 V or 1.5 V for IGLOO nano V2 devices. VCC is required for powering the JTAG state machine in addition to VJTAG. Even when a device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the device. ### VCCIBx I/O Supply Voltage Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are up to eight I/O banks on low power flash devices plus a dedicated VJTAG bank. Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VCCI pins tied to GND. ### VMVx I/O Supply Voltage (quiet) Quiet supply voltage to the input buffers of each I/O bank. *x* is the bank number. Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks. This minimizes the noise transfer within the package and improves input signal integrity. Each bank must have at least one VMV connection, and no VMV should be left unconnected. All I/Os in a bank run off the same VMVx supply. VMV is used to provide a quiet supply voltage to the input buffers of each I/O bank. VMVx can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VMV pins tied to GND. VMV and VCCI should be at the same voltage within a given I/O bank. Used VMV pins must be connected to the corresponding VCCI pins of the same bank (i.e., VMV0 to VCCIB0, VMV1 to VCCIB1, etc.). ## VCCPLA/B/C/D/E/F PLL Supply Voltage Supply voltage to analog PLL, nominally 1.5 V or 1.2 V. When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. Microsemi recommends tying VCCPLx to VCC and using proper filtering circuits to decouple VCC noise from the PLLs. Refer to the PLL Power Supply Decoupling section of the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter in the *IGLOO nano FPGA Fabric User's Guide* for a complete board solution for the PLL analog power supply and ground. There is one VCCPLF pin on IGLOO nano devices. #### VCOMPLA/B/C/D/E/F PLL Ground Ground to analog PLL power supplies. When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. There is one VCOMPLF pin on IGLOO nano devices. ## VJTAG JTAG Supply Voltage Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG Pin Descriptions Table 3-3 • TRST and TCK Pull-Down Recommendations | VJTAG | Tie-Off Resistance* | |----------------|---------------------| | VJTAG at 3.3 V | 200 Ω to 1 kΩ | | VJTAG at 2.5 V | 200 Ω to 1 kΩ | | VJTAG at 1.8 V | 500 Ω to 1 kΩ | | VJTAG at 1.5 V | 500 Ω to 1 kΩ | Note: Equivalent parallel resistance if more than one device is on the JTAG chain #### TDI Test Data Input Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. ## TDO Test Data Output Serial output for JTAG boundary scan, ISP, and UJTAG usage. ## TMS Test Mode Select The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. ## TRST Boundary Scan Reset Pin The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-2 and must satisfy the parallel resistance value requirement. The values in Table 3-2 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain. In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. # **Special Function Pins** #### NC No Connect This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. #### DC Do Not Connect This pin should not be connected to any signals on the PCB. These pins should be left unconnected. # **Packaging** Semiconductor technology is constantly shrinking in size while growing in capability and functional integration. To enable next-generation silicon technologies, semiconductor packages have also evolved to provide improved performance and flexibility. Microsemi consistently delivers packages that provide the necessary mechanical and environmental protection to ensure consistent reliability and performance. Microsemi IC packaging technology efficiently supports high-density FPGAs with large-pin-count Ball Grid Arrays (BGAs), but is also flexible enough to accommodate stringent form factor requirements for Chip Scale Packaging (CSP). In addition, Microsemi offers a variety of packages designed to meet your most demanding application and economic requirements for today's embedded and mobile systems. 3-4 Revision 19 | QN68 | | | | | |------------|----------------------|--|--|--| | Pin Number | AGLN030Z<br>Function | | | | | 1 | IO82RSB1 | | | | | 2 | IO80RSB1 | | | | | 3 | IO78RSB1 | | | | | 4 | IO76RSB1 | | | | | 5 | GEC0/IO73RSB1 | | | | | 6 | GEA0/IO72RSB1 | | | | | 7 | GEB0/IO71RSB1 | | | | | 8 | VCC | | | | | 9 | GND | | | | | 10 | VCCIB1 | | | | | 11 | IO68RSB1 | | | | | 12 | IO67RSB1 | | | | | 13 | IO66RSB1 | | | | | 14 | IO65RSB1 | | | | | 15 | IO64RSB1 | | | | | 16 | IO63RSB1 | | | | | 17 | IO62RSB1 | | | | | 18 | FF/IO60RSB1 | | | | | 19 | IO58RSB1 | | | | | 20 | IO56RSB1 | | | | | 21 | IO54RSB1 | | | | | 22 | IO52RSB1 | | | | | 23 | IO51RSB1 | | | | | 24 | VCC | | | | | 25 | GND | | | | | 26 | VCCIB1 | | | | | 27 | IO50RSB1 | | | | | 28 | IO48RSB1 | | | | | 29 | IO46RSB1 | | | | | 30 | IO44RSB1 | | | | | 31 | IO42RSB1 | | | | | 32 | TCK | | | | | 33 | TDI | | | | | 34 | TMS | | | | | 35 | VPUMP | | | | | QN68 | | | | | |------------|----------------------|--|--|--| | Pin Number | AGLN030Z<br>Function | | | | | 36 | TDO | | | | | 37 | TRST | | | | | 38 | VJTAG | | | | | 39 | IO40RSB0 | | | | | 40 | IO37RSB0 | | | | | 41 | GDB0/IO34RSB0 | | | | | 42 | GDA0/IO33RSB0 | | | | | 43 | GDC0/IO32RSB0 | | | | | 44 | VCCIB0 | | | | | 45 | GND | | | | | 46 | VCC | | | | | 47 | IO31RSB0 | | | | | 48 | IO29RSB0 | | | | | 49 | IO28RSB0 | | | | | 50 | IO27RSB0 | | | | | 51 | IO25RSB0 | | | | | 52 | IO24RSB0 | | | | | 53 | IO22RSB0 | | | | | 54 | IO21RSB0 | | | | | 55 | IO19RSB0 | | | | | 56 | IO17RSB0 | | | | | 57 | IO15RSB0 | | | | | 58 | IO14RSB0 | | | | | 59 | VCCIB0 | | | | | 60 | GND | | | | | 61 | VCC | | | | | 62 | IO12RSB0 | | | | | 63 | IO10RSB0 | | | | | 64 | IO08RSB0 | | | | | 65 | IO06RSB0 | | | | | 66 | IO04RSB0 | | | | | 67 | IO02RSB0 | | | | | 68 | IO00RSB0 | | | |