Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 3072 | | Total RAM Bits | 36864 | | Number of I/O | 60 | | Number of Gates | 125000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 81-WFBGA, CSBGA | | Supplier Device Package | 81-CSP (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agln125v5-zcsg81i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | IGLOO nano Devices | AGLN010 | AGLN015 <sup>1</sup> | AGLN020 | | AGLN060 | AGLN125 | AGLN250 | |-----------------------------------|--------------|----------------------|---------------|--------------------------|-----------------------|-----------------------|-----------------------| | IGLOO nano-Z Devices <sup>1</sup> | | | | AGLN030Z <sup>1</sup> | AGLN060Z <sup>1</sup> | AGLN125Z <sup>1</sup> | AGLN250Z <sup>1</sup> | | Package Pins UC/CS QFN | UC36<br>QN48 | QN68 | UC81,<br>CS81 | UC81, CS81<br>QN48, QN68 | CS81 | CS81 | CS81 | | VQFP | | | QN68 | VQ100 | VQ100 | VQ100 | VQ100 | #### Notes: - Not recommended for new designs. Few devices/packages are obsoleted. For more information on obsoleted devices/packages, refer to the PDN 1503 IGLOO nano Z and ProASIC3 nano Z Families. - AGLN030 and smaller devices do not support this feature. - AGLN060, AGLN125, and AGLN250 in the CS81 package do not support PLLs. For higher densities and support of additional features, refer to the DS0095: IGLOO Low Power Flash FPGAs Datasheet and IGLOOe Low-Power Flash FPGAs Datasheet . # I/Os Per Package | IGLOO nano Devices | AGLN010 | AGLN015 <sup>1</sup> | AGLN020 | | AGLN060 | AGLN125 | AGLN250 | |-----------------------------------|---------|----------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------| | IGLOO nano-Z Devices <sup>1</sup> | | | | AGLN030Z <sup>1</sup> | AGLN060Z <sup>1</sup> | AGLN125Z <sup>1</sup> | AGLN250Z <sup>1</sup> | | Known Good Die | 34 | - | 52 | 83 | 71 | 71 | 68 | | UC36 | 23 | - | _ | _ | - | - | _ | | QN48 | 34 | - | _ | 34 | - | - | _ | | QN68 | _ | 49 | 49 | 49 | - | - | _ | | UC81 | _ | - | 52 | 66 | - | - | _ | | CS81 | _ | - | 52 | 66 | 60 | 60 | 60 | | VQ100 | - | - | _ | 77 | 71 | 71 | 68 | #### Notes: - 1. Not recommended for new designs. - 2. When considering migrating your design to a lower- or higher-density device, refer to the DS0095: IGLOO Low Power Flash FPGAs Datasheet and IGLOO FPGA Fabric User's Guide to ensure compliance with design and board migration requirements. - 3. When the Flash\*Freeze pin is used to directly enable Flash\*Freeze mode and not used as a regular I/O, the number of singleended user I/Os available is reduced by one. - 4. "G" indicates RoHS-compliant packages. Refer to "IGLOO nano Ordering Information" on page IV for the location of the "G" in the part number. For nano devices, the VQ100 package is offered in both leaded and RoHS-compliant versions. All other packages are RoHS-compliant only. Table 1 • IGLOO nano FPGAs Package Sizes Dimensions | Packages | UC36 | UC81 | CS81 | QN48 | QN68 | VQ100 | |---------------------------------|-------|-------|-------|-------|-------|---------| | Length × Width (mm\mm) | 3 x 3 | 4 x 4 | 5 x 5 | 6 x 6 | 8 x 8 | 14 x 14 | | Nominal Area (mm <sup>2</sup> ) | 9 | 16 | 25 | 36 | 64 | 196 | | Pitch (mm) | 0.4 | 0.4 | 0.5 | 0.4 | 0.4 | 0.5 | | Height (mm) | 0.80 | 0.80 | 0.80 | 0.90 | 0.90 | 1.20 | Revision 19 # **Device Marking** Microsemi normally topside marks the full ordering part number on each device. There are some exceptions to this, such as some of the Z feature grade nano devices, the V2 designator for IGLOO devices, and packages where space is physically limited. Packages that have limited characters available are UC36, UC81, CS81, QN48, QN68, and QFN132. On these specific packages, a subset of the device marking will be used that includes the required legal information and as much of the part number as allowed by character limitation of the device. In this case, devices will have a truncated device marking and may exclude the applications markings, such as the I designator for Industrial Devices or the ES designator for Engineering Samples. Figure 1 shows an example of device marking based on the AGLN250V2-CSG81. The actual mark will vary by the device/package combination ordered. Figure 1 • Example of Device Marking for Small Form Factor Packages Revision 19 V ### Reduced Cost of Ownership Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, flash-based IGLOO nano devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and field upgrades with confidence that valuable intellectual property cannot be compromised or copied. Secure ISP can be performed using the industry-standard AES algorithm. The IGLOO nano device architecture mitigates the need for ASIC migration at higher user volumes. This makes IGLOO nano devices cost-effective ASIC replacement solutions, especially for applications in the consumer, networking/communications, computing, and avionics markets. With a variety of devices under \$1, IGLOO nano FPGAs enable cost-effective implementation of programmable logic and quick time to market. # Firm-Error Immunity Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of IGLOO nano flash-based FPGAs. Once it is programmed, the flash cell configuration element of IGLOO nano FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric. ### Advanced Flash Technology The IGLOO nano device offers many benefits, including nonvolatility and reprogrammability, through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy. IGLOO nano FPGAs utilize design and process techniques to minimize power consumption in all modes of operation. #### Advanced Architecture The proprietary IGLOO nano architecture provides granularity comparable to standard-cell ASICs. The IGLOO nano device consists of five distinct and programmable architectural features (Figure 1-3 on page 1-5 to Figure 1-4 on page 1-5): - Flash\*Freeze technology - FPGA VersaTiles - Dedicated FlashROM - Dedicated SRAM/FIFO memory<sup>†</sup> - Extensive CCCs and PLLs<sup>†</sup> - Advanced I/O structure The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic function, a D-flip-flop (with or without enable), or a latch by programming the appropriate flash switch interconnections. The versatility of the IGLOO nano core tile as either a three-input lookup table (LUT) equivalent or a D-flip-flop/latch with enable allows for efficient use of the FPGA fabric. The VersaTile capability is unique to the ProASIC<sup>®</sup> family of third-generation-architecture flash FPGAs. VersaTiles are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design. <sup>†</sup> The AGLN030 and smaller devices do not support PLL or SRAM. Figure 2-2 • V2 Devices – I/O State as a Function of VCCI and VCC Voltage Levels # Power per I/O Pin Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to IGLOO nano I/O Banks | | VCCI (V) | Dynamic Power<br>PAC9 (μW/MHz) <sup>1</sup> | |--------------------------------------------------------|----------|---------------------------------------------| | Single-Ended | | • | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | 16.38 | | 3.3 V LVTTL / 3.3 V LVCMOS – Schmitt Trigger | 3.3 | 18.89 | | 3.3 V LVCMOS Wide Range <sup>2</sup> | 3.3 | 16.38 | | 3.3 V LVCMOS Wide Range – Schmitt Trigger | 3.3 | 18.89 | | 2.5 V LVCMOS | 2.5 | 4.71 | | 2.5 V LVCMOS – Schmitt Trigger | 2.5 | 6.13 | | 1.8 V LVCMOS | 1.8 | 1.64 | | 1.8 V LVCMOS – Schmitt Trigger | 1.8 | 1.79 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | 0.97 | | 1.5 V LVCMOS (JESD8-11) – Schmitt Trigger | 1.5 | 0.96 | | 1.2 V LVCMOS <sup>3</sup> | 1.2 | 0.57 | | 1.2 V LVCMOS – Schmitt Trigger <sup>3</sup> | 1.2 | 0.52 | | 1.2 V LVCMOS Wide Range <sup>3</sup> | 1.2 | 0.57 | | 1.2 V LVCMOS Wide Range – Schmitt Trigger <sup>3</sup> | 1.2 | 0.52 | #### Notes: - 1. PAC9 is the total dynamic power measured on V<sub>CCI</sub>. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 3. Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. Table 2-14 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings<sup>1</sup> Applicable to IGLOO nano I/O Banks | | C <sub>LOAD</sub> (pF) | VCCI (V) | Dynamic Power<br>PAC10 (μW/MHz) <sup>2</sup> | |--------------------------------------|------------------------|----------|----------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 5 | 3.3 | 107.98 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 5 | 3.3 | 107.98 | | 2.5 V LVCMOS | 5 | 2.5 | 61.24 | | 1.8 V LVCMOS | 5 | 1.8 | 31.28 | | 1.5 V LVCMOS (JESD8-11) | 5 | 1.5 | 21.50 | | 1.2 V LVCMOS <sup>4</sup> | 5 | 1.2 | 15.22 | #### Notes: - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. PAC10 is the total dynamic power measured on VCCI. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 4. Applicable for IGLOO nano V2 devices operating at VCCI ≥ VCC. Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | [ | Device-Spe | cific Dyna | mic Power | r (µW/MHz) | ) | |-----------|----------------------------------------------------------------|-------------|------------|------------|-------------|------------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PAC1 | Clock contribution of a Global Rib | 2.829 | 2.875 | 1.728 | 0 | 0 | 0 | | PAC2 | Clock contribution of a Global Spine | 1.731 | 1.265 | 1.268 | 2.562 | 2.562 | 1.685 | | PAC3 | Clock contribution of a VersaTile row | 0.957 | 0.963 | 0.967 | 0.862 | 0.862 | 0.858 | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.098 | 0.098 | 0.098 | 0.094 | 0.094 | 0.091 | | PAC5 | First contribution of a VersaTile used as a sequential module | | | 0.0 | 45 | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | | | 0.1 | 86 | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | | | 0.1 | 11 | | | | PAC8 | Average contribution of a routing net | | | 0.4 | <b>1</b> 5 | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See | Table 2-10 | 3 on page 2 | 2-9 | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | | See | Table 2-14 | 4 on page 2 | 2-9 | | | PAC11 | Average contribution of a RAM block during a read operation | | | | | N/A | | | PAC12 | Average contribution of a RAM block during a write operation | k 30.00 N/A | | | | | | | PAC13 | Dynamic contribution for PLL | | 2.10 | | | N/A | | Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | | Device | -Specific S | tatic Powe | er (mW) | | |-------------------|-------------------------------------------------------|----------------------------|---------|--------------|-------------|---------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PDC1 | Array static power in Active mode | | Se | e Table 2-1 | 2 on page 2 | 2-8 | | | PDC2 | Array static power in Static (Idle) mode | | Se | e Table 2-1 | 2 on page 2 | 2-8 | | | PDC3 | Array static power in Flash*Freeze mode | | Se | ee Table 2-9 | 9 on page 2 | ·-7 | | | PDC4 <sup>1</sup> | Static PLL contribution | | 0.90 | | | N/A | | | PDC5 | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> | See Table 2-12 on page 2-8 | | | | | | #### Notes: - 1. Minimum contribution of the PLL when running at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC. Figure 2-6 • Tristate Output Buffer Timing Model and Delays (example) 2-18 Revision 19 ### Applies to IGLOO nano at 1.5 V Core Operating Conditions Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings STD Speed Grade, Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | I/O Standard | Drive Strength (mA) | Equivalent Software Default<br>t Drive Strength Option <sup>1</sup> | Slew Rate | Capacitive Load (pF) | tвоит | фр | <sup>‡</sup> DIN | tрү | tpys | t <sub>EOUT</sub> | <sup>t</sup> zı. | tz <del>1</del> | t <sub>LZ</sub> | t <sub>НZ</sub> | Units | |-----------------------------------------|---------------------|---------------------------------------------------------------------|-----------|----------------------|-------|------|------------------|------|------|-------------------|------------------|-----------------|-----------------|-----------------|-------| | 3.3 V LVTTL /<br>3.3 V LVCMOS | 8 mA | 8 mA | High | 5 pF | 0.97 | 1.79 | 0.19 | 0.86 | 1.16 | 0.66 | 1.83 | 1.45 | 1.98 | 2.38 | ns | | 3.3 V LVCMOS<br>Wide Range <sup>2</sup> | 100 μΑ | 8 mA | High | 5 pF | 0.97 | 2.56 | 0.19 | 1.20 | 1.66 | 0.66 | 2.57 | 2.02 | 2.82 | 3.31 | ns | | 2.5 V LVCMOS | 8 mA | 8 mA | High | 5 pF | 0.97 | 1.81 | 0.19 | 1.10 | 1.24 | 0.66 | 1.85 | 1.63 | 1.97 | 2.26 | ns | | 1.8 V LVCMOS | 4 mA | 4 mA | High | 5 pF | 0.97 | 2.08 | 0.19 | 1.03 | 1.44 | 0.66 | 2.12 | 1.95 | 1.99 | 2.19 | ns | | 1.5 V LVCMOS | 2 mA | 2 mA | High | 5 pF | 0.97 | 2.39 | 0.19 | 1.19 | 1.52 | 0.66 | 2.44 | 2.24 | 2.02 | 2.15 | ns | #### Notes: - The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. IGLOO nano DC and Switching Characteristics ### 1.2 V DC Core Voltage Table 2-75 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|----------------------------------------------------------------------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 1.52 | ns | | tosup | Data Setup Time for the Output Data Register | 1.15 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 1.96 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 1.96 | ns | | tOREMCLR | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.24 | ns | | towclr | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Data Register | 0.31 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-48 Revision 19 Figure 2-18 • Input DDR Timing Diagram ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-79 • Input DDR Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.25 V | Parameter | Description | Std. | Units | |-------------------------|------------------------------------------------------|--------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.48 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.65 | ns | | t <sub>DDRISUD1</sub> | Data Setup for Input DDR (negedge) | 0.50 | ns | | t <sub>DDRISUD2</sub> | Data Setup for Input DDR (posedge) | 0.40 | ns | | t <sub>DDRIHD1</sub> | Data Hold for Input DDR (negedge) | 0.00 | ns | | t <sub>DDRIHD2</sub> | Data Hold for Input DDR (posedge) | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.82 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.98 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.23 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width HIGH for Input DDR | 0.31 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width LOW for Input DDR | 0.28 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 250.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-52 Revision 19 # **Embedded SRAM and FIFO Characteristics** # **SRAM** Figure 2-27 • RAM Models # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-102 • RAM4K9 Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.69 | ns | | t <sub>AH</sub> | Address hold time | 0.13 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.68 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>BKS</sub> | BLK setup time | 1.37 | ns | | t <sub>BKH</sub> | BLK hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 0.59 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.30 | ns | | t <sub>CKQ1</sub> | Clock HIGH to new data valid on DOUT (output retained, WMODE = 0) | 2.94 | ns | | | Clock HIGH to new data valid on DOUT (flow-through, WMODE = 1) | 2.55 | ns | | t <sub>CKQ2</sub> | Clock HIGH to new data valid on DOUT (pipelined) | 1.51 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge | 0.23 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.35 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 0.41 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 1.72 | ns | | | RESET Low to data out Low on DOUT (pipelined) | 1.72 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.51 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | #### Notes: <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. IGLOO nano DC and Switching Characteristics # **JTAG 1532 Characteristics** JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/O Characteristics" section on page 2-15 for more details. # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-110 • JTAG 1532 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|-----------------------------|-------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | 1.00 | ns | | t <sub>DIHD</sub> | Test Data Input Hold Time | 2.00 | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | 1.00 | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | 2.00 | ns | | t <sub>TCK2Q</sub> | Clock to Q (data out) | 8.00 | ns | | t <sub>RSTB2Q</sub> | Reset to Q (data out) | 25.00 | ns | | F <sub>TCKMAX</sub> | TCK Maximum Frequency | 15 | MHz | | t <sub>TRSTREM</sub> | ResetB Removal Time | 0.58 | ns | | t <sub>TRSTREC</sub> | ResetB Recovery Time | 0.00 | ns | | t <sub>TRSTMPW</sub> | ResetB Minimum Pulse | TBD | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ### 1.2 V DC Core Voltage Table 2-111 • JTAG 1532 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|-----------------------------|-------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | 1.50 | ns | | t <sub>DIHD</sub> | Test Data Input Hold Time | 3.00 | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | 1.50 | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | 3.00 | ns | | t <sub>TCK2Q</sub> | Clock to Q (data out) | 11.00 | ns | | t <sub>RSTB2Q</sub> | Reset to Q (data out) | 30.00 | ns | | F <sub>TCKMAX</sub> | TCK Maximum Frequency | 9.00 | MHz | | t <sub>TRSTREM</sub> | ResetB Removal Time | 1.18 | ns | | t <sub>TRSTREC</sub> | ResetB Recovery Time | 0.00 | ns | | t <sub>TRSTMPW</sub> | ResetB Minimum Pulse | TBD | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-88 Revision 19 Pin Descriptions Table 3-3 • TRST and TCK Pull-Down Recommendations | VJTAG | Tie-Off Resistance* | |----------------|---------------------| | VJTAG at 3.3 V | 200 Ω to 1 kΩ | | VJTAG at 2.5 V | 200 Ω to 1 kΩ | | VJTAG at 1.8 V | 500 Ω to 1 kΩ | | VJTAG at 1.5 V | 500 Ω to 1 kΩ | Note: Equivalent parallel resistance if more than one device is on the JTAG chain #### TDI Test Data Input Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. ### TDO Test Data Output Serial output for JTAG boundary scan, ISP, and UJTAG usage. #### TMS Test Mode Select The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. #### TRST Boundary Scan Reset Pin The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-2 and must satisfy the parallel resistance value requirement. The values in Table 3-2 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain. In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. # **Special Function Pins** #### NC No Connect This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. #### DC Do Not Connect This pin should not be connected to any signals on the PCB. These pins should be left unconnected. # **Packaging** Semiconductor technology is constantly shrinking in size while growing in capability and functional integration. To enable next-generation silicon technologies, semiconductor packages have also evolved to provide improved performance and flexibility. Microsemi consistently delivers packages that provide the necessary mechanical and environmental protection to ensure consistent reliability and performance. Microsemi IC packaging technology efficiently supports high-density FPGAs with large-pin-count Ball Grid Arrays (BGAs), but is also flexible enough to accommodate stringent form factor requirements for Chip Scale Packaging (CSP). In addition, Microsemi offers a variety of packages designed to meet your most demanding application and economic requirements for today's embedded and mobile systems. 3-4 Revision 19 # 4 – Package Pin Assignments # **UC36** Note: This is the bottom view of the package. # Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. | | CS81 | |------------|------------------| | Pin Number | AGLN060 Function | | A1 | GAA0/IO02RSB0 | | A2 | GAA1/IO03RSB0 | | A3 | GAC0/IO06RSB0 | | A4 | IO09RSB0 | | A5 | IO13RSB0 | | A6 | IO18RSB0 | | A7 | GBB0/IO21RSB0 | | A8 | GBA1/IO24RSB0 | | A9 | GBA2/IO25RSB0 | | B1 | GAA2/IO95RSB1 | | B2 | GAB0/IO04RSB0 | | В3 | GAC1/IO07RSB0 | | B4 | IO08RSB0 | | B5 | IO15RSB0 | | B6 | GBC0/IO19RSB0 | | B7 | GBB1/IO22RSB0 | | B8 | IO26RSB0 | | В9 | GBB2/IO27RSB0 | | C1 | GAB2/IO93RSB1 | | C2 | IO94RSB1 | | C3 | GND | | C4 | IO10RSB0 | | C5 | IO17RSB0 | | C6 | GND | | C7 | GBA0/IO23RSB0 | | C8 | GBC2/IO29RSB0 | | C9 | IO31RSB0 | | D1 | GAC2/IO91RSB1 | | D2 | IO92RSB1 | | D3 | GFA2/IO80RSB1 | | D4 | VCC | | D5 | VCCIB0 | | D6 | GND | | D7 | GCC2/IO43RSB0 | | | | | | CS81 | |-----------------|------------------| | Pin Number | AGLN060 Function | | D8 | GCC1/IO35RSB0 | | D9 | GCC0/IO36RSB0 | | E1 | GFB0/IO83RSB1 | | E2 | GFB1/IO84RSB1 | | E3 | GFA1/IO81RSB1 | | E4 | VCCIB1 | | E5 | VCC | | E6 | VCCIB0 | | E7 | GCA1/IO39RSB0 | | E8 | GCA0/IO40RSB0 | | E9 | GCB2/IO42RSB0 | | F1 <sup>1</sup> | VCCPLF | | F2 <sup>1</sup> | VCOMPLF | | F3 | GND | | F4 | GND | | F5 | VCCIB1 | | F6 | GND | | F7 | GDA1/IO49RSB0 | | F8 | GDC1/IO45RSB0 | | F9 | GDC0/IO46RSB0 | | G1 | GEA0/IO69RSB1 | | G2 | GEC1/IO74RSB1 | | G3 | GEB1/IO72RSB1 | | G4 | IO63RSB1 | | G5 | IO60RSB1 | | G6 | IO54RSB1 | | G7 | GDB2/IO52RSB1 | | G8 | VJTAG | | G9 | TRST | | H1 | GEA1/IO70RSB1 | | H2 | FF/GEB2/IO67RSB1 | | Н3 | IO65RSB1 | | H4 | IO62RSB1 | | H5 | IO59RSB1 | | CS81 | | | |-----------------|------------------|--| | Pin Number | AGLN060 Function | | | H6 | IO56RSB1 | | | H7 <sup>2</sup> | GDA2/IO51RSB1 | | | H8 | TDI | | | H9 | TDO | | | J1 | GEA2/IO68RSB1 | | | J2 | GEC2/IO66RSB1 | | | J3 | IO64RSB1 | | | J4 | IO61RSB1 | | | J5 | IO58RSB1 | | | J6 | IO55RSB1 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | #### Notes: - 1. Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN060-CS81. - 2. The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin H7 in AGLN060-CS81. | QN48 | | | |------------|-------------------|--| | Pin Number | AGLN030Z Function | | | 1 | IO82RSB1 | | | 2 | GEC0/IO73RSB1 | | | 3 | GEA0/IO72RSB1 | | | 4 | GEB0/IO71RSB1 | | | 5 | GND | | | 6 | VCCIB1 | | | 7 | IO68RSB1 | | | 8 | IO67RSB1 | | | 9 | IO66RSB1 | | | 10 | IO65RSB1 | | | 11 | IO64RSB1 | | | 12 | IO62RSB1 | | | 13 | IO61RSB1 | | | 14 | FF/IO60RSB1 | | | 15 | IO57RSB1 | | | 16 | IO55RSB1 | | | 17 | IO53RSB1 | | | 18 | VCC | | | 19 | VCCIB1 | | | 20 | IO46RSB1 | | | 21 | IO42RSB1 | | | 22 | TCK | | | 23 | TDI | | | 24 | TMS | | | 25 | VPUMP | | | 26 | TDO | | | 27 | TRST | | | 28 | VJTAG | | | 29 | IO38RSB0 | | | 30 | GDB0/IO34RSB0 | | | 31 | GDA0/IO33RSB0 | | | 32 | GDC0/IO32RSB0 | | | 33 | VCCIB0 | | | 34 | GND | | | 35 | VCC | | | 36 | IO25RSB0 | | | | | | | QN48 | | | |------------|-------------------|--| | Pin Number | AGLN030Z Function | | | 37 | IO24RSB0 | | | 38 | IO22RSB0 | | | 39 | IO20RSB0 | | | 40 | IO18RSB0 | | | 41 | IO16RSB0 | | | 42 | IO14RSB0 | | | 43 | IO10RSB0 | | | 44 | IO08RSB0 | | | 45 | IO06RSB0 | | | 46 | IO04RSB0 | | | 47 | IO02RSB0 | | | 48 | IO00RSB0 | | Package Pin Assignments | | VQ100 | | VQ100 | |------------|------------------|------------|------------------| | Pin Number | AGLN060 Function | Pin Number | AGLN060 Function | | 1 | GND | 36 | IO61RSB1 | | 2 | GAA2/IO51RSB1 | 37 | VCC | | 3 | IO52RSB1 | 38 | GND | | 4 | GAB2/IO53RSB1 | 39 | VCCIB1 | | 5 | IO95RSB1 | 40 | IO60RSB1 | | 6 | GAC2/IO94RSB1 | 41 | IO59RSB1 | | 7 | IO93RSB1 | 42 | IO58RSB1 | | 8 | IO92RSB1 | 43 | IO57RSB1 | | 9 | GND | 44 | GDC2/IO56RSB1 | | 10 | GFB1/IO87RSB1 | 45* | GDB2/IO55RSB1 | | 11 | GFB0/IO86RSB1 | 46 | GDA2/IO54RSB1 | | 12 | VCOMPLF | 47 | TCK | | 13 | GFA0/IO85RSB1 | 48 | TDI | | 14 | VCCPLF | 49 | TMS | | 15 | GFA1/IO84RSB1 | 50 | VMV1 | | 16 | GFA2/IO83RSB1 | 51 | GND | | 17 | VCC | 52 | VPUMP | | 18 | VCCIB1 | 53 | NC | | 19 | GEC1/IO77RSB1 | 54 | TDO | | 20 | GEB1/IO75RSB1 | 55 | TRST | | 21 | GEB0/IO74RSB1 | 56 | VJTAG | | 22 | GEA1/IO73RSB1 | 57 | GDA1/IO49RSB0 | | 23 | GEA0/IO72RSB1 | 58 | GDC0/IO46RSB0 | | 24 | VMV1 | 59 | GDC1/IO45RSB0 | | 25 | GNDQ | 60 | GCC2/IO43RSB0 | | 26 | GEA2/IO71RSB1 | 61 | GCB2/IO42RSB0 | | 27 | FF/GEB2/IO70RSB1 | 62 | GCA0/IO40RSB0 | | 28 | GEC2/IO69RSB1 | 63 | GCA1/IO39RSB0 | | 29 | IO68RSB1 | 64 | GCC0/IO36RSB0 | | 30 | IO67RSB1 | 65 | GCC1/IO35RSB0 | | 31 | IO66RSB1 | 66 | VCCIB0 | | 32 | IO65RSB1 | 67 | GND | | 33 | IO64RSB1 | 68 | VCC | | 34 | IO63RSB1 | 69 | IO31RSB0 | | 35 | IO62RSB1 | 70 | GBC2/IO29RSB0 | | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN060 Function | | | 71 | GBB2/IO27RSB0 | | | 72 | IO26RSB0 | | | 73 | GBA2/IO25RSB0 | | | 74 | VMV0 | | | 75 | GNDQ | | | 76 | GBA1/IO24RSB0 | | | 77 | GBA0/IO23RSB0 | | | 78 | GBB1/IO22RSB0 | | | 79 | GBB0/IO21RSB0 | | | 80 | GBC1/IO20RSB0 | | | 81 | GBC0/IO19RSB0 | | | 82 | IO18RSB0 | | | 83 | IO17RSB0 | | | 84 | IO15RSB0 | | | 85 | IO13RSB0 | | | 86 | IO11RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO10RSB0 | | | 91 | IO09RSB0 | | | 92 | IO08RSB0 | | | 93 | GAC1/IO07RSB0 | | | 94 | GAC0/IO06RSB0 | | | 95 | GAB1/IO05RSB0 | | | 96 | GAB0/IO04RSB0 | | | 97 | GAA1/IO03RSB0 | | | 98 | GAA0/IO02RSB0 | | | 99 | IO01RSB0 | | | 100 | IO00RSB0 | | Note: \*The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin 45 in AGLN060-VQ100. 4-24 Revision 19 ### Datasheet Information | Revision | Changes | Page | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Revision 12<br>(March 2012) | The "In-System Programming (ISP) and Security" section and "Security" section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34663). | I, 1-2 | | | Notes indicating that AGLN015 is not recommended for new designs have been added (SAR 35759). | III, IV | | | Notes indicating that nano-Z devices are not recommended for new designs have been added. The "Devices Not Recommended For New Designs" section is new (SAR 36759). | | | Revision 12<br>(continued) | The Y security option and Licensed DPA Logo were added to the "IGLOO nano Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34722). | IV | | | The following sentence was removed from the "Advanced Architecture" section: "In addition, extensive on-chip programming circuitry enables rapid, single-voltage (3.3 V) programming of IGLOO nano devices via an IEEE 1532 JTAG interface" (SAR 34683). | 1-3 | | | The "Specifying I/O States During Programming" section is new (SAR 34694). | 1-9 | | | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—P <sub>CLOCK</sub> " section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>IGLOO nano FPGA Fabric User's Guide</i> (SAR 34732). | 2-12 | | | Figure 2-4 has been modified for DIN waveform; the Rise and Fall time label has been changed to tDIN (37106). | 2-16 | | | The AC Loading figures in the "Single-Ended I/O Characteristics" section were updated to match tables in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section (SAR 34885). | 2-26,<br>2-20 | | | The notes regarding drive strength in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section, "3.3 V LVCMOS Wide Range" section and "1.2 V LVCMOS Wide Range" section tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is $\pm 100~\mu A$ . The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 34765). | 2-20,<br>2-29,<br>2-40 | | | Added values for minimum pulse width and removed the FRMAX row from Table 2-88 through Table 2-99 in the "Global Tree Timing Characteristics" section. Use the software to determine the FRMAX for the device you are using (SAR 36953). | 2-64 to<br>2-69 | | | Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification were updated. A note was added indicating that when the CCC/PLL core is generated by Mircosemi core generator software, not all delay values of the specified delay increments are available (SAR 34817). | 2-70<br>and<br>2-71 | | | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-36 • FIFO Reset, and the FIFO "Timing Characteristics" tables were revised to ensure consistency with the software names (SAR 35754). | 2-74,<br>2-77,<br>2-85 | | | Reference was made to a new application note, Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs, which covers these cases in detail (SAR 34865). | | | | The "Pin Descriptions" chapter has been added (SAR 34770). | 3-1 | | | Package names used in the "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 34770). | 4-1 | 5-2 Revision 19 ### Datasheet Information | Revision / Version | Changes | Page | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 2 (Dec 2008) Product Brief Advance v0.4 | The second table note in "IGLOO nano Devices" table was revised to state, "AGLN060, AGLN125, and AGLN250 in the CS81 package do not support PLLs. AGLN030 and smaller devices do not support this feature." | II | | | The I/Os per package for CS81 were revised to 60 for AGLN060, AGLN125, and AGLN250 in the "I/Os Per Package"table. | II | | Packaging Advance<br>v0.3 | The "UC36" pin table is new. | 4-2 | | Revision 1 (Nov 2008) | The "Advanced I/Os" section was updated to include wide power supply voltage | I | | Product Brief Advance v0.3 | support for 1.14 V to 1.575 V. | | | | The AGLN030 device was added to product tables and replaces AGL030 entries that were formerly in the tables. | VI | | | The "I/Os Per Package"table was updated for the CS81 package to change the number of I/Os for AGLN060, AGLN125, and AGLN250 from 66 to 64. | = | | | The "Wide Range I/O Support" section is new. | 1-8 | | | The table notes and references were revised in Table 2-2 • Recommended Operating Conditions <sup>1</sup> . VMV was included with VCCI and a table note was added stating, "VMV pins must be connected to the corresponding VCCI pins. See <i>Pin Descriptions</i> for further information." Please review carefully. | 2-2 | | | VJTAG was added to the list in the table note for Table 2-9 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Flash*Freeze Mode*. Values were added for AGLN010, AGLN015, and AGLN030 for 1.5 V. | 2-7 | | | VCCI was removed from the list in the table note for Table 2-10 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Sleep Mode*. | 2-8 | | | Values for I <sub>CCA</sub> current were updated for AGLN010, AGLN015, and AGLN030 in Table 2-12 • Quiescent Supply Current (IDD), No IGLOO nano Flash*Freeze Mode <sup>1</sup> . | 2-8 | | | Values for PAC1 and PAC2 were added to Table 2-15 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices and Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices. | 2-10, 2-11 | | | Table notes regarding wide range support were added to Table 2-21 • Summary of Maximum and Minimum DC Input and Output Levels. | 2-19 | | | 1.2 V LVCMOS wide range values were added to Table 2-22 • Summary of Maximum and Minimum DC Input Levels and Table 2-23 • Summary of AC Measuring Points. | 2-19, 2-20 | | | The following table note was added to Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings and Table 2-26 • Summary of I/O Timing Characteristics—Software Default Settings: "All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification." | 2-21 | | | 3.3 V LVCMOS Wide Range and 1.2 V Wide Range were added to Table 2-28 • I/O Output Buffer Maximum Resistances <sup>1</sup> and Table 2-30 • I/O Short Currents IOSH/IOSL. | 2-23, 2-24 | 5-6 Revision 19